]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/trab.h
Patch by Pierre Aubert, 15 Mar 2004:
[people/ms/u-boot.git] / include / configs / trab.h
CommitLineData
c609719b 1/*
149dded2 2 * (C) Copyright 2002-2003
c609719b
WD
3 * Gary Jennejohn <gj@denx.de>
4 *
5 * Configuation settings for the TRAB board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
b2001f27
WD
29/*
30 * Default configuration is with 8 MB Flash, 32 MB RAM
31 */
32#if (!defined(CONFIG_FLASH_8MB)) && (!defined(CONFIG_FLASH_16MB))
33# define CONFIG_FLASH_8MB /* 8 MB Flash */
34#endif
35#if (!defined(CONFIG_RAM_16MB)) && (!defined(CONFIG_RAM_32MB))
36# define CONFIG_RAM_32MB /* 32 MB SDRAM */
b0639ca3
WD
37#endif
38
c609719b
WD
39/*
40 * If we are developing, we might want to start armboot from ram
41 * so we MUST NOT initialize critical regs like mem-timing ...
42 */
43#define CONFIG_INIT_CRITICAL /* undef for developing */
44
45/*
46 * High Level Configuration Options
47 * (easy to change)
48 */
49#define CONFIG_ARM920T 1 /* This is an arm920t CPU */
6dff5529
WD
50#define CONFIG_S3C2400 1 /* in a SAMSUNG S3C2400 SoC */
51#define CONFIG_TRAB 1 /* on a TRAB Board */
52#undef CONFIG_TRAB_50MHZ /* run the CPU at 50 MHz */
149dded2 53#define LITTLEENDIAN 1 /* used by usb_ohci.c */
c609719b 54
f54ebdfa
WD
55/* automatic software updates (see board/trab/auto_update.c) */
56#define CONFIG_AUTO_UPDATE 1
57
c609719b 58/* input clock of PLL */
7f6c2cbc 59#define CONFIG_SYS_CLK_FREQ 12000000 /* TRAB has 12 MHz input clock */
c609719b
WD
60
61#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
62
63#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
64#define CONFIG_SETUP_MEMORY_TAGS 1
65#define CONFIG_INITRD_TAG 1
66
f72da340
WD
67#define CFG_DEVICE_NULLDEV 1 /* enble null device */
68#define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
6dff5529 69
a0f2fe52
WD
70#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
71
6dff5529
WD
72/***********************************************************
73 * I2C stuff:
74 * the TRAB is equipped with an ATMEL 24C04 EEPROM at
75 * address 0x54 with 8bit addressing
76 ***********************************************************/
77#define CONFIG_HARD_I2C /* I2C with hardware support */
78#define CFG_I2C_SPEED 100000 /* I2C speed */
79#define CFG_I2C_SLAVE 0x7F /* I2C slave addr */
80
81#define CFG_I2C_EEPROM_ADDR 0x54 /* EEPROM address */
82#define CFG_I2C_EEPROM_ADDR_LEN 1 /* 1 address byte */
83
84#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
85#define CFG_EEPROM_PAGE_WRITE_BITS 3 /* 8 bytes page write mode on 24C04 */
86#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
87
149dded2
WD
88/* USB stuff */
89#define CONFIG_USB_OHCI 1
90#define CONFIG_USB_STORAGE 1
91#define CONFIG_DOS_PARTITION 1
92
c609719b
WD
93/*
94 * Size of malloc() pool
95 */
699b13a6 96#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
a8c7c708 97#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
c609719b
WD
98
99/*
100 * Hardware drivers
101 */
102#define CONFIG_DRIVER_CS8900 1 /* we have a CS8900 on-board */
103#define CS8900_BASE 0x07000300 /* agrees with WIN CE PA */
104#define CS8900_BUS16 1 /* the Linux driver does accesses as shorts */
105
6dff5529
WD
106#define CONFIG_DRIVER_S3C24X0_I2C 1 /* we use the buildin I2C controller */
107
c609719b
WD
108#define CONFIG_VFD 1 /* VFD linear frame buffer driver */
109#define VFD_TEST_LOGO 1 /* output a test logo to the VFDs */
110
111/*
112 * select serial console configuration
113 */
6dff5529 114#define CONFIG_SERIAL1 1 /* we use SERIAL 1 on TRAB */
c609719b
WD
115
116#define CONFIG_HWFLOW /* include RTS/CTS flow control support */
117
118#define CONFIG_MODEM_SUPPORT 1 /* enable modem initialization stuff */
119
120#define CONFIG_MODEM_KEY_MAGIC "23" /* hold down these keys to enable modem */
121
122/*
123 * The following enables modem debugging stuff. The dbg() and
124 * 'char screen[1024]' are used for debug printfs. Unfortunately,
125 * it is usable only from BDI
126 */
127#undef CONFIG_MODEM_SUPPORT_DEBUG
128
129/* allow to overwrite serial and ethaddr */
130#define CONFIG_ENV_OVERWRITE
131
132#define CONFIG_BAUDRATE 115200
133
134#define CONFIG_TIMESTAMP 1 /* Print timestamp info for images */
135
48b42616
WD
136/* Use s3c2400's RTC */
137#define CONFIG_RTC_S3C24X0 1
138
c609719b
WD
139#ifdef CONFIG_HWFLOW
140#define CONFIG_COMMANDS_ADD_HWFLOW CFG_CMD_HWFLOW
141#else
142#define CONFIG_COMMANDS_ADD_HWFLOW 0
143#endif
144
145#ifdef CONFIG_VFD
146#define CONFIG_COMMANDS_ADD_VFD CFG_CMD_VFD
147#else
148#define CONFIG_COMMANDS_ADD_VFD 0
149#endif
150
6dff5529
WD
151#ifdef CONFIG_DRIVER_S3C24X0_I2C
152#define CONFIG_COMMANDS_ADD_EEPROM CFG_CMD_EEPROM
153#define CONFIG_COMMANDS_I2C CFG_CMD_I2C
154#else
155#define CONFIG_COMMANDS_ADD_EEPROM 0
156#define CONFIG_COMMANDS_I2C 0
157#endif
158
c609719b
WD
159#ifndef USE_920T_MMU
160#define CONFIG_COMMANDS ((CONFIG_CMD_DFL & ~CFG_CMD_CACHE) | \
161 CFG_CMD_BSP | \
48b42616 162 CFG_CMD_DATE | \
c609719b 163 CONFIG_COMMANDS_ADD_HWFLOW | \
6dff5529
WD
164 CONFIG_COMMANDS_ADD_VFD | \
165 CONFIG_COMMANDS_ADD_EEPROM | \
149dded2
WD
166 CFG_CMD_USB | \
167 CFG_CMD_FAT | \
6dff5529 168 CONFIG_COMMANDS_I2C )
c609719b
WD
169#else
170#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
171 CFG_CMD_BSP | \
48b42616 172 CFG_CMD_DATE | \
c609719b 173 CONFIG_COMMANDS_ADD_HWFLOW | \
6dff5529
WD
174 CONFIG_COMMANDS_ADD_VFD | \
175 CONFIG_COMMANDS_ADD_EEPROM | \
149dded2
WD
176 CFG_CMD_USB | \
177 CFG_CMD_FAT | \
6dff5529 178 CONFIG_COMMANDS_I2C )
c609719b
WD
179#endif
180
149dded2
WD
181/* moved up */
182#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
183
c609719b
WD
184/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
185#include <cmd_confdefs.h>
186
c609719b 187#define CONFIG_BOOTDELAY 5
c8c3a8be 188#define CONFIG_ZERO_BOOTDELAY_CHECK /* allow to break in always */
c609719b 189#define CONFIG_PREBOOT "echo;echo *** booting ***;echo"
6dff5529
WD
190#define CONFIG_BOOTARGS "console=ttyS0"
191#define CONFIG_NETMASK 255.255.0.0
6069ff26 192#define CONFIG_IPADDR 192.168.3.68
43d9616c 193#define CONFIG_HOSTNAME trab
c609719b 194#define CONFIG_SERVERIP 192.168.3.1
a0ff7f2e 195#define CONFIG_BOOTCOMMAND "burn_in"
47cd00fa 196
b0639ca3 197#ifndef CONFIG_FLASH_8MB /* current config: 16 MB flash */
149dded2
WD
198#ifdef CFG_HUSH_PARSER
199#define CONFIG_EXTRA_ENV_SETTINGS \
200 "nfs_args=setenv bootargs root=/dev/nfs rw " \
201 "nfsroot=$serverip:$rootpath\0" \
202 "rootpath=/opt/eldk/arm_920TDI\0" \
203 "ram_args=setenv bootargs root=/dev/ram rw\0" \
204 "add_net=setenv bootargs $bootargs ethaddr=$ethaddr " \
205 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname::off\0" \
206 "add_misc=setenv bootargs $bootargs console=ttyS0 panic=1\0" \
f54ebdfa
WD
207 "u-boot=/tftpboot/TRAB/u-boot.bin\0" \
208 "load=tftp C100000 ${u-boot}\0" \
209 "update=protect off 0 5FFFF;era 0 5FFFF;" \
210 "cp.b C100000 0 $filesize\0" \
149dded2
WD
211 "loadfile=/tftpboot/TRAB/uImage\0" \
212 "loadaddr=c400000\0" \
213 "net_load=tftpboot $loadaddr $loadfile\0" \
214 "net_nfs=run net_load nfs_args add_net add_misc;bootm\0" \
4654af27 215 "kernel_addr=00060000\0" \
149dded2
WD
216 "flash_nfs=run nfs_args add_net add_misc;bootm $kernel_addr\0" \
217 "mdm_init1=ATZ\0" \
218 "mdm_init2=ATS0=1\0" \
219 "mdm_flow_control=rts/cts\0"
220#else /* !CFG_HUSH_PARSER */
c609719b
WD
221#define CONFIG_EXTRA_ENV_SETTINGS \
222 "nfs_args=setenv bootargs root=/dev/nfs rw " \
223 "nfsroot=$(serverip):$(rootpath)\0" \
224 "rootpath=/opt/eldk/arm_920TDI\0" \
225 "ram_args=setenv bootargs root=/dev/ram rw\0" \
226 "add_net=setenv bootargs $(bootargs) ethaddr=$(ethaddr) " \
227 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off\0" \
228 "add_misc=setenv bootargs $(bootargs) console=ttyS0 panic=1\0" \
f54ebdfa
WD
229 "u-boot=/tftpboot/TRAB/u-boot.bin\0" \
230 "load=tftp C100000 $(u-boot)\0" \
231 "update=protect off 0 5FFFF;era 0 5FFFF;" \
232 "cp.b C100000 0 $(filesize)\0" \
47cd00fa 233 "loadfile=/tftpboot/TRAB/uImage\0" \
c609719b
WD
234 "loadaddr=c400000\0" \
235 "net_load=tftpboot $(loadaddr) $(loadfile)\0" \
236 "net_nfs=run net_load nfs_args add_net add_misc;bootm\0" \
f54ebdfa 237 "kernel_addr=000C0000\0" \
c609719b
WD
238 "flash_nfs=run nfs_args add_net add_misc;bootm $(kernel_addr)\0" \
239 "mdm_init1=ATZ\0" \
240 "mdm_init2=ATS0=1\0" \
241 "mdm_flow_control=rts/cts\0"
f54ebdfa 242#endif /* CFG_HUSH_PARSER */
b0639ca3 243#else /* CONFIG_FLASH_8MB => 8 MB flash */
149dded2
WD
244#ifdef CFG_HUSH_PARSER
245#define CONFIG_EXTRA_ENV_SETTINGS \
246 "nfs_args=setenv bootargs root=/dev/nfs rw " \
247 "nfsroot=$serverip:$rootpath\0" \
248 "rootpath=/opt/eldk/arm_920TDI\0" \
249 "ram_args=setenv bootargs root=/dev/ram rw\0" \
250 "add_net=setenv bootargs $bootargs ethaddr=$ethaddr " \
251 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname::off\0" \
252 "add_misc=setenv bootargs $bootargs console=ttyS0 panic=1\0" \
f54ebdfa
WD
253 "u-boot=/tftpboot/TRAB/u-boot.bin-old\0" \
254 "load=tftp C100000 ${u-boot}\0" \
255 "update=protect off 0 3FFFF;era 0 3FFFF;" \
256 "cp.b C100000 0 $filesize;" \
257 "setenv filesize;saveenv\0" \
149dded2 258 "loadfile=/tftpboot/TRAB/uImage\0" \
f54ebdfa 259 "loadaddr=C400000\0" \
149dded2
WD
260 "net_load=tftpboot $loadaddr $loadfile\0" \
261 "net_nfs=run net_load nfs_args add_net add_misc;bootm\0" \
f54ebdfa 262 "kernel_addr=000C0000\0" \
149dded2
WD
263 "flash_nfs=run nfs_args add_net add_misc;bootm $kernel_addr\0" \
264 "mdm_init1=ATZ\0" \
265 "mdm_init2=ATS0=1\0" \
266 "mdm_flow_control=rts/cts\0"
267#else /* !CFG_HUSH_PARSER */
47cd00fa
WD
268#define CONFIG_EXTRA_ENV_SETTINGS \
269 "nfs_args=setenv bootargs root=/dev/nfs rw " \
270 "nfsroot=$(serverip):$(rootpath)\0" \
271 "rootpath=/opt/eldk/arm_920TDI\0" \
272 "ram_args=setenv bootargs root=/dev/ram rw\0" \
273 "add_net=setenv bootargs $(bootargs) ethaddr=$(ethaddr) " \
274 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off\0" \
275 "add_misc=setenv bootargs $(bootargs) console=ttyS0 panic=1\0" \
f54ebdfa
WD
276 "u-boot=/tftpboot/TRAB/u-boot.bin-old\0" \
277 "load=tftp C100000 $(u-boot)\0" \
278 "update=protect off 0 3FFFF;era 0 3FFFF;" \
279 "cp.b C100000 0 $(filesize);" \
280 "setenv filesize;saveenv\0" \
47cd00fa 281 "loadfile=/tftpboot/TRAB/uImage\0" \
f54ebdfa 282 "loadaddr=C400000\0" \
47cd00fa
WD
283 "net_load=tftpboot $(loadaddr) $(loadfile)\0" \
284 "net_nfs=run net_load nfs_args add_net add_misc;bootm\0" \
f54ebdfa 285 "kernel_addr=000C0000\0" \
47cd00fa
WD
286 "flash_nfs=run nfs_args add_net add_misc;bootm $(kernel_addr)\0" \
287 "mdm_init1=ATZ\0" \
288 "mdm_init2=ATS0=1\0" \
289 "mdm_flow_control=rts/cts\0"
149dded2 290#endif /* CFG_HUSH_PARSER */
b0639ca3 291#endif /* CONFIG_FLASH_8MB */
c609719b
WD
292
293#if 0 /* disabled for development */
294#define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
295#define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
296#define CONFIG_AUTOBOOT_DELAY_STR "system" /* 1st password */
297#endif
298
299#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
300#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
301/* what's this ? it's not used anywhere */
302#define CONFIG_KGDB_SER_INDEX 1 /* which serial port to use */
303#endif
304
305/*
306 * Miscellaneous configurable options
307 */
308#define CFG_LONGHELP /* undef to save memory */
309#define CFG_PROMPT "TRAB # " /* Monitor Command Prompt */
6dff5529
WD
310#ifdef CFG_HUSH_PARSER
311#define CFG_PROMPT_HUSH_PS2 "> "
312#endif
313
c609719b
WD
314#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
315#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
316#define CFG_MAXARGS 16 /* max number of command args */
317#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
318
f54ebdfa
WD
319#define CFG_MEMTEST_START 0x0C000000 /* memtest works on */
320#define CFG_MEMTEST_END 0x0D000000 /* 16 MB in DRAM */
c609719b 321
6dff5529 322#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
c609719b 323
f54ebdfa 324#define CFG_LOAD_ADDR 0x0CF00000 /* default load address */
c609719b
WD
325
326#ifdef CONFIG_TRAB_50MHZ
327/* the PWM TImer 4 uses a counter of 15625 for 10 ms, so we need */
328/* it to wrap 100 times (total 1562500) to get 1 sec. */
329/* this should _really_ be calculated !! */
330#define CFG_HZ 1562500
331#else
332/* the PWM TImer 4 uses a counter of 10390 for 10 ms, so we need */
333/* it to wrap 100 times (total 1039000) to get 1 sec. */
334/* this should _really_ be calculated !! */
335#define CFG_HZ 1039000
336#endif
337
338/* valid baudrates */
339#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
340
341#define CONFIG_MISC_INIT_R /* have misc_init_r() function */
342
4f7cb08e 343/*-----------------------------------------------------------------------
a0ff7f2e 344 * burn-in test stuff.
42d1f039 345 *
a0ff7f2e
WD
346 * BURN_IN_CYCLE_DELAY defines the seconds to wait between each burn-in cycle
347 * Because the burn-in test itself causes also an delay of about 4 seconds,
348 * this time must be subtracted from the desired overall burn-in cycle time.
4f7cb08e 349 */
a0ff7f2e 350#define BURN_IN_CYCLE_DELAY 296 /* seconds between burn-in cycles */
4f7cb08e 351
c609719b
WD
352/*-----------------------------------------------------------------------
353 * Stack sizes
354 *
355 * The stack sizes are set up in start.S using the settings below
356 */
357#define CONFIG_STACKSIZE (128*1024) /* regular stack */
358#ifdef CONFIG_USE_IRQ
359#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
360#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
361#endif
362
363/*-----------------------------------------------------------------------
364 * Physical Memory Map
365 */
6dff5529 366#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
f54ebdfa 367#define PHYS_SDRAM_1 0x0C000000 /* SDRAM Bank #1 */
b0639ca3 368#ifndef CONFIG_RAM_16MB
f54ebdfa
WD
369#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
370#else
6dff5529 371#define PHYS_SDRAM_1_SIZE 0x01000000 /* 16 MB */
f54ebdfa 372#endif
c609719b 373
6dff5529 374#define CFG_FLASH_BASE 0x00000000 /* Flash Bank #1 */
c609719b
WD
375
376/* The following #defines are needed to get flash environment right */
6069ff26 377#define CFG_MONITOR_BASE CFG_FLASH_BASE
c609719b
WD
378#define CFG_MONITOR_LEN (256 << 10)
379
c609719b
WD
380/*-----------------------------------------------------------------------
381 * FLASH and environment organization
382 */
383#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
b0639ca3 384#ifndef CONFIG_FLASH_8MB
6069ff26 385#define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
f54ebdfa
WD
386#else
387#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
43d9616c 388#endif
c609719b
WD
389
390/* timeout values are in ticks */
391#define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
392#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
393
394#define CFG_ENV_IS_IN_FLASH 1
395
396/* Address and size of Primary Environment Sector */
b0639ca3 397#ifndef CONFIG_FLASH_8MB
f54ebdfa 398#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x60000)
c609719b 399#define CFG_ENV_SIZE 0x4000
f54ebdfa 400#define CFG_ENV_SECT_SIZE 0x20000
43d9616c 401#else
f6e20fc6 402#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x8000)
43d9616c 403#define CFG_ENV_SIZE 0x4000
f54ebdfa 404#define CFG_ENV_SECT_SIZE 0x4000
43d9616c 405#endif
c609719b
WD
406
407/* Address and size of Redundant Environment Sector */
43d9616c 408#define CFG_ENV_OFFSET_REDUND (CFG_ENV_ADDR+CFG_ENV_SECT_SIZE)
c609719b
WD
409#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
410
1cb8e980
WD
411/* Initial value of the on-board touch screen brightness */
412#define CFG_BRIGHTNESS 0x20
413
c609719b 414#endif /* __CONFIG_H */