]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/trats2.h
Merge git://git.denx.de/u-boot-socfpga
[people/ms/u-boot.git] / include / configs / trats2.h
CommitLineData
4d6c9671
PW
1/*
2 * Copyright (C) 2013 Samsung Electronics
3 * Sanghee Kim <sh0130.kim@samsung.com>
4 * Piotr Wilczek <p.wilczek@samsung.com>
5 *
6 * Configuation settings for the SAMSUNG TRATS2 (EXYNOS4412) board.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
1ecab0f3
PW
11#ifndef __CONFIG_TRATS2_H
12#define __CONFIG_TRATS2_H
4d6c9671 13
4c7bb1d2 14#include <configs/exynos4-common.h>
4d6c9671 15
1ecab0f3 16#define CONFIG_TIZEN /* TIZEN lib */
4d6c9671 17
c4e96dbf 18#define CONFIG_SYS_L2CACHE_OFF
4d6c9671
PW
19#ifndef CONFIG_SYS_L2CACHE_OFF
20#define CONFIG_SYS_L2_PL310
21#define CONFIG_SYS_PL310_BASE 0x10502000
22#endif
23
1ecab0f3
PW
24/* TRATS2 has 4 banks of DRAM */
25#define CONFIG_NR_DRAM_BANKS 4
26#define CONFIG_SYS_SDRAM_BASE 0x40000000
27#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
28#define SDRAM_BANK_SIZE (256 << 20) /* 256 MB */
29/* memtest works on */
30#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
31#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
32#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
4d6c9671 33
00b132bf 34#define CONFIG_SYS_TEXT_BASE 0x43e00000
4d6c9671 35
4d6c9671
PW
36/* select serial console configuration */
37#define CONFIG_SERIAL2
1ecab0f3 38#define CONFIG_BAUDRATE 115200
4d6c9671 39
1ecab0f3
PW
40/* Console configuration */
41#define CONFIG_SYS_CONSOLE_INFO_QUIET
42#define CONFIG_SYS_CONSOLE_IS_IN_ENV
4d6c9671 43
1018b0a5
ŁM
44#define CONFIG_FIT
45#define CONFIG_FIT_VERBOSE
1ecab0f3 46#define CONFIG_BOOTARGS "Please use defined boot"
1018b0a5 47#define CONFIG_BOOTCOMMAND "run autoboot"
2ee93246 48#define CONFIG_DEFAULT_CONSOLE "console=ttySAC2,115200n8\0"
4d6c9671 49
1ecab0f3
PW
50#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR \
51 - GENERATED_GBL_DATA_SIZE)
4d6c9671 52
1ecab0f3
PW
53#define CONFIG_SYS_MEM_TOP_HIDE (1 << 20) /* ram console */
54
55#define CONFIG_SYS_MONITOR_BASE 0x00000000
56
57#define CONFIG_ENV_IS_IN_MMC
58#define CONFIG_SYS_MMC_ENV_DEV CONFIG_MMC_DEFAULT_DEV
59#define CONFIG_ENV_SIZE 4096
60#define CONFIG_ENV_OFFSET ((32 - 4) << 10) /* 32KiB - 4KiB */
4d6c9671
PW
61
62#define CONFIG_ENV_OVERWRITE
4d6c9671 63
8c57fb7d
PW
64#define CONFIG_ENV_VARS_UBOOT_CONFIG
65#define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
66
4d6c9671 67/* Tizen - partitions definitions */
18f3e0eb 68#define PARTS_CSA "csa-mmc"
4d6c9671 69#define PARTS_BOOT "boot"
18f3e0eb 70#define PARTS_QBOOT "qboot"
dca36684 71#define PARTS_CSC "csc"
4d6c9671
PW
72#define PARTS_ROOT "platform"
73#define PARTS_DATA "data"
4d6c9671
PW
74#define PARTS_UMS "ums"
75
76#define PARTS_DEFAULT \
a5e15bbb 77 "uuid_disk=${uuid_gpt_disk};" \
dca36684 78 "name="PARTS_CSA",start=5MiB,size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \
18f3e0eb
PM
79 "name="PARTS_BOOT",size=60MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \
80 "name="PARTS_QBOOT",size=100MiB,uuid=${uuid_gpt_"PARTS_QBOOT"};" \
4d6c9671 81 "name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \
dca36684 82 "name="PARTS_ROOT",size=1536MiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \
18f3e0eb 83 "name="PARTS_DATA",size=3000MiB,uuid=${uuid_gpt_"PARTS_DATA"};" \
4d6c9671
PW
84 "name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \
85
09f98010 86#define CONFIG_DFU_ALT \
b7d4259a 87 "u-boot raw 0x80 0x800;" \
dcb7eb66
ŁM
88 "/uImage ext4 0 2;" \
89 "/modem.bin ext4 0 2;" \
90 "/exynos4412-trats2.dtb ext4 0 2;" \
18f3e0eb 91 ""PARTS_CSA" part 0 1;" \
cdd15bce 92 ""PARTS_BOOT" part 0 2;" \
18f3e0eb
PM
93 ""PARTS_QBOOT" part 0 3;" \
94 ""PARTS_CSC" part 0 4;" \
cdd15bce
ŁM
95 ""PARTS_ROOT" part 0 5;" \
96 ""PARTS_DATA" part 0 6;" \
a0afc6f3 97 ""PARTS_UMS" part 0 7;" \
1018b0a5
ŁM
98 "params.bin raw 0x38 0x8;" \
99 "/Image.itb ext4 0 2\0"
09f98010 100
4d6c9671
PW
101#define CONFIG_EXTRA_ENV_SETTINGS \
102 "bootk=" \
425e26de
PW
103 "run loaduimage;" \
104 "if run loaddtb; then " \
105 "bootm 0x40007FC0 - ${fdtaddr};" \
106 "fi;" \
107 "bootm 0x40007FC0;\0" \
4d6c9671 108 "updatebackup=" \
188c42b3
JC
109 "mmc dev 0 2; mmc write 0x51000000 0 0x800;" \
110 " mmc dev 0 0\0" \
4d6c9671 111 "updatebootb=" \
188c42b3 112 "mmc read 0x51000000 0x80 0x800; run updatebackup\0" \
4d6c9671
PW
113 "mmcboot=" \
114 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
115 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \
425e26de 116 "run bootk\0" \
4d6c9671
PW
117 "bootchart=set opts init=/sbin/bootchartd; run bootcmd\0" \
118 "boottrace=setenv opts initcall_debug; run bootcmd\0" \
119 "verify=n\0" \
120 "rootfstype=ext4\0" \
121 "console=" CONFIG_DEFAULT_CONSOLE \
122 "kernelname=uImage\0" \
2c8043c9
PW
123 "loaduimage=ext4load mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 " \
124 "${kernelname}\0" \
4d6c9671
PW
125 "loaddtb=ext4load mmc ${mmcdev}:${mmcbootpart} ${fdtaddr} " \
126 "${fdtfile}\0" \
a5e15bbb 127 "mmcdev=" __stringify(CONFIG_MMC_DEFAULT_DEV) "\0" \
4d6c9671
PW
128 "mmcbootpart=2\0" \
129 "mmcrootpart=5\0" \
130 "opts=always_resume=1\0" \
131 "partitions=" PARTS_DEFAULT \
09f98010 132 "dfu_alt_info=" CONFIG_DFU_ALT \
4d6c9671
PW
133 "uartpath=ap\0" \
134 "usbpath=ap\0" \
135 "consoleon=set console console=ttySAC2,115200n8; save; reset\0" \
136 "consoleoff=set console console=ram; save; reset\0" \
137 "spladdr=0x40000100\0" \
138 "splsize=0x200\0" \
139 "splfile=falcon.bin\0" \
140 "spl_export=" \
141 "setexpr spl_imgsize ${splsize} + 8 ;" \
142 "setenv spl_imgsize 0x${spl_imgsize};" \
143 "setexpr spl_imgaddr ${spladdr} - 8 ;" \
144 "setexpr spl_addr_tmp ${spladdr} - 4 ;" \
145 "mw.b ${spl_imgaddr} 0x00 ${spl_imgsize};run loaduimage;" \
146 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
147 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo};" \
148 "spl export atags 0x40007FC0;" \
149 "crc32 ${spladdr} ${splsize} ${spl_imgaddr};" \
150 "mw.l ${spl_addr_tmp} ${splsize};" \
151 "ext4write mmc ${mmcdev}:${mmcbootpart}" \
152 " /${splfile} ${spl_imgaddr} ${spl_imgsize};" \
153 "setenv spl_imgsize;" \
154 "setenv spl_imgaddr;" \
155 "setenv spl_addr_tmp;\0" \
1018b0a5 156 CONFIG_EXTRA_ENV_ITB \
4d6c9671 157 "fdtaddr=40800000\0" \
4d6c9671 158
519fdde9 159/* GPT */
aafd2c5d 160#define CONFIG_RANDOM_UUID
4d6c9671 161
4d6c9671
PW
162/* I2C */
163#include <asm/arch/gpio.h>
164
1ecab0f3
PW
165#define CONFIG_CMD_I2C
166
4d6c9671 167#define CONFIG_SYS_I2C
2d8f1e27
PW
168#define CONFIG_SYS_I2C_S3C24X0
169#define CONFIG_SYS_I2C_S3C24X0_SPEED 100000
170#define CONFIG_SYS_I2C_S3C24X0_SLAVE 0
171#define CONFIG_MAX_I2C_NUM 8
172#define CONFIG_SYS_I2C_SOFT
4d6c9671
PW
173#define CONFIG_SYS_I2C_SOFT_SPEED 50000
174#define CONFIG_SYS_I2C_SOFT_SLAVE 0x00
175#define I2C_SOFT_DECLARATIONS2
176#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
177#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x00
4d6c9671
PW
178#define CONFIG_SOFT_I2C_READ_REPEATED_START
179#define CONFIG_SYS_I2C_INIT_BOARD
2d8f1e27
PW
180
181#ifndef __ASSEMBLY__
182int get_soft_i2c_scl_pin(void);
183int get_soft_i2c_sda_pin(void);
184#endif
185#define CONFIG_SOFT_I2C_GPIO_SCL get_soft_i2c_scl_pin()
186#define CONFIG_SOFT_I2C_GPIO_SDA get_soft_i2c_sda_pin()
4d6c9671
PW
187
188/* POWER */
189#define CONFIG_POWER
190#define CONFIG_POWER_I2C
191#define CONFIG_POWER_MAX77686
192#define CONFIG_POWER_PMIC_MAX77693
193#define CONFIG_POWER_MUIC_MAX77693
194#define CONFIG_POWER_FG_MAX77693
195#define CONFIG_POWER_BATTERY_TRATS2
196
e0021706
PM
197/* Security subsystem - enable hw_rand() */
198#define CONFIG_EXYNOS_ACE_SHA
199#define CONFIG_LIB_HW_RAND
200
679549d1
PM
201/* Common misc for Samsung */
202#define CONFIG_MISC_COMMON
203
204#define CONFIG_MISC_INIT_R
205
f64236a9
PM
206/* Download menu - Samsung common */
207#define CONFIG_LCD_MENU
208#define CONFIG_LCD_MENU_BOARD
209
210/* Download menu - definitions for check keys */
211#ifndef __ASSEMBLY__
212#include <power/max77686_pmic.h>
213
214#define KEY_PWR_PMIC_NAME "MAX77686_PMIC"
215#define KEY_PWR_STATUS_REG MAX77686_REG_PMIC_STATUS1
216#define KEY_PWR_STATUS_MASK (1 << 0)
217#define KEY_PWR_INTERRUPT_REG MAX77686_REG_PMIC_INT1
218#define KEY_PWR_INTERRUPT_MASK (1 << 1)
219
9b97b727
AS
220#define KEY_VOL_UP_GPIO EXYNOS4X12_GPIO_X22
221#define KEY_VOL_DOWN_GPIO EXYNOS4X12_GPIO_X33
f64236a9
PM
222#endif /* __ASSEMBLY__ */
223
224/* LCD console */
225#define LCD_BPP LCD_COLOR16
226#define CONFIG_SYS_WHITE_ON_BLACK
227
4d6c9671
PW
228/* LCD */
229#define CONFIG_EXYNOS_FB
230#define CONFIG_LCD
231#define CONFIG_CMD_BMP
2df21cb3 232#define CONFIG_BMP_16BPP
4d6c9671
PW
233#define CONFIG_FB_ADDR 0x52504000
234#define CONFIG_S6E8AX0
235#define CONFIG_EXYNOS_MIPI_DSIM
236#define CONFIG_VIDEO_BMP_GZIP
903afe18 237#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE ((500 * 160 * 4) + 54)
4d6c9671 238
4d6c9671 239#endif /* __CONFIG_H */