]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/tricorder.h
m68k: Drop unreferenced CONFIG_* defines
[people/ms/u-boot.git] / include / configs / tricorder.h
CommitLineData
8167af14
TW
1/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
7 * (C) Copyright 2012
8 * Corscience GmbH & Co. KG
9 * Thomas Weber <weber@corscience.de>
10 *
11 * Configuration settings for the Tricorder board.
12 *
3765b3e7 13 * SPDX-License-Identifier: GPL-2.0+
8167af14
TW
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
94ba26f2 19#define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER
8167af14
TW
20/*
21 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
22 * 64 bytes before this address should be set aside for u-boot.img's
23 * header. That is 0x800FFFC0--0x80100000 should not be used for any
24 * other needs.
25 */
26#define CONFIG_SYS_TEXT_BASE 0x80100000
27
8167af14 28#include <asm/arch/cpu.h> /* get chip and board defs */
987ec585 29#include <asm/arch/omap.h>
8167af14 30
8167af14
TW
31/* Clock Defines */
32#define V_OSCK 26000000 /* Clock output from T2 */
33#define V_SCLK (V_OSCK >> 1)
34
8167af14
TW
35#define CONFIG_MISC_INIT_R
36
37#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
38#define CONFIG_SETUP_MEMORY_TAGS
39#define CONFIG_INITRD_TAG
40#define CONFIG_REVISION_TAG
41
8167af14 42/* Size of malloc() pool */
36f3aab2 43#define CONFIG_SYS_MALLOC_LEN (1024*1024)
8167af14
TW
44
45/* Hardware drivers */
46
47/* NS16550 Configuration */
8167af14
TW
48#define CONFIG_SYS_NS16550_SERIAL
49#define CONFIG_SYS_NS16550_REG_SIZE (-4)
50#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
51
52/* select serial console configuration */
53#define CONFIG_CONS_INDEX 3
54#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
55#define CONFIG_SERIAL3 3
8167af14
TW
56#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
57 115200}
58
8167af14 59/* I2C */
6789e84e
HS
60#define CONFIG_SYS_I2C
61#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
62#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
6789e84e 63
459f1da8
AB
64
65/* EEPROM */
459f1da8
AB
66#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
67#define CONFIG_SYS_EEPROM_BUS_NUM 1
8167af14
TW
68
69/* TWL4030 */
8167af14
TW
70#define CONFIG_TWL4030_LED
71
72/* Board NAND Info */
8167af14 73#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
8167af14 74
8167af14
TW
75#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
76 /* to access nand */
77#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
78 /* to access nand at */
79 /* CS0 */
8167af14
TW
80#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
81 /* devices */
68ec9c85
PK
82#define CONFIG_SYS_NAND_MAX_OOBFREE 2
83#define CONFIG_SYS_NAND_MAX_ECCPOS 56
8167af14 84
8167af14 85/* needed for ubi */
8167af14
TW
86#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
87#define CONFIG_MTD_PARTITIONS
88
ec246452 89/* Environment information (this is the common part) */
8167af14 90
8167af14 91
89088058 92/* hang() the board on panic() */
89088058 93
ec246452
AB
94/* environment placement (for NAND), is different for FLASHCARD but does not
95 * harm there */
96#define CONFIG_ENV_OFFSET 0x120000 /* env start */
97#define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */
98#define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */
99#define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */
100
0dff13a9
AB
101/* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
102 * value can not be used here! */
103#define CONFIG_LOADADDR 0x82000000
104
ec246452 105#define CONFIG_COMMON_ENV_SETTINGS \
8167af14 106 "console=ttyO2,115200n8\0" \
5605979a 107 "mmcdev=0\0" \
83976f1d 108 "vram=3M\0" \
8167af14 109 "defaultdisplay=lcd\0" \
ec246452 110 "kernelopts=mtdoops.mtddev=3\0" \
43ede0bc
TR
111 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
112 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
8167af14
TW
113 "commonargs=" \
114 "setenv bootargs console=${console} " \
5c68f123 115 "${mtdparts} " \
ec246452
AB
116 "${kernelopts} " \
117 "vt.global_cursor_default=0 " \
8167af14 118 "vram=${vram} " \
ec246452
AB
119 "omapdss.def_disp=${defaultdisplay}\0"
120
121#define CONFIG_BOOTCOMMAND "run autoboot"
122
123/* specific environment settings for different use cases
124 * FLASHCARD: used to run a rdimage from sdcard to program the device
125 * 'NORMAL': used to boot kernel from sdcard, nand, ...
126 *
127 * The main aim for the FLASHCARD skin is to have an embedded environment
128 * which will not be influenced by any data already on the device.
129 */
130#ifdef CONFIG_FLASHCARD
ec246452
AB
131/* the rdaddr is 16 MiB before the loadaddr */
132#define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0"
133
134#define CONFIG_EXTRA_ENV_SETTINGS \
135 CONFIG_COMMON_ENV_SETTINGS \
136 CONFIG_ENV_RDADDR \
137 "autoboot=" \
ec246452
AB
138 "run commonargs; " \
139 "setenv bootargs ${bootargs} " \
140 "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
141 "rdinit=/sbin/init; " \
142 "mmc dev ${mmcdev}; mmc rescan; " \
143 "fatload mmc ${mmcdev} ${loadaddr} uImage; " \
144 "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
145 "bootm ${loadaddr} ${rdaddr}\0"
146
147#else /* CONFIG_FLASHCARD */
148
149#define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
150
ec246452
AB
151#define CONFIG_EXTRA_ENV_SETTINGS \
152 CONFIG_COMMON_ENV_SETTINGS \
8167af14
TW
153 "mmcargs=" \
154 "run commonargs; " \
155 "setenv bootargs ${bootargs} " \
156 "root=/dev/mmcblk0p2 " \
ec246452
AB
157 "rootwait " \
158 "rw\0" \
8167af14
TW
159 "nandargs=" \
160 "run commonargs; " \
161 "setenv bootargs ${bootargs} " \
008ec950 162 "root=ubi0:root " \
5c68f123 163 "ubi.mtd=7 " \
8167af14 164 "rootfstype=ubifs " \
ec246452 165 "ro\0" \
5605979a 166 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
8167af14
TW
167 "bootscript=echo Running bootscript from mmc ...; " \
168 "source ${loadaddr}\0" \
5605979a 169 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
8167af14
TW
170 "mmcboot=echo Booting from mmc ...; " \
171 "run mmcargs; " \
172 "bootm ${loadaddr}\0" \
deac6d66 173 "loaduimage_ubi=ubi part ubi; " \
949a7710 174 "ubifsmount ubi:root; " \
008ec950 175 "ubifsload ${loadaddr} /boot/uImage\0" \
eadbdf9e 176 "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
8167af14
TW
177 "nandboot=echo Booting from nand ...; " \
178 "run nandargs; " \
eadbdf9e 179 "run loaduimage_nand; " \
8167af14 180 "bootm ${loadaddr}\0" \
66968110 181 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
8167af14
TW
182 "if run loadbootscript; then " \
183 "run bootscript; " \
184 "else " \
185 "if run loaduimage; then " \
186 "run mmcboot; " \
187 "else run nandboot; " \
188 "fi; " \
189 "fi; " \
190 "else run nandboot; fi\0"
191
ec246452 192#endif /* CONFIG_FLASHCARD */
8167af14
TW
193
194/* Miscellaneous configurable options */
195#define CONFIG_SYS_LONGHELP /* undef to save memory */
ec246452 196#define CONFIG_CMDLINE_EDITING /* enable cmdline history */
8167af14 197#define CONFIG_AUTO_COMPLETE
8167af14 198#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
8167af14 199
69df69d1 200#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000)
8167af14 201#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
69df69d1 202 0x07000000) /* 112 MB */
8167af14
TW
203
204#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000)
205
206/*
207 * OMAP3 has 12 GP timers, they can be driven by the system clock
208 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
209 * This rate is divided by a local divisor.
210 */
211#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
212#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
8167af14 213
8167af14
TW
214/* Physical Memory Map */
215#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
216#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
8167af14
TW
217#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
218
219/* NAND and environment organization */
8167af14
TW
220#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
221
8167af14
TW
222#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
223#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
224#define CONFIG_SYS_INIT_RAM_SIZE 0x800
225#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
226 CONFIG_SYS_INIT_RAM_SIZE - \
227 GENERATED_GBL_DATA_SIZE)
228
229/* SRAM config */
230#define CONFIG_SYS_SRAM_START 0x40200000
231#define CONFIG_SYS_SRAM_SIZE 0x10000
232
233/* Defines for SPL */
47f7bcae 234#define CONFIG_SPL_FRAMEWORK
8167af14 235
6f2f01b9
SW
236#define CONFIG_SPL_NAND_BASE
237#define CONFIG_SPL_NAND_DRIVERS
238#define CONFIG_SPL_NAND_ECC
205b4f33 239#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
e2ccdf89 240#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
8167af14
TW
241
242#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
fa2f81b0
TR
243#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
244 CONFIG_SPL_TEXT_BASE)
8167af14
TW
245
246#define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
247#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
248
249/* NAND boot config */
250#define CONFIG_SYS_NAND_5_ADDR_CYCLE
251#define CONFIG_SYS_NAND_PAGE_COUNT 64
252#define CONFIG_SYS_NAND_PAGE_SIZE 2048
253#define CONFIG_SYS_NAND_OOBSIZE 64
254#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
255#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
1b82491e
AB
256#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
257 13, 14, 16, 17, 18, 19, 20, 21, 22, \
258 23, 24, 25, 26, 27, 28, 30, 31, 32, \
259 33, 34, 35, 36, 37, 38, 39, 40, 41, \
260 42, 44, 45, 46, 47, 48, 49, 50, 51, \
261 52, 53, 54, 55, 56}
8167af14
TW
262
263#define CONFIG_SYS_NAND_ECCSIZE 512
616cf60e 264#define CONFIG_SYS_NAND_ECCBYTES 13
3f719069 265#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
8167af14 266
8167af14
TW
267#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
268
5c68f123
AB
269#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
270#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000
8167af14
TW
271
272#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
273#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
274
69df69d1
TW
275#define CONFIG_SYS_ALT_MEMTEST
276#define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000
8167af14 277#endif /* __CONFIG_H */