]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ve8313.h
i2c, multibus: get rid of CONFIG_I2C_MUX
[people/ms/u-boot.git] / include / configs / ve8313.h
CommitLineData
4e43b2e8
HS
1/*
2 * Copyright (C) Freescale Semiconductor, Inc. 2006.
3 *
4 * (C) Copyright 2010
5 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25/*
26 * ve8313 board configuration file
27 */
28
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/*
33 * High Level Configuration Options
34 */
35#define CONFIG_E300 1
36#define CONFIG_MPC83xx 1
37#define CONFIG_MPC831x 1
38#define CONFIG_MPC8313 1
39#define CONFIG_VE8313 1
40
2ae18241
WD
41#ifndef CONFIG_SYS_TEXT_BASE
42#define CONFIG_SYS_TEXT_BASE 0xfe000000
43#endif
44
4e43b2e8 45#define CONFIG_PCI 1
842033e6 46#define CONFIG_PCI_INDIRECT_BRIDGE 1
a2243b84 47#define CONFIG_FSL_ELBC 1
4e43b2e8
HS
48
49#define CONFIG_BOARD_EARLY_INIT_F 1
50
51/*
52 * On-board devices
53 *
54 */
55#define CONFIG_83XX_CLKIN 32000000 /* in Hz */
56
57#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
58
59#define CONFIG_SYS_IMMR 0xE0000000
60
61#define CONFIG_SYS_MEMTEST_START 0x00001000
62#define CONFIG_SYS_MEMTEST_END 0x07000000
63
64#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth */
65#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count */
66
67/*
68 * Device configurations
69 */
70
71/*
72 * DDR Setup
73 */
be29fa71 74#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
4e43b2e8
HS
75#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
76#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
77
78/*
79 * Manually set up DDR parameters, as this board does not
80 * have the SPD connected to I2C.
81 */
be29fa71 82#define CONFIG_SYS_DDR_SIZE 128 /* MB */
2e651b24 83#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
4e43b2e8 84 | CSCONFIG_AP \
2fef4020
JH
85 | CSCONFIG_ODT_RD_NEVER \
86 | CSCONFIG_ODT_WR_ALL \
be29fa71
JH
87 | CSCONFIG_ROW_BIT_13 \
88 | CSCONFIG_COL_BIT_10)
4e43b2e8
HS
89 /* 0x80840102 */
90
91#define CONFIG_SYS_DDR_TIMING_3 0x00000000
be29fa71
JH
92#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
93 | (0 << TIMING_CFG0_WRT_SHIFT) \
94 | (3 << TIMING_CFG0_RRT_SHIFT) \
95 | (2 << TIMING_CFG0_WWT_SHIFT) \
96 | (7 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
97 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
98 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
99 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
4e43b2e8 100 /* 0x0e720802 */
be29fa71
JH
101#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
102 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
103 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
104 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
105 | (6 << TIMING_CFG1_REFREC_SHIFT) \
106 | (2 << TIMING_CFG1_WRREC_SHIFT) \
107 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
108 | (2 << TIMING_CFG1_WRTORD_SHIFT))
4e43b2e8 109 /* 0x26256222 */
be29fa71
JH
110#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
111 | (5 << TIMING_CFG2_CPO_SHIFT) \
112 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
113 | (1 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
114 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
115 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
116 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
4e43b2e8 117 /* 0x029028c7 */
be29fa71
JH
118#define CONFIG_SYS_DDR_INTERVAL ((0x320 << SDRAM_INTERVAL_REFINT_SHIFT) \
119 | (0x2000 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
4e43b2e8 120 /* 0x03202000 */
be29fa71 121#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
4e43b2e8 122 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
2fef4020 123 | SDRAM_CFG_DBW_32)
4e43b2e8 124 /* 0x43080000 */
be29fa71
JH
125#define CONFIG_SYS_SDRAM_CFG2 0x00401000
126#define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
127 | (0x0232 << SDRAM_MODE_SD_SHIFT))
4e43b2e8 128 /* 0x44400232 */
be29fa71 129#define CONFIG_SYS_DDR_MODE_2 0x8000C000
4e43b2e8
HS
130
131#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
132 /*0x02000000*/
be29fa71 133#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
4e43b2e8
HS
134 | DDRCDR_PZ_NOMZ \
135 | DDRCDR_NZ_NOMZ \
be29fa71 136 | DDRCDR_M_ODR)
4e43b2e8
HS
137 /* 0x73000002 */
138
139/*
140 * FLASH on the Local Bus
141 */
142#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
143#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
144#define CONFIG_SYS_FLASH_BASE 0xFE000000
145#define CONFIG_SYS_FLASH_SIZE 32 /* size in MB */
146#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
147#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
148
be29fa71 149#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
7d6a0982
JH
150 | BR_PS_16 /* 16 bit */ \
151 | BR_MS_GPCM /* MSEL = GPCM */ \
152 | BR_V) /* valid */
4e43b2e8 153#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
be29fa71
JH
154 | OR_GPCM_CSNT \
155 | OR_GPCM_ACS_DIV4 \
156 | OR_GPCM_SCY_5 \
7d6a0982 157 | OR_GPCM_TRLX_SET \
be29fa71
JH
158 | OR_GPCM_EAD)
159 /* 0xfe000c55 */
4e43b2e8
HS
160
161#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982 162#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
4e43b2e8
HS
163
164#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
165#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per dev */
166
167#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
168#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
169
14d0a02a 170#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
4e43b2e8
HS
171
172#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
173#define CONFIG_SYS_RAMBOOT
174#endif
175
176#define CONFIG_SYS_INIT_RAM_LOCK 1
177#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
be29fa71 178#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
4e43b2e8 179
be29fa71
JH
180#define CONFIG_SYS_GBL_DATA_OFFSET \
181 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
4e43b2e8
HS
182#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
183
184/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
185#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
186#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
187
188/*
189 * Local Bus LCRR and LBCR regs
190 */
191#define CONFIG_SYS_LCRR_EADC LCRR_EADC_3
192#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
193
194#define CONFIG_SYS_LBC_LBCR 0x00040000
195
196#define CONFIG_SYS_LBC_MRTPR 0x20000000
197
198/*
199 * NAND settings
200 */
201#define CONFIG_SYS_NAND_BASE 0x61000000
202#define CONFIG_SYS_MAX_NAND_DEVICE 1
203#define CONFIG_MTD_NAND_VERIFY_WRITE
204#define CONFIG_CMD_NAND 1
205#define CONFIG_NAND_FSL_ELBC 1
206#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
207
be29fa71
JH
208#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
209 | BR_PS_8 \
210 | BR_DECC_CHK_GEN \
211 | BR_MS_FCM \
212 | BR_V) /* valid */
213 /* 0x61000c21 */
7d6a0982 214#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
be29fa71
JH
215 | OR_FCM_BCTLD \
216 | OR_FCM_CHT \
217 | OR_FCM_SCY_2 \
218 | OR_FCM_RST \
219 | OR_FCM_TRLX)
220 /* 0xffff90ac */
4e43b2e8
HS
221
222#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
223#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
224#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
225#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
226
227#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
7d6a0982 228#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
4e43b2e8
HS
229
230#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
231#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
232
233/* CS2 NvRAM */
be29fa71
JH
234#define CONFIG_SYS_BR2_PRELIM (0x60000000 \
235 | BR_PS_8 \
4e43b2e8
HS
236 | BR_V)
237 /* 0x60000801 */
7d6a0982 238#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
be29fa71
JH
239 | OR_GPCM_CSNT \
240 | OR_GPCM_XACS \
4e43b2e8 241 | OR_GPCM_SCY_3 \
7d6a0982
JH
242 | OR_GPCM_TRLX_SET \
243 | OR_GPCM_EHTR_SET \
4e43b2e8
HS
244 | OR_GPCM_EAD)
245 /* 0xfffe0937 */
246/* local bus read write buffer mapping SRAM@0x64000000 */
be29fa71
JH
247#define CONFIG_SYS_BR3_PRELIM (0x62000000 \
248 | BR_PS_16 \
4e43b2e8
HS
249 | BR_V)
250 /* 0x62001001 */
251
7d6a0982 252#define CONFIG_SYS_OR3_PRELIM (OR_AM_32MB \
be29fa71
JH
253 | OR_GPCM_CSNT \
254 | OR_GPCM_XACS \
4e43b2e8 255 | OR_GPCM_SCY_15 \
7d6a0982
JH
256 | OR_GPCM_TRLX_SET \
257 | OR_GPCM_EHTR_SET \
4e43b2e8
HS
258 | OR_GPCM_EAD)
259 /* 0xfe0009f7 */
260
261/* pass open firmware flat tree */
262#define CONFIG_OF_LIBFDT 1
263#define CONFIG_OF_BOARD_SETUP 1
264#define CONFIG_OF_STDOUT_VIA_ALIAS 1
265
266/*
267 * Serial Port
268 */
269#define CONFIG_CONS_INDEX 1
270#define CONFIG_SYS_NS16550
271#define CONFIG_SYS_NS16550_SERIAL
272#define CONFIG_SYS_NS16550_REG_SIZE 1
273#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
274
275#define CONFIG_SYS_BAUDRATE_TABLE \
276 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
277
278#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
279#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
280
281/* Use the HUSH parser */
282#define CONFIG_SYS_HUSH_PARSER
4e43b2e8
HS
283
284#if defined(CONFIG_PCI)
285/*
286 * General PCI
287 * Addresses are mapped 1-1.
288 */
289#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
290#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
291#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
292#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
293#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
294#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
be29fa71
JH
295#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
296#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
297#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
4e43b2e8
HS
298
299#define CONFIG_PCI_PNP /* do pci plug-and-play */
300#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
301#endif
302
303/*
304 * TSEC
305 */
306#define CONFIG_TSEC_ENET /* TSEC ethernet support */
307
4e43b2e8
HS
308
309#define CONFIG_TSEC1
310#ifdef CONFIG_TSEC1
311#define CONFIG_HAS_ETH0
312#define CONFIG_TSEC1_NAME "TSEC1"
313#define CONFIG_SYS_TSEC1_OFFSET 0x24000
314#define TSEC1_PHY_ADDR 0x01
315#define TSEC1_FLAGS 0
316#define TSEC1_PHYIDX 0
317#endif
318
319/* Options are: TSEC[0-1] */
320#define CONFIG_ETHPRIME "TSEC1"
321
322/*
323 * Environment
324 */
325#define CONFIG_ENV_IS_IN_FLASH 1
be29fa71
JH
326#define CONFIG_ENV_ADDR \
327 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
4e43b2e8
HS
328#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
329#define CONFIG_ENV_SIZE 0x4000
330/* Address and size of Redundant Environment Sector */
be29fa71
JH
331#define CONFIG_ENV_OFFSET_REDUND \
332 (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
4e43b2e8
HS
333#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
334
335#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
336#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
337
338/*
339 * BOOTP options
340 */
341#define CONFIG_BOOTP_BOOTFILESIZE
342#define CONFIG_BOOTP_BOOTPATH
343#define CONFIG_BOOTP_GATEWAY
344#define CONFIG_BOOTP_HOSTNAME
345
346/*
347 * Command line configuration.
348 */
349#include <config_cmd_default.h>
350
351#define CONFIG_CMD_DHCP
352#define CONFIG_CMD_MII
353#define CONFIG_CMD_PING
354#define CONFIG_CMD_PCI
355
356#define CONFIG_CMDLINE_EDITING 1
357#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
358
359/*
360 * Miscellaneous configurable options
361 */
362#define CONFIG_SYS_LONGHELP /* undef to save memory */
363#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
364#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
365#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
366
367#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
368#define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */
369#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot arg Buffer size */
370#define CONFIG_SYS_HZ 1000 /* 1ms ticks */
371
372/*
373 * For booting Linux, the board info and command line data
9f530d59 374 * have to be in the first 256 MB of memory, since this is
4e43b2e8
HS
375 * the maximum mapped by the Linux kernel during initialization.
376 */
be29fa71
JH
377 /* Initial Memory map for Linux*/
378#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
4e43b2e8
HS
379
380/* 0x64050000 */
381#define CONFIG_SYS_HRCW_LOW (\
382 0x20000000 /* reserved, must be set */ |\
383 HRCWL_DDRCM |\
384 HRCWL_CSB_TO_CLKIN_4X1 | \
385 HRCWL_CORE_TO_CSB_2_5X1)
386
387/* 0xa0600004 */
388#define CONFIG_SYS_HRCW_HIGH (HRCWH_PCI_HOST | \
389 HRCWH_PCI_ARBITER_ENABLE | \
390 HRCWH_CORE_ENABLE | \
391 HRCWH_FROM_0X00000100 | \
392 HRCWH_BOOTSEQ_DISABLE |\
393 HRCWH_SW_WATCHDOG_DISABLE |\
394 HRCWH_ROM_LOC_LOCAL_16BIT | \
395 HRCWH_TSEC1M_IN_MII | \
396 HRCWH_BIG_ENDIAN | \
397 HRCWH_LALE_EARLY)
398
399/* System IO Config */
400#define CONFIG_SYS_SICRH (0x01000000 | \
401 SICRH_ETSEC2_B | \
402 SICRH_ETSEC2_C | \
403 SICRH_ETSEC2_D | \
404 SICRH_ETSEC2_E | \
405 SICRH_ETSEC2_F | \
406 SICRH_ETSEC2_G | \
407 SICRH_TSOBI1 | \
408 SICRH_TSOBI2)
409 /* 0x010fff03 */
410#define CONFIG_SYS_SICRL (SICRL_LBC | \
411 SICRL_SPI_A | \
412 SICRL_SPI_B | \
413 SICRL_SPI_C | \
414 SICRL_SPI_D | \
415 SICRL_ETSEC2_A)
416 /* 0x33fc0003) */
417
418#define CONFIG_SYS_HID0_INIT 0x000000000
419#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
420 HID0_ENABLE_INSTRUCTION_CACHE)
421
422#define CONFIG_SYS_HID2 HID2_HBE
423
424#define CONFIG_HIGH_BATS 1 /* High BATs supported */
425
426/* DDR @ 0x00000000 */
72cd4087 427#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
be29fa71
JH
428#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
429 | BATU_BL_256M \
430 | BATU_VS \
431 | BATU_VP)
4e43b2e8
HS
432
433#if defined(CONFIG_PCI)
434/* PCI @ 0x80000000 */
72cd4087 435#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
be29fa71
JH
436#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
437 | BATU_BL_256M \
438 | BATU_VS \
439 | BATU_VP)
440#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
72cd4087 441 | BATL_PP_RW \
be29fa71
JH
442 | BATL_CACHEINHIBIT \
443 | BATL_GUARDEDSTORAGE)
444#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
445 | BATU_BL_256M \
446 | BATU_VS \
447 | BATU_VP)
4e43b2e8
HS
448#else
449#define CONFIG_SYS_IBAT1L (0)
450#define CONFIG_SYS_IBAT1U (0)
451#define CONFIG_SYS_IBAT2L (0)
452#define CONFIG_SYS_IBAT2U (0)
453#endif
454
455/* PCI2 not supported on 8313 */
456#define CONFIG_SYS_IBAT3L (0)
457#define CONFIG_SYS_IBAT3U (0)
458#define CONFIG_SYS_IBAT4L (0)
459#define CONFIG_SYS_IBAT4U (0)
460
461/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
be29fa71 462#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
72cd4087 463 | BATL_PP_RW \
be29fa71
JH
464 | BATL_CACHEINHIBIT \
465 | BATL_GUARDEDSTORAGE)
466#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
467 | BATU_BL_256M \
468 | BATU_VS \
469 | BATU_VP)
4e43b2e8
HS
470
471/* stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
72cd4087 472#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
4e43b2e8
HS
473#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
474
475/* FPGA, SRAM, NAND @ 0x60000000 */
72cd4087 476#define CONFIG_SYS_IBAT7L (0x60000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
4e43b2e8
HS
477#define CONFIG_SYS_IBAT7U (0x60000000 | BATU_BL_256M | BATU_VS | BATU_VP)
478
479#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
480#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
481#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
482#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
483#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
484#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
485#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
486#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
487#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
488#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
489#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
490#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
491#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
492#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
493#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
494#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
495
4e43b2e8
HS
496#define CONFIG_NETDEV eth0
497
498#define CONFIG_HOSTNAME ve8313
499#define CONFIG_UBOOTPATH ve8313/u-boot.bin
500
501#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
502#define CONFIG_BAUDRATE 115200
503
4e43b2e8 504#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
505 "netdev=" __stringify(CONFIG_NETDEV) "\0" \
506 "ethprime=" __stringify(CONFIG_TSEC1_NAME) "\0" \
507 "u-boot=" __stringify(CONFIG_UBOOTPATH) "\0" \
4e43b2e8
HS
508 "u-boot_addr_r=100000\0" \
509 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
5368c55d
MV
510 "update=protect off " __stringify(CONFIG_SYS_FLASH_BASE) \
511 " +${filesize};" \
512 "erase " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize};" \
513 "cp.b ${u-boot_addr_r} " __stringify(CONFIG_SYS_FLASH_BASE) \
be29fa71 514 " ${filesize};" \
5368c55d 515 "protect on " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize}\0" \
4e43b2e8
HS
516
517#endif /* __CONFIG_H */