]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ve8313.h
Merge branch 'master' of git://git.denx.de/u-boot-sunxi
[people/ms/u-boot.git] / include / configs / ve8313.h
CommitLineData
4e43b2e8
HS
1/*
2 * Copyright (C) Freescale Semiconductor, Inc. 2006.
3 *
4 * (C) Copyright 2010
5 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
6 *
3765b3e7 7 * SPDX-License-Identifier: GPL-2.0+
4e43b2e8
HS
8 */
9/*
10 * ve8313 board configuration file
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
fdfaa29e
KP
16#define CONFIG_SYS_GENERIC_BOARD
17#define CONFIG_DISPLAY_BOARDINFO
18
4e43b2e8
HS
19/*
20 * High Level Configuration Options
21 */
22#define CONFIG_E300 1
4e43b2e8
HS
23#define CONFIG_MPC831x 1
24#define CONFIG_MPC8313 1
25#define CONFIG_VE8313 1
26
2ae18241
WD
27#ifndef CONFIG_SYS_TEXT_BASE
28#define CONFIG_SYS_TEXT_BASE 0xfe000000
29#endif
30
4e43b2e8 31#define CONFIG_PCI 1
842033e6 32#define CONFIG_PCI_INDIRECT_BRIDGE 1
a2243b84 33#define CONFIG_FSL_ELBC 1
4e43b2e8
HS
34
35#define CONFIG_BOARD_EARLY_INIT_F 1
36
37/*
38 * On-board devices
39 *
40 */
41#define CONFIG_83XX_CLKIN 32000000 /* in Hz */
42
43#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
44
45#define CONFIG_SYS_IMMR 0xE0000000
46
47#define CONFIG_SYS_MEMTEST_START 0x00001000
48#define CONFIG_SYS_MEMTEST_END 0x07000000
49
50#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth */
51#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count */
52
53/*
54 * Device configurations
55 */
56
57/*
58 * DDR Setup
59 */
be29fa71 60#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
4e43b2e8
HS
61#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
62#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
63
64/*
65 * Manually set up DDR parameters, as this board does not
66 * have the SPD connected to I2C.
67 */
be29fa71 68#define CONFIG_SYS_DDR_SIZE 128 /* MB */
2e651b24 69#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
4e43b2e8 70 | CSCONFIG_AP \
2fef4020
JH
71 | CSCONFIG_ODT_RD_NEVER \
72 | CSCONFIG_ODT_WR_ALL \
be29fa71
JH
73 | CSCONFIG_ROW_BIT_13 \
74 | CSCONFIG_COL_BIT_10)
4e43b2e8
HS
75 /* 0x80840102 */
76
77#define CONFIG_SYS_DDR_TIMING_3 0x00000000
be29fa71
JH
78#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
79 | (0 << TIMING_CFG0_WRT_SHIFT) \
80 | (3 << TIMING_CFG0_RRT_SHIFT) \
81 | (2 << TIMING_CFG0_WWT_SHIFT) \
82 | (7 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
83 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
84 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
85 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
4e43b2e8 86 /* 0x0e720802 */
be29fa71
JH
87#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
88 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
89 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
90 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
91 | (6 << TIMING_CFG1_REFREC_SHIFT) \
92 | (2 << TIMING_CFG1_WRREC_SHIFT) \
93 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
94 | (2 << TIMING_CFG1_WRTORD_SHIFT))
4e43b2e8 95 /* 0x26256222 */
be29fa71
JH
96#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
97 | (5 << TIMING_CFG2_CPO_SHIFT) \
98 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
99 | (1 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
100 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
101 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
102 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
4e43b2e8 103 /* 0x029028c7 */
be29fa71
JH
104#define CONFIG_SYS_DDR_INTERVAL ((0x320 << SDRAM_INTERVAL_REFINT_SHIFT) \
105 | (0x2000 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
4e43b2e8 106 /* 0x03202000 */
be29fa71 107#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
4e43b2e8 108 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
2fef4020 109 | SDRAM_CFG_DBW_32)
4e43b2e8 110 /* 0x43080000 */
be29fa71
JH
111#define CONFIG_SYS_SDRAM_CFG2 0x00401000
112#define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
113 | (0x0232 << SDRAM_MODE_SD_SHIFT))
4e43b2e8 114 /* 0x44400232 */
be29fa71 115#define CONFIG_SYS_DDR_MODE_2 0x8000C000
4e43b2e8
HS
116
117#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
118 /*0x02000000*/
be29fa71 119#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
4e43b2e8
HS
120 | DDRCDR_PZ_NOMZ \
121 | DDRCDR_NZ_NOMZ \
be29fa71 122 | DDRCDR_M_ODR)
4e43b2e8
HS
123 /* 0x73000002 */
124
125/*
126 * FLASH on the Local Bus
127 */
128#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
129#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
130#define CONFIG_SYS_FLASH_BASE 0xFE000000
131#define CONFIG_SYS_FLASH_SIZE 32 /* size in MB */
132#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
133#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
134
be29fa71 135#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
7d6a0982
JH
136 | BR_PS_16 /* 16 bit */ \
137 | BR_MS_GPCM /* MSEL = GPCM */ \
138 | BR_V) /* valid */
4e43b2e8 139#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
be29fa71
JH
140 | OR_GPCM_CSNT \
141 | OR_GPCM_ACS_DIV4 \
142 | OR_GPCM_SCY_5 \
7d6a0982 143 | OR_GPCM_TRLX_SET \
be29fa71
JH
144 | OR_GPCM_EAD)
145 /* 0xfe000c55 */
4e43b2e8
HS
146
147#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982 148#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
4e43b2e8
HS
149
150#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
151#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per dev */
152
153#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
154#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
155
14d0a02a 156#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
4e43b2e8
HS
157
158#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
159#define CONFIG_SYS_RAMBOOT
160#endif
161
162#define CONFIG_SYS_INIT_RAM_LOCK 1
163#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
be29fa71 164#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
4e43b2e8 165
be29fa71
JH
166#define CONFIG_SYS_GBL_DATA_OFFSET \
167 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
4e43b2e8
HS
168#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
169
170/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
171#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
172#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
173
174/*
175 * Local Bus LCRR and LBCR regs
176 */
177#define CONFIG_SYS_LCRR_EADC LCRR_EADC_3
178#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
179
180#define CONFIG_SYS_LBC_LBCR 0x00040000
181
182#define CONFIG_SYS_LBC_MRTPR 0x20000000
183
184/*
185 * NAND settings
186 */
187#define CONFIG_SYS_NAND_BASE 0x61000000
188#define CONFIG_SYS_MAX_NAND_DEVICE 1
189#define CONFIG_MTD_NAND_VERIFY_WRITE
190#define CONFIG_CMD_NAND 1
191#define CONFIG_NAND_FSL_ELBC 1
192#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
193
be29fa71
JH
194#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
195 | BR_PS_8 \
196 | BR_DECC_CHK_GEN \
197 | BR_MS_FCM \
198 | BR_V) /* valid */
199 /* 0x61000c21 */
7d6a0982 200#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
be29fa71
JH
201 | OR_FCM_BCTLD \
202 | OR_FCM_CHT \
203 | OR_FCM_SCY_2 \
204 | OR_FCM_RST \
205 | OR_FCM_TRLX)
206 /* 0xffff90ac */
4e43b2e8
HS
207
208#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
209#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
210#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
211#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
212
213#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
7d6a0982 214#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
4e43b2e8
HS
215
216#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
217#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
218
219/* CS2 NvRAM */
be29fa71
JH
220#define CONFIG_SYS_BR2_PRELIM (0x60000000 \
221 | BR_PS_8 \
4e43b2e8
HS
222 | BR_V)
223 /* 0x60000801 */
7d6a0982 224#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
be29fa71
JH
225 | OR_GPCM_CSNT \
226 | OR_GPCM_XACS \
4e43b2e8 227 | OR_GPCM_SCY_3 \
7d6a0982
JH
228 | OR_GPCM_TRLX_SET \
229 | OR_GPCM_EHTR_SET \
4e43b2e8
HS
230 | OR_GPCM_EAD)
231 /* 0xfffe0937 */
232/* local bus read write buffer mapping SRAM@0x64000000 */
be29fa71
JH
233#define CONFIG_SYS_BR3_PRELIM (0x62000000 \
234 | BR_PS_16 \
4e43b2e8
HS
235 | BR_V)
236 /* 0x62001001 */
237
7d6a0982 238#define CONFIG_SYS_OR3_PRELIM (OR_AM_32MB \
be29fa71
JH
239 | OR_GPCM_CSNT \
240 | OR_GPCM_XACS \
4e43b2e8 241 | OR_GPCM_SCY_15 \
7d6a0982
JH
242 | OR_GPCM_TRLX_SET \
243 | OR_GPCM_EHTR_SET \
4e43b2e8
HS
244 | OR_GPCM_EAD)
245 /* 0xfe0009f7 */
246
247/* pass open firmware flat tree */
248#define CONFIG_OF_LIBFDT 1
249#define CONFIG_OF_BOARD_SETUP 1
250#define CONFIG_OF_STDOUT_VIA_ALIAS 1
251
252/*
253 * Serial Port
254 */
255#define CONFIG_CONS_INDEX 1
256#define CONFIG_SYS_NS16550
257#define CONFIG_SYS_NS16550_SERIAL
258#define CONFIG_SYS_NS16550_REG_SIZE 1
259#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
260
261#define CONFIG_SYS_BAUDRATE_TABLE \
262 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
263
264#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
265#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
266
267/* Use the HUSH parser */
268#define CONFIG_SYS_HUSH_PARSER
4e43b2e8
HS
269
270#if defined(CONFIG_PCI)
271/*
272 * General PCI
273 * Addresses are mapped 1-1.
274 */
275#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
276#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
277#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
278#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
279#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
280#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
be29fa71
JH
281#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
282#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
283#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
4e43b2e8
HS
284
285#define CONFIG_PCI_PNP /* do pci plug-and-play */
286#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
287#endif
288
289/*
290 * TSEC
291 */
292#define CONFIG_TSEC_ENET /* TSEC ethernet support */
293
4e43b2e8
HS
294
295#define CONFIG_TSEC1
296#ifdef CONFIG_TSEC1
297#define CONFIG_HAS_ETH0
298#define CONFIG_TSEC1_NAME "TSEC1"
299#define CONFIG_SYS_TSEC1_OFFSET 0x24000
300#define TSEC1_PHY_ADDR 0x01
301#define TSEC1_FLAGS 0
302#define TSEC1_PHYIDX 0
303#endif
304
305/* Options are: TSEC[0-1] */
306#define CONFIG_ETHPRIME "TSEC1"
307
308/*
309 * Environment
310 */
311#define CONFIG_ENV_IS_IN_FLASH 1
be29fa71
JH
312#define CONFIG_ENV_ADDR \
313 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
4e43b2e8
HS
314#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
315#define CONFIG_ENV_SIZE 0x4000
316/* Address and size of Redundant Environment Sector */
be29fa71
JH
317#define CONFIG_ENV_OFFSET_REDUND \
318 (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
4e43b2e8
HS
319#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
320
321#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
322#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
323
324/*
325 * BOOTP options
326 */
327#define CONFIG_BOOTP_BOOTFILESIZE
328#define CONFIG_BOOTP_BOOTPATH
329#define CONFIG_BOOTP_GATEWAY
330#define CONFIG_BOOTP_HOSTNAME
331
332/*
333 * Command line configuration.
334 */
335#include <config_cmd_default.h>
336
337#define CONFIG_CMD_DHCP
338#define CONFIG_CMD_MII
339#define CONFIG_CMD_PING
340#define CONFIG_CMD_PCI
341
342#define CONFIG_CMDLINE_EDITING 1
343#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
344
345/*
346 * Miscellaneous configurable options
347 */
348#define CONFIG_SYS_LONGHELP /* undef to save memory */
349#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
4e43b2e8
HS
350#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
351
352#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
353#define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */
354#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot arg Buffer size */
4e43b2e8
HS
355
356/*
357 * For booting Linux, the board info and command line data
9f530d59 358 * have to be in the first 256 MB of memory, since this is
4e43b2e8
HS
359 * the maximum mapped by the Linux kernel during initialization.
360 */
be29fa71
JH
361 /* Initial Memory map for Linux*/
362#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
4e43b2e8
HS
363
364/* 0x64050000 */
365#define CONFIG_SYS_HRCW_LOW (\
366 0x20000000 /* reserved, must be set */ |\
367 HRCWL_DDRCM |\
368 HRCWL_CSB_TO_CLKIN_4X1 | \
369 HRCWL_CORE_TO_CSB_2_5X1)
370
371/* 0xa0600004 */
372#define CONFIG_SYS_HRCW_HIGH (HRCWH_PCI_HOST | \
373 HRCWH_PCI_ARBITER_ENABLE | \
374 HRCWH_CORE_ENABLE | \
375 HRCWH_FROM_0X00000100 | \
376 HRCWH_BOOTSEQ_DISABLE |\
377 HRCWH_SW_WATCHDOG_DISABLE |\
378 HRCWH_ROM_LOC_LOCAL_16BIT | \
379 HRCWH_TSEC1M_IN_MII | \
380 HRCWH_BIG_ENDIAN | \
381 HRCWH_LALE_EARLY)
382
383/* System IO Config */
384#define CONFIG_SYS_SICRH (0x01000000 | \
385 SICRH_ETSEC2_B | \
386 SICRH_ETSEC2_C | \
387 SICRH_ETSEC2_D | \
388 SICRH_ETSEC2_E | \
389 SICRH_ETSEC2_F | \
390 SICRH_ETSEC2_G | \
391 SICRH_TSOBI1 | \
392 SICRH_TSOBI2)
393 /* 0x010fff03 */
394#define CONFIG_SYS_SICRL (SICRL_LBC | \
395 SICRL_SPI_A | \
396 SICRL_SPI_B | \
397 SICRL_SPI_C | \
398 SICRL_SPI_D | \
399 SICRL_ETSEC2_A)
400 /* 0x33fc0003) */
401
402#define CONFIG_SYS_HID0_INIT 0x000000000
403#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
404 HID0_ENABLE_INSTRUCTION_CACHE)
405
406#define CONFIG_SYS_HID2 HID2_HBE
407
408#define CONFIG_HIGH_BATS 1 /* High BATs supported */
409
410/* DDR @ 0x00000000 */
72cd4087 411#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
be29fa71
JH
412#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
413 | BATU_BL_256M \
414 | BATU_VS \
415 | BATU_VP)
4e43b2e8
HS
416
417#if defined(CONFIG_PCI)
418/* PCI @ 0x80000000 */
72cd4087 419#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
be29fa71
JH
420#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
421 | BATU_BL_256M \
422 | BATU_VS \
423 | BATU_VP)
424#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
72cd4087 425 | BATL_PP_RW \
be29fa71
JH
426 | BATL_CACHEINHIBIT \
427 | BATL_GUARDEDSTORAGE)
428#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
429 | BATU_BL_256M \
430 | BATU_VS \
431 | BATU_VP)
4e43b2e8
HS
432#else
433#define CONFIG_SYS_IBAT1L (0)
434#define CONFIG_SYS_IBAT1U (0)
435#define CONFIG_SYS_IBAT2L (0)
436#define CONFIG_SYS_IBAT2U (0)
437#endif
438
439/* PCI2 not supported on 8313 */
440#define CONFIG_SYS_IBAT3L (0)
441#define CONFIG_SYS_IBAT3U (0)
442#define CONFIG_SYS_IBAT4L (0)
443#define CONFIG_SYS_IBAT4U (0)
444
445/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
be29fa71 446#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
72cd4087 447 | BATL_PP_RW \
be29fa71
JH
448 | BATL_CACHEINHIBIT \
449 | BATL_GUARDEDSTORAGE)
450#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
451 | BATU_BL_256M \
452 | BATU_VS \
453 | BATU_VP)
4e43b2e8
HS
454
455/* stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
72cd4087 456#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
4e43b2e8
HS
457#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
458
459/* FPGA, SRAM, NAND @ 0x60000000 */
72cd4087 460#define CONFIG_SYS_IBAT7L (0x60000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
4e43b2e8
HS
461#define CONFIG_SYS_IBAT7U (0x60000000 | BATU_BL_256M | BATU_VS | BATU_VP)
462
463#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
464#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
465#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
466#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
467#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
468#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
469#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
470#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
471#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
472#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
473#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
474#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
475#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
476#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
477#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
478#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
479
4e43b2e8
HS
480#define CONFIG_NETDEV eth0
481
482#define CONFIG_HOSTNAME ve8313
483#define CONFIG_UBOOTPATH ve8313/u-boot.bin
484
485#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
486#define CONFIG_BAUDRATE 115200
487
4e43b2e8 488#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
489 "netdev=" __stringify(CONFIG_NETDEV) "\0" \
490 "ethprime=" __stringify(CONFIG_TSEC1_NAME) "\0" \
491 "u-boot=" __stringify(CONFIG_UBOOTPATH) "\0" \
4e43b2e8
HS
492 "u-boot_addr_r=100000\0" \
493 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
5368c55d
MV
494 "update=protect off " __stringify(CONFIG_SYS_FLASH_BASE) \
495 " +${filesize};" \
496 "erase " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize};" \
497 "cp.b ${u-boot_addr_r} " __stringify(CONFIG_SYS_FLASH_BASE) \
be29fa71 498 " ${filesize};" \
5368c55d 499 "protect on " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize}\0" \
4e43b2e8
HS
500
501#endif /* __CONFIG_H */