]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/configs/vme8349.h
Add GPL-2.0+ SPDX-License-Identifier to source files
[thirdparty/u-boot.git] / include / configs / vme8349.h
CommitLineData
c2e49f70
RA
1/*
2 * esd vme8349 U-Boot configuration file
3 * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
4 *
2ae18241 5 * (C) Copyright 2006-2010
c2e49f70
RA
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
8 * reinhard.arlt@esd-electronics.de
9 * Based on the MPC8349EMDS config.
10 *
1a459660 11 * SPDX-License-Identifier: GPL-2.0+
c2e49f70
RA
12 */
13
14/*
15 * vme8349 board configuration file.
16 */
17
18#ifndef __CONFIG_H
19#define __CONFIG_H
20
1dee9be6
RA
21/*
22 * Top level Makefile configuration choices
23 */
2ae18241 24#ifdef CONFIG_CADDY2
1dee9be6
RA
25#define VME_CADDY2
26#endif
27
c2e49f70
RA
28/*
29 * High Level Configuration Options
30 */
31#define CONFIG_E300 1 /* E300 Family */
32#define CONFIG_MPC83xx 1 /* MPC83xx family */
33#define CONFIG_MPC834x 1 /* MPC834x family */
34#define CONFIG_MPC8349 1 /* MPC8349 specific */
35#define CONFIG_VME8349 1 /* ESD VME8349 board specific */
36
2ae18241
WD
37#define CONFIG_SYS_TEXT_BASE 0xFFF00000
38
1dee9be6
RA
39#define CONFIG_MISC_INIT_R
40
c2e49f70
RA
41#define CONFIG_PCI
42/* Don't enable PCI2 on vme834x - it doesn't exist physically. */
43#undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
44
2ae18241
WD
45#define CONFIG_PCI_66M
46#ifdef CONFIG_PCI_66M
c2e49f70
RA
47#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
48#else
49#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
50#endif
51
52#ifndef CONFIG_SYS_CLK_FREQ
2ae18241 53#ifdef CONFIG_PCI_66M
c2e49f70
RA
54#define CONFIG_SYS_CLK_FREQ 66000000
55#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
56#else
57#define CONFIG_SYS_CLK_FREQ 33000000
58#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
59#endif
60#endif
61
62#define CONFIG_SYS_IMMR 0xE0000000
63
64#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
65#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
66#define CONFIG_SYS_MEMTEST_END 0x00100000
67
68/*
69 * DDR Setup
70 */
71#define CONFIG_DDR_ECC /* only for ECC DDR module */
72#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
1dee9be6
RA
73#define CONFIG_SPD_EEPROM
74#define SPD_EEPROM_ADDRESS 0x54
75#define CONFIG_SYS_READ_SPD vme8349_read_spd
c2e49f70
RA
76#define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */
77
78/*
79 * 32-bit data path mode.
80 *
81 * Please note that using this mode for devices with the real density of 64-bit
82 * effectively reduces the amount of available memory due to the effect of
83 * wrapping around while translating address to row/columns, for example in the
84 * 256MB module the upper 128MB get aliased with contents of the lower
85 * 128MB); normally this define should be used for devices with real 32-bit
86 * data path.
87 */
88#undef CONFIG_DDR_32BIT
89
90#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
91#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
92#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
2fef4020
JH
93#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
94 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
c2e49f70 95#define CONFIG_DDR_2T_TIMING
2fef4020
JH
96#define CONFIG_SYS_DDRCDR (DDRCDR_DHC_EN \
97 | DDRCDR_ODT \
98 | DDRCDR_Q_DRN)
99 /* 0x80080001 */
c2e49f70
RA
100
101/*
102 * FLASH on the Local Bus
103 */
104#define CONFIG_SYS_FLASH_CFI
105#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
1dee9be6
RA
106#ifdef VME_CADDY2
107#define CONFIG_SYS_FLASH_BASE 0xffc00000 /* start of FLASH */
108#define CONFIG_SYS_FLASH_SIZE 4 /* flash size in MB */
109#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
7d6a0982
JH
110 BR_PS_16 | /* 16bit */ \
111 BR_MS_GPCM | /* MSEL = GPCM */ \
112 BR_V) /* valid */
113
114#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
115 | OR_GPCM_XAM \
116 | OR_GPCM_CSNT \
117 | OR_GPCM_ACS_DIV2 \
118 | OR_GPCM_XACS \
119 | OR_GPCM_SCY_15 \
120 | OR_GPCM_TRLX_SET \
121 | OR_GPCM_EHTR_SET \
122 | OR_GPCM_EAD)
123 /* 0xffc06ff7 */
1dee9be6 124#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982 125#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_4MB)
1dee9be6
RA
126#else
127#define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
128#define CONFIG_SYS_FLASH_SIZE 128 /* flash size in MB */
c2e49f70 129#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
7d6a0982
JH
130 BR_PS_16 | /* 16bit */ \
131 BR_MS_GPCM | /* MSEL = GPCM */ \
132 BR_V) /* valid */
133
134#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
135 | OR_GPCM_XAM \
136 | OR_GPCM_CSNT \
137 | OR_GPCM_ACS_DIV2 \
138 | OR_GPCM_XACS \
139 | OR_GPCM_SCY_15 \
140 | OR_GPCM_TRLX_SET \
141 | OR_GPCM_EHTR_SET \
142 | OR_GPCM_EAD)
143 /* 0xf8006ff7 */
c2e49f70 144#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982 145#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_128MB)
1dee9be6
RA
146#endif
147/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
c2e49f70 148
7d6a0982
JH
149#define CONFIG_SYS_WINDOW1_BASE 0xf0000000
150#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_WINDOW1_BASE \
151 | BR_PS_32 \
152 | BR_MS_GPCM \
153 | BR_V)
154 /* 0xF0001801 */
155#define CONFIG_SYS_OR1_PRELIM (OR_AM_256KB \
156 | OR_GPCM_SETA)
157 /* 0xfffc0208 */
158#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_WINDOW1_BASE
159#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_256KB)
c2e49f70
RA
160
161#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
162#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/
163
164#undef CONFIG_SYS_FLASH_CHECKSUM
165#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */
166#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */
167
c7357a2b 168#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
c2e49f70
RA
169
170#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
171#define CONFIG_SYS_RAMBOOT
172#else
1dee9be6 173#undef CONFIG_SYS_RAMBOOT
c2e49f70
RA
174#endif
175
176#define CONFIG_SYS_INIT_RAM_LOCK 1
177#define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */
553f0982 178#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* size */
c2e49f70 179
553f0982 180#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
25ddd1fb 181 GENERATED_GBL_DATA_SIZE)
c2e49f70
RA
182#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
183
184#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */
c8a90646 185#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Malloc size */
c2e49f70
RA
186
187/*
188 * Local Bus LCRR and LBCR regs
1dee9be6 189 * LCRR: no DLL bypass, Clock divider is 4
c2e49f70
RA
190 * External Local Bus rate is
191 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
192 */
c7190f02 193#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
c2e49f70
RA
194#define CONFIG_SYS_LBC_LBCR 0x00000000
195
196#undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
197
198/*
199 * Serial Port
200 */
201#define CONFIG_CONS_INDEX 1
c2e49f70
RA
202#define CONFIG_SYS_NS16550
203#define CONFIG_SYS_NS16550_SERIAL
204#define CONFIG_SYS_NS16550_REG_SIZE 1
205#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
206
207#define CONFIG_SYS_BAUDRATE_TABLE \
c7357a2b 208 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
c2e49f70
RA
209
210#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
211#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
212
213#define CONFIG_CMDLINE_EDITING /* add command line history */
a059e90e 214#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
c2e49f70
RA
215/* Use the HUSH parser */
216#define CONFIG_SYS_HUSH_PARSER
c2e49f70
RA
217
218/* pass open firmware flat tree */
219#define CONFIG_OF_LIBFDT
220#define CONFIG_OF_BOARD_SETUP
221#define CONFIG_OF_STDOUT_VIA_ALIAS
222
223/* I2C */
224#define CONFIG_I2C_MULTI_BUS
225#define CONFIG_HARD_I2C /* I2C with hardware support*/
226#undef CONFIG_SOFT_I2C /* I2C bit-banged */
227#define CONFIG_FSL_I2C
228#define CONFIG_I2C_CMD_TREE
229#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
230#define CONFIG_SYS_I2C_SLAVE 0x7F
c7357a2b 231#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* Don't probe these addrs */
c2e49f70
RA
232#define CONFIG_SYS_I2C1_OFFSET 0x3000
233#define CONFIG_SYS_I2C2_OFFSET 0x3100
234#define CONFIG_SYS_I2C_OFFSET CONFIG_SYS_I2C1_OFFSET
efaf6f1b 235/* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
c2e49f70
RA
236
237#define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */
238
239/* TSEC */
240#define CONFIG_SYS_TSEC1_OFFSET 0x24000
241#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
242#define CONFIG_SYS_TSEC2_OFFSET 0x25000
243#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
244
245/*
246 * General PCI
247 * Addresses are mapped 1-1.
248 */
249#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
250#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
251#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
252#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
253#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
254#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
255#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
256#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
257#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
258
259#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
260#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
261#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
262#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
263#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
264#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
265#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
266#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
267#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
268
269#if defined(CONFIG_PCI)
270
271#define PCI_64BIT
272#define PCI_ONE_PCI1
273#if defined(PCI_64BIT)
274#undef PCI_ALL_PCI1
275#undef PCI_TWO_PCI1
276#undef PCI_ONE_PCI1
277#endif
278
1dee9be6 279#ifndef VME_CADDY2
1dee9be6
RA
280#endif
281#define CONFIG_PCI_PNP /* do pci plug-and-play */
c2e49f70
RA
282
283#undef CONFIG_EEPRO100
284#undef CONFIG_TULIP
285
286#if !defined(CONFIG_PCI_PNP)
287 #define PCI_ENET0_IOADDR 0xFIXME
288 #define PCI_ENET0_MEMADDR 0xFIXME
289 #define PCI_IDSEL_NUMBER 0xFIXME
290#endif
291
1dee9be6
RA
292#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
293#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
294
c2e49f70
RA
295#endif /* CONFIG_PCI */
296
297/*
298 * TSEC configuration
299 */
1dee9be6
RA
300#ifdef VME_CADDY2
301#define CONFIG_E1000
302#else
c2e49f70 303#define CONFIG_TSEC_ENET /* TSEC ethernet support */
1dee9be6 304#endif
c2e49f70
RA
305
306#if defined(CONFIG_TSEC_ENET)
c2e49f70 307
1dee9be6 308#define CONFIG_GMII /* MII PHY management */
c2e49f70
RA
309#define CONFIG_TSEC1
310#define CONFIG_TSEC1_NAME "TSEC0"
311#define CONFIG_TSEC2
312#define CONFIG_TSEC2_NAME "TSEC1"
313#define CONFIG_PHY_M88E1111
314#define TSEC1_PHY_ADDR 0x08
315#define TSEC2_PHY_ADDR 0x10
316#define TSEC1_PHYIDX 0
317#define TSEC2_PHYIDX 0
318#define TSEC1_FLAGS TSEC_GIGABIT
319#define TSEC2_FLAGS TSEC_GIGABIT
320
321/* Options are: TSEC[0-1] */
322#define CONFIG_ETHPRIME "TSEC0"
323
324#endif /* CONFIG_TSEC_ENET */
325
326/*
327 * Environment
328 */
329#ifndef CONFIG_SYS_RAMBOOT
330 #define CONFIG_ENV_IS_IN_FLASH
331 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000)
332 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
333 #define CONFIG_ENV_SIZE 0x2000
334
335/* Address and size of Redundant Environment Sector */
336#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
337#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
338
339#else
340 #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
341 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
342 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
343 #define CONFIG_ENV_SIZE 0x2000
344#endif
345
346#define CONFIG_LOADS_ECHO /* echo on for serial download */
347#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
348
349/*
350 * BOOTP options
351 */
352#define CONFIG_BOOTP_BOOTFILESIZE
353#define CONFIG_BOOTP_BOOTPATH
354#define CONFIG_BOOTP_GATEWAY
355#define CONFIG_BOOTP_HOSTNAME
356
357/*
358 * Command line configuration.
359 */
360#include <config_cmd_default.h>
361
362#define CONFIG_CMD_I2C
363#define CONFIG_CMD_MII
364#define CONFIG_CMD_PING
365#define CONFIG_CMD_DATE
366#define CONFIG_SYS_RTC_BUS_NUM 0x01
367#define CONFIG_SYS_I2C_RTC_ADDR 0x32
368#define CONFIG_RTC_RX8025
369#define CONFIG_CMD_TSI148
370
371#if defined(CONFIG_PCI)
372 #define CONFIG_CMD_PCI
373#endif
374
375#if defined(CONFIG_SYS_RAMBOOT)
376 #undef CONFIG_CMD_ENV
377 #undef CONFIG_CMD_LOADS
378#endif
379
380#define CONFIG_CMD_ELF
381/* Pass Ethernet MAC to VxWorks */
382#define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0
383
384#undef CONFIG_WATCHDOG /* watchdog disabled */
385
386/*
387 * Miscellaneous configurable options
388 */
389#define CONFIG_SYS_LONGHELP /* undef to save memory */
390#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
391#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
392
393#if defined(CONFIG_CMD_KGDB)
394 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
395#else
396 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
397#endif
398
399#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
400#define CONFIG_SYS_MAXARGS 16 /* max num of command args */
401#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buf Size */
402#define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
403
404/*
405 * For booting Linux, the board info and command line data
9f530d59 406 * have to be in the first 256 MB of memory, since this is
c2e49f70
RA
407 * the maximum mapped by the Linux kernel during initialization.
408 */
9f530d59 409#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Init Memory map for Linux*/
c2e49f70
RA
410
411#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
412
413#define CONFIG_SYS_HRCW_LOW (\
414 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
415 HRCWL_DDR_TO_SCB_CLK_1X1 |\
416 HRCWL_CSB_TO_CLKIN |\
417 HRCWL_VCO_1X2 |\
418 HRCWL_CORE_TO_CSB_2X1)
419
420#if defined(PCI_64BIT)
421#define CONFIG_SYS_HRCW_HIGH (\
422 HRCWH_PCI_HOST |\
423 HRCWH_64_BIT_PCI |\
424 HRCWH_PCI1_ARBITER_ENABLE |\
425 HRCWH_PCI2_ARBITER_DISABLE |\
426 HRCWH_CORE_ENABLE |\
427 HRCWH_FROM_0X00000100 |\
428 HRCWH_BOOTSEQ_DISABLE |\
429 HRCWH_SW_WATCHDOG_DISABLE |\
430 HRCWH_ROM_LOC_LOCAL_16BIT |\
431 HRCWH_TSEC1M_IN_GMII |\
432 HRCWH_TSEC2M_IN_GMII)
433#else
434#define CONFIG_SYS_HRCW_HIGH (\
435 HRCWH_PCI_HOST |\
436 HRCWH_32_BIT_PCI |\
437 HRCWH_PCI1_ARBITER_ENABLE |\
438 HRCWH_PCI2_ARBITER_ENABLE |\
439 HRCWH_CORE_ENABLE |\
440 HRCWH_FROM_0X00000100 |\
441 HRCWH_BOOTSEQ_DISABLE |\
442 HRCWH_SW_WATCHDOG_DISABLE |\
443 HRCWH_ROM_LOC_LOCAL_16BIT |\
444 HRCWH_TSEC1M_IN_GMII |\
445 HRCWH_TSEC2M_IN_GMII)
446#endif
447
448/* System IO Config */
449#define CONFIG_SYS_SICRH 0
450#define CONFIG_SYS_SICRL SICRL_LDP_A
451
452#define CONFIG_SYS_HID0_INIT 0x000000000
1a2e203b
KP
453#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
454 HID0_ENABLE_INSTRUCTION_CACHE)
c2e49f70
RA
455
456#define CONFIG_SYS_HID2 HID2_HBE
457
458#define CONFIG_SYS_GPIO1_PRELIM
459#define CONFIG_SYS_GPIO1_DIR 0x00100000
460#define CONFIG_SYS_GPIO1_DAT 0x00100000
461
462#define CONFIG_SYS_GPIO2_PRELIM
463#define CONFIG_SYS_GPIO2_DIR 0x78900000
464#define CONFIG_SYS_GPIO2_DAT 0x70100000
465
466#define CONFIG_HIGH_BATS /* High BATs supported */
467
468/* DDR @ 0x00000000 */
72cd4087 469#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
c2e49f70
RA
470 BATL_MEMCOHERENCE)
471#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
472 BATU_VS | BATU_VP)
473
474/* PCI @ 0x80000000 */
475#ifdef CONFIG_PCI
842033e6 476#define CONFIG_PCI_INDIRECT_BRIDGE
72cd4087 477#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW | \
c2e49f70
RA
478 BATL_MEMCOHERENCE)
479#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \
480 BATU_VS | BATU_VP)
72cd4087 481#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_RW | \
c2e49f70
RA
482 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
483#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \
484 BATU_VS | BATU_VP)
485#else
486#define CONFIG_SYS_IBAT1L (0)
487#define CONFIG_SYS_IBAT1U (0)
488#define CONFIG_SYS_IBAT2L (0)
489#define CONFIG_SYS_IBAT2U (0)
490#endif
491
492#ifdef CONFIG_MPC83XX_PCI2
72cd4087 493#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_RW | \
c2e49f70
RA
494 BATL_MEMCOHERENCE)
495#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \
496 BATU_VS | BATU_VP)
72cd4087 497#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_RW | \
c2e49f70
RA
498 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
499#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \
500 BATU_VS | BATU_VP)
501#else
502#define CONFIG_SYS_IBAT3L (0)
503#define CONFIG_SYS_IBAT3U (0)
504#define CONFIG_SYS_IBAT4L (0)
505#define CONFIG_SYS_IBAT4U (0)
506#endif
507
508/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
72cd4087 509#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_RW | \
c2e49f70
RA
510 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
511#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | \
512 BATU_VS | BATU_VP)
513
72cd4087 514#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_MEMCOHERENCE)
c2e49f70
RA
515#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
516
517#if (CONFIG_SYS_DDR_SIZE == 512)
518#define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
72cd4087 519 BATL_PP_RW | BATL_MEMCOHERENCE)
c2e49f70
RA
520#define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
521 BATU_BL_256M | BATU_VS | BATU_VP)
522#else
523#define CONFIG_SYS_IBAT7L (0)
524#define CONFIG_SYS_IBAT7U (0)
525#endif
526
527#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
528#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
529#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
530#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
531#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
532#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
533#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
534#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
535#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
536#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
537#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
538#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
539#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
540#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
541#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
542#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
543
c2e49f70
RA
544#if defined(CONFIG_CMD_KGDB)
545#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
546#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
547#endif
548
549/*
550 * Environment Configuration
551 */
552#define CONFIG_ENV_OVERWRITE
553
554#if defined(CONFIG_TSEC_ENET)
555#define CONFIG_HAS_ETH0
556#define CONFIG_HAS_ETH1
557#endif
558
559#define CONFIG_HOSTNAME VME8349
8b3637c6 560#define CONFIG_ROOTPATH "/tftpboot/rootfs"
b3f44c21 561#define CONFIG_BOOTFILE "uImage"
c2e49f70 562
79f516bc 563#define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */
c2e49f70
RA
564
565#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
566#undef CONFIG_BOOTARGS /* boot command will set bootargs */
567
1dee9be6 568#define CONFIG_BAUDRATE 9600
c2e49f70
RA
569
570#define CONFIG_EXTRA_ENV_SETTINGS \
571 "netdev=eth0\0" \
572 "hostname=vme8349\0" \
573 "nfsargs=setenv bootargs root=/dev/nfs rw " \
574 "nfsroot=${serverip}:${rootpath}\0" \
575 "ramargs=setenv bootargs root=/dev/ram rw\0" \
576 "addip=setenv bootargs ${bootargs} " \
577 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
578 ":${hostname}:${netdev}:off panic=1\0" \
579 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
580 "flash_nfs=run nfsargs addip addtty;" \
581 "bootm ${kernel_addr}\0" \
582 "flash_self=run ramargs addip addtty;" \
583 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
584 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
585 "bootm\0" \
586 "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \
587 "update=protect off fff00000 fff3ffff; " \
588 "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
589 "upd=run load update\0" \
79f516bc 590 "fdtaddr=780000\0" \
c2e49f70
RA
591 "fdtfile=vme8349.dtb\0" \
592 ""
593
c7357a2b
JH
594#define CONFIG_NFSBOOTCOMMAND \
595 "setenv bootargs root=/dev/nfs rw " \
596 "nfsroot=$serverip:$rootpath " \
597 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
598 "$netdev:off " \
599 "console=$consoledev,$baudrate $othbootargs;" \
600 "tftp $loadaddr $bootfile;" \
601 "tftp $fdtaddr $fdtfile;" \
602 "bootm $loadaddr - $fdtaddr"
c2e49f70
RA
603
604#define CONFIG_RAMBOOTCOMMAND \
c7357a2b
JH
605 "setenv bootargs root=/dev/ram rw " \
606 "console=$consoledev,$baudrate $othbootargs;" \
607 "tftp $ramdiskaddr $ramdiskfile;" \
608 "tftp $loadaddr $bootfile;" \
609 "tftp $fdtaddr $fdtfile;" \
610 "bootm $loadaddr $ramdiskaddr $fdtaddr"
c2e49f70
RA
611
612#define CONFIG_BOOTCOMMAND "run flash_self"
613
1dee9be6
RA
614#ifndef __ASSEMBLY__
615int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen,
616 unsigned char *buffer, int len);
617#endif
618
c2e49f70 619#endif /* __CONFIG_H */