]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/woodburn_common.h
mmc: uniphier-sd: just return if already set to desired clock rate
[people/ms/u-boot.git] / include / configs / woodburn_common.h
CommitLineData
d81b27a2
SB
1/*
2 * (C) Copyright 2011, Stefano Babic <sbabic@denx.de>
3 *
4 * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5 *
6 * Configuration for the woodburn board.
7 *
3765b3e7 8 * SPDX-License-Identifier: GPL-2.0+
d81b27a2
SB
9 */
10
11#ifndef __WOODBURN_COMMON_CONFIG_H
12#define __WOODBURN_COMMON_CONFIG_H
13
14#include <asm/arch/imx-regs.h>
15
16 /* High Level Configuration Options */
d81b27a2
SB
17#define CONFIG_MX35
18#define CONFIG_MX35_HCLK_FREQ 24000000
18fb0e3c 19#define CONFIG_SYS_FSL_CLK
d81b27a2
SB
20
21#define CONFIG_SYS_DCACHE_OFF
22#define CONFIG_SYS_CACHELINE_SIZE 32
23
24#define CONFIG_DISPLAY_CPUINFO
25
26/* Only in case the value is not present in mach-types.h */
27#ifndef MACH_TYPE_FLEA3
28#define MACH_TYPE_FLEA3 3668
29#endif
30
31#define CONFIG_MACH_TYPE MACH_TYPE_FLEA3
32
33/* This is required to setup the ESDC controller */
34
35#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
36#define CONFIG_REVISION_TAG
37#define CONFIG_SETUP_MEMORY_TAGS
38#define CONFIG_INITRD_TAG
39
40/*
41 * Size of malloc() pool
42 */
43#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
44
45/*
46 * Hardware drivers
47 */
b089d039 48#define CONFIG_SYS_I2C
49#define CONFIG_SYS_I2C_MXC
03544c66
AA
50#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
51#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e 52#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
b089d039 53#define CONFIG_SYS_SPD_BUS_NUM 0
d81b27a2
SB
54#define CONFIG_MXC_SPI
55#define CONFIG_MXC_GPIO
56
57/* PMIC Controller */
05a860c2
SB
58#define CONFIG_POWER
59#define CONFIG_POWER_I2C
60#define CONFIG_POWER_FSL
913702ca 61#define CONFIG_POWER_FSL_MC13892
d81b27a2
SB
62#define CONFIG_SYS_FSL_PMIC_I2C_ADDR 0x8
63#define CONFIG_RTC_MC13XXX
64
d81b27a2
SB
65/* mmc driver */
66#define CONFIG_MMC
67#define CONFIG_GENERIC_MMC
68#define CONFIG_FSL_ESDHC
69#define CONFIG_SYS_FSL_ESDHC_ADDR 0
70#define CONFIG_SYS_FSL_ESDHC_NUM 1
71
72/*
73 * UART (console)
74 */
75#define CONFIG_MXC_UART
76#define CONFIG_MXC_UART_BASE UART1_BASE
77
78/* allow to overwrite serial and ethaddr */
79#define CONFIG_ENV_OVERWRITE
80#define CONFIG_CONS_INDEX 1
81#define CONFIG_BAUDRATE 115200
82
83/*
84 * Command definition
85 */
d81b27a2 86#define CONFIG_CMD_DATE
d81b27a2
SB
87#define CONFIG_BOOTP_SUBNETMASK
88#define CONFIG_BOOTP_GATEWAY
89#define CONFIG_BOOTP_DNS
90
91#define CONFIG_CMD_NAND
d81b27a2 92
d81b27a2
SB
93#define CONFIG_DOS_PARTITION
94#define CONFIG_EFI_PARTITION
d81b27a2 95
d81b27a2
SB
96#define CONFIG_MXC_GPIO
97
98#define CONFIG_NET_RETRY_COUNT 100
99
d81b27a2
SB
100
101#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
102
d81b27a2
SB
103/*
104 * Ethernet on SOC (FEC)
105 */
106#define CONFIG_FEC_MXC
107#define IMX_FEC_BASE FEC_BASE_ADDR
108#define CONFIG_PHYLIB
109#define CONFIG_PHY_MICREL
110#define CONFIG_FEC_MXC_PHYADDR 0x1
111
112#define CONFIG_MII
113#define CONFIG_DISCOVER_PHY
114
115#define CONFIG_ARP_TIMEOUT 200UL
116
117/*
118 * Miscellaneous configurable options
119 */
120#define CONFIG_SYS_LONGHELP /* undef to save memory */
d81b27a2 121#define CONFIG_CMDLINE_EDITING
d81b27a2
SB
122
123#define CONFIG_AUTO_COMPLETE
124#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
125/* Print Buffer Size */
126#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
127#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
128#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
129
130#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
131#define CONFIG_SYS_MEMTEST_END 0x10000
132
d81b27a2
SB
133#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
134
d81b27a2
SB
135/*
136 * Stack sizes
137 *
138 * The stack sizes are set up in start.S using the settings below
139 */
140#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
141
142/*
143 * Physical Memory Map
144 */
145#define CONFIG_NR_DRAM_BANKS 1
146#define PHYS_SDRAM_1 CSD0_BASE_ADDR
147#define PHYS_SDRAM_1_SIZE (256 * 1024 * 1024)
148
149#define CONFIG_SYS_SDRAM_BASE CSD0_BASE_ADDR
150
151#define CONFIG_SYS_GBL_DATA_OFFSET (LOW_LEVEL_SRAM_STACK - \
152 IRAM_BASE_ADDR - \
153 GENERATED_GBL_DATA_SIZE)
154#define CONFIG_SYS_INIT_SP_ADDR (IRAM_BASE_ADDR + \
155 CONFIG_SYS_GBL_DATA_OFFSET)
156
157/*
158 * MTD Command for mtdparts
159 */
160#define CONFIG_CMD_MTDPARTS
161#define CONFIG_MTD_DEVICE
162#define CONFIG_FLASH_CFI_MTD
163#define CONFIG_MTD_PARTITIONS
164#define MTDIDS_DEFAULT "nand0=mxc_nand,nor0=physmap-flash.0"
165#define MTDPARTS_DEFAULT "mtdparts=mxc_nand:50m(root1)," \
166 "32m(rootfb)," \
167 "64m(pcache)," \
168 "64m(app1)," \
169 "10m(app2),-(spool);" \
170 "physmap-flash.0:512k(u-boot),64k(env1)," \
171 "64k(env2),3776k(kernel1),3776k(kernel2)"
172
173/*
174 * FLASH and environment organization
175 */
176#define CONFIG_SYS_FLASH_BASE CS0_BASE_ADDR
177#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
178#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
179/* Monitor at beginning of flash */
180#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
181#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
182
183#define CONFIG_ENV_SECT_SIZE (128 * 1024)
184#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
185
186/* Address and size of Redundant Environment Sector */
187#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
188#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
189
190#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
191 CONFIG_SYS_MONITOR_LEN)
192
193#define CONFIG_ENV_IS_IN_FLASH
194
195/*
196 * CFI FLASH driver setup
197 */
198#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
199#define CONFIG_FLASH_CFI_DRIVER
200
201/* A non-standard buffered write algorithm */
202#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* faster */
203#define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */
204
205/*
206 * NAND FLASH driver setup
207 */
208#define CONFIG_NAND_MXC
209#define CONFIG_NAND_MXC_V1_1
210#define CONFIG_MXC_NAND_REGS_BASE (NFC_BASE_ADDR)
211#define CONFIG_SYS_MAX_NAND_DEVICE 1
212#define CONFIG_SYS_NAND_BASE (NFC_BASE_ADDR)
213#define CONFIG_MXC_NAND_HWECC
214#define CONFIG_SYS_NAND_LARGEPAGE
215
216#if 0
217#define CONFIG_MTD_DEBUG
218#define CONFIG_MTD_DEBUG_VERBOSE 7
219#endif
220#define CONFIG_SYS_NAND_ONFI_DETECTION
221
222/*
223 * Default environment and default scripts
224 * to update uboot and load kernel
225 */
d81b27a2
SB
226
227#define CONFIG_HOSTNAME woodburn
228#define CONFIG_EXTRA_ENV_SETTINGS \
229 "netdev=eth0\0" \
230 "nfsargs=setenv bootargs root=/dev/nfs rw " \
231 "nfsroot=${serverip}:${rootpath}\0" \
232 "ramargs=setenv bootargs root=/dev/ram rw\0" \
233 "addip_sta=setenv bootargs ${bootargs} " \
234 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
235 ":${hostname}:${netdev}:off panic=1\0" \
236 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
237 "addip=if test -n ${ipdyn};then run addip_dyn;" \
238 "else run addip_sta;fi\0" \
239 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
240 "addtty=setenv bootargs ${bootargs}" \
241 " console=ttymxc0,${baudrate}\0" \
242 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
243 "loadaddr=80800000\0" \
244 "kernel_addr_r=80800000\0" \
4a8c3f69
AG
245 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
246 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
247 "ramdisk_file=" __stringify(CONFIG_HOSTNAME) "/uRamdisk\0" \
d81b27a2
SB
248 "flash_self=run ramargs addip addtty addmtd addmisc;" \
249 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
250 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
251 "bootm ${kernel_addr}\0" \
252 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
253 "run nfsargs addip addtty addmtd addmisc;" \
254 "bootm ${kernel_addr_r}\0" \
255 "net_self_load=tftp ${kernel_addr_r} ${bootfile};" \
256 "tftp ${ramdisk_addr_r} ${ramdisk_file};\0" \
257 "net_self=if run net_self_load;then " \
258 "run ramargs addip addtty addmtd addmisc;" \
259 "bootm ${kernel_addr_r} ${ramdisk_addr_r};" \
260 "else echo Images not loades;fi\0" \
4a8c3f69 261 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.bin\0" \
d81b27a2 262 "load=tftp ${loadaddr} ${u-boot}\0" \
4a8c3f69 263 "uboot_addr=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
d81b27a2
SB
264 "update=protect off ${uboot_addr} +80000;" \
265 "erase ${uboot_addr} +80000;" \
266 "cp.b ${loadaddr} ${uboot_addr} ${filesize}\0" \
267 "upd=if run load;then echo Updating u-boot;if run update;" \
268 "then echo U-Boot updated;" \
269 "else echo Error updating u-boot !;" \
270 "echo Board without bootloader !!;" \
271 "fi;" \
272 "else echo U-Boot not downloaded..exiting;fi\0" \
273 "bootcmd=run net_nfs\0"
274
275#endif /* __CONFIG_H */