]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/fpga.h
imx: imxrt1050-evk: Add support for SPI flash booting
[thirdparty/u-boot.git] / include / fpga.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
024a26bc
WD
2/*
3 * (C) Copyright 2002
4 * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
024a26bc
WD
5 */
6
53677ef1 7#include <linux/types.h> /* for ulong typedef */
024a26bc
WD
8
9#ifndef _FPGA_H_
10#define _FPGA_H_
11
024a26bc 12/* fpga_xxxx function return value definitions */
53677ef1 13#define FPGA_SUCCESS 0
5a4675a9 14#define FPGA_FAIL 1
024a26bc
WD
15
16/* device numbers must be non-negative */
53677ef1 17#define FPGA_INVALID_DEVICE -1
024a26bc 18
b524f8fb 19#define FPGA_ENC_DEV_KEY 0
cedd48e2
SDPP
20#define FPGA_ENC_USR_KEY 1
21#define FPGA_NO_ENC_OR_NO_AUTH 2
22
024a26bc 23/* root data type defintions */
53677ef1
WD
24typedef enum { /* typedef fpga_type */
25 fpga_min_type, /* range check value */
26 fpga_xilinx, /* Xilinx Family) */
27 fpga_altera, /* unimplemented */
3b8ac464 28 fpga_lattice, /* Lattice family */
53677ef1
WD
29 fpga_undefined /* invalid range check value */
30} fpga_type; /* end, typedef fpga_type */
024a26bc 31
53677ef1
WD
32typedef struct { /* typedef fpga_desc */
33 fpga_type devtype; /* switch value to select sub-functions */
34 void *devdesc; /* real device descriptor */
35} fpga_desc; /* end, typedef fpga_desc */
024a26bc 36
1a897668
SDPP
37typedef struct { /* typedef fpga_desc */
38 unsigned int blocksize;
39 char *interface;
40 char *dev_part;
3003c445 41 const char *filename;
1a897668
SDPP
42 int fstype;
43} fpga_fs_info;
024a26bc 44
cedd48e2
SDPP
45struct fpga_secure_info {
46 u8 *userkey_addr;
47 u8 authflag;
48 u8 encflag;
49};
50
7a78bd26
MS
51typedef enum {
52 BIT_FULL = 0,
67193864 53 BIT_PARTIAL,
ddbcf8f2 54 BIT_NONE = 0xFF,
7a78bd26
MS
55} bitstream_type;
56
024a26bc 57/* root function definitions */
6583505c
MS
58void fpga_init(void);
59int fpga_add(fpga_type devtype, void *desc);
60int fpga_count(void);
ebd322de 61const fpga_desc *const fpga_get_desc(int devnum);
8b93a92f 62int fpga_is_partial_data(int devnum, size_t img_len);
55e28104 63#if CONFIG_IS_ENABLED(FPGA)
6583505c 64int fpga_load(int devnum, const void *buf, size_t bsize,
282eed50 65 bitstream_type bstype, int flags);
55e28104
CP
66#else
67static inline int fpga_load(int devnum, const void *buf, size_t bsize,
68 bitstream_type bstype, int flags)
69{
70 return FPGA_FAIL;
71}
72#endif
6583505c
MS
73int fpga_fsload(int devnum, const void *buf, size_t size,
74 fpga_fs_info *fpga_fsinfo);
cedd48e2
SDPP
75int fpga_loads(int devnum, const void *buf, size_t size,
76 struct fpga_secure_info *fpga_sec_info);
6583505c
MS
77int fpga_loadbitstream(int devnum, char *fpgadata, size_t size,
78 bitstream_type bstype);
79int fpga_dump(int devnum, const void *buf, size_t bsize);
80int fpga_info(int devnum);
81const fpga_desc *const fpga_validate(int devnum, const void *buf,
82 size_t bsize, char *fn);
2c60514d 83int fpga_compatible2flag(int devnum, const char *compatible);
024a26bc
WD
84
85#endif /* _FPGA_H_ */