]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/fsl_ddr.h
doc: dfu: describe more DFU function
[thirdparty/u-boot.git] / include / fsl_ddr.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0 */
58e5e9af 2/*
34e026f9 3 * Copyright 2008-2014 Freescale Semiconductor, Inc.
58e5e9af
KG
4 */
5
6#ifndef FSL_DDR_MAIN_H
7#define FSL_DDR_MAIN_H
8
34e026f9 9#include <fsl_ddrc_version.h>
5614e71b
YS
10#include <fsl_ddr_sdram.h>
11#include <fsl_ddr_dimm_params.h>
58e5e9af 12
5614e71b 13#include <common_timing_params.h>
58e5e9af 14
09140113
SG
15struct cmd_tbl;
16
1d71efbb
YS
17#ifndef CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS
18/* All controllers are for main memory */
51370d56 19#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS CONFIG_SYS_NUM_DDR_CTLRS
1d71efbb
YS
20#endif
21
4e5b1bd0
YS
22#ifdef CONFIG_SYS_FSL_DDR_LE
23#define ddr_in32(a) in_le32(a)
24#define ddr_out32(a, v) out_le32(a, v)
dda3b610
YS
25#define ddr_setbits32(a, v) setbits_le32(a, v)
26#define ddr_clrbits32(a, v) clrbits_le32(a, v)
27#define ddr_clrsetbits32(a, clear, set) clrsetbits_le32(a, clear, set)
4e5b1bd0
YS
28#else
29#define ddr_in32(a) in_be32(a)
30#define ddr_out32(a, v) out_be32(a, v)
dda3b610
YS
31#define ddr_setbits32(a, v) setbits_be32(a, v)
32#define ddr_clrbits32(a, v) clrbits_be32(a, v)
33#define ddr_clrsetbits32(a, clear, set) clrsetbits_be32(a, clear, set)
4e5b1bd0
YS
34#endif
35
66869f95 36u32 fsl_ddr_get_version(unsigned int ctrl_num);
34e026f9 37
1b3e3c4f 38#if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM)
58e5e9af
KG
39/*
40 * Bind the main DDR setup driver's generic names
41 * to this specific DDR technology.
42 */
43static __inline__ int
03e664d8
YS
44compute_dimm_parameters(const unsigned int ctrl_num,
45 const generic_spd_eeprom_t *spd,
58e5e9af
KG
46 dimm_params_t *pdimm,
47 unsigned int dimm_number)
48{
03e664d8 49 return ddr_compute_dimm_parameters(ctrl_num, spd, pdimm, dimm_number);
58e5e9af 50}
1b3e3c4f 51#endif
58e5e9af
KG
52
53/*
54 * Data Structures
55 *
56 * All data structures have to be on the stack
57 */
6d0f6bcf 58#define CONFIG_SYS_DIMM_SLOTS_PER_CTLR CONFIG_DIMM_SLOTS_PER_CTLR
58e5e9af
KG
59
60typedef struct {
61 generic_spd_eeprom_t
6d0f6bcf 62 spd_installed_dimms[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
58e5e9af 63 struct dimm_params_s
6d0f6bcf
JCPV
64 dimm_params[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
65 memctl_options_t memctl_opts[CONFIG_SYS_NUM_DDR_CTLRS];
66 common_timing_params_t common_timing_params[CONFIG_SYS_NUM_DDR_CTLRS];
67 fsl_ddr_cfg_regs_t fsl_ddr_config_reg[CONFIG_SYS_NUM_DDR_CTLRS];
1d71efbb
YS
68 unsigned int first_ctrl;
69 unsigned int num_ctrls;
70 unsigned long long mem_base;
71 unsigned int dimm_slots_per_ctrl;
72 int (*board_need_mem_reset)(void);
73 void (*board_mem_reset)(void);
74 void (*board_mem_de_reset)(void);
58e5e9af
KG
75} fsl_ddr_info_t;
76
77/* Compute steps */
78#define STEP_GET_SPD (1 << 0)
79#define STEP_COMPUTE_DIMM_PARMS (1 << 1)
80#define STEP_COMPUTE_COMMON_PARMS (1 << 2)
81#define STEP_GATHER_OPTS (1 << 3)
82#define STEP_ASSIGN_ADDRESSES (1 << 4)
83#define STEP_COMPUTE_REGS (1 << 5)
84#define STEP_PROGRAM_REGS (1 << 6)
85#define STEP_ALL 0xFFF
86
6f5e1dc5 87unsigned long long
fc0c2b6f
HW
88fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
89 unsigned int size_only);
6f5e1dc5 90const char *step_to_string(unsigned int step);
58e5e9af 91
03e664d8
YS
92unsigned int compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
93 const memctl_options_t *popts,
58e5e9af
KG
94 fsl_ddr_cfg_regs_t *ddr,
95 const common_timing_params_t *common_dimm,
96 const dimm_params_t *dimm_parameters,
fc0c2b6f
HW
97 unsigned int dbw_capacity_adjust,
98 unsigned int size_only);
6f5e1dc5 99unsigned int compute_lowest_common_dimm_parameters(
03e664d8 100 const unsigned int ctrl_num,
6f5e1dc5
YS
101 const dimm_params_t *dimm_params,
102 common_timing_params_t *outpdimm,
103 unsigned int number_of_dimms);
56848428 104unsigned int populate_memctl_options(const common_timing_params_t *common_dimm,
58e5e9af 105 memctl_options_t *popts,
dfb49108 106 dimm_params_t *pdimm,
58e5e9af 107 unsigned int ctrl_num);
6f5e1dc5 108void check_interleaving_options(fsl_ddr_info_t *pinfo);
58e5e9af 109
03e664d8
YS
110unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk);
111unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num);
112unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos);
6f5e1dc5
YS
113void fsl_ddr_set_lawbar(
114 const common_timing_params_t *memctl_common_params,
115 unsigned int memctl_interleaved,
116 unsigned int ctrl_num);
e32d59a2
YS
117void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl,
118 unsigned int last_ctrl);
6f5e1dc5 119
e8ba6c50
JY
120int fsl_ddr_interactive_env_var_exists(void);
121unsigned long long fsl_ddr_interactive(fsl_ddr_info_t *pinfo, int var_is_set);
6f5e1dc5 122void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
1d71efbb 123 unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
6f5e1dc5 124
09140113 125int do_reset(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[]);
6f5e1dc5 126unsigned int check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr);
4e5b1bd0 127void board_add_ram_info(int use_default);
6f5e1dc5
YS
128
129/* processor specific function */
130void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
c63e1370 131 unsigned int ctrl_num, int step);
61bd2f75 132void remove_unused_controllers(fsl_ddr_info_t *info);
1b3e3c4f
YS
133
134/* board specific function */
135int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
136 unsigned int controller_number,
137 unsigned int dimm_number);
b92557cd
YS
138void update_spd_address(unsigned int ctrl_num,
139 unsigned int slot,
140 unsigned int *addr);
02fb2761
SL
141
142void erratum_a009942_check_cpo(void);
58e5e9af 143#endif