]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/fsl_ddr.h
Merge tag 'u-boot-amlogic-20190531' of git://git.denx.de/u-boot-amlogic
[thirdparty/u-boot.git] / include / fsl_ddr.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0 */
58e5e9af 2/*
34e026f9 3 * Copyright 2008-2014 Freescale Semiconductor, Inc.
58e5e9af
KG
4 */
5
6#ifndef FSL_DDR_MAIN_H
7#define FSL_DDR_MAIN_H
8
34e026f9 9#include <fsl_ddrc_version.h>
5614e71b
YS
10#include <fsl_ddr_sdram.h>
11#include <fsl_ddr_dimm_params.h>
58e5e9af 12
5614e71b 13#include <common_timing_params.h>
58e5e9af 14
1d71efbb
YS
15#ifndef CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS
16/* All controllers are for main memory */
51370d56 17#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS CONFIG_SYS_NUM_DDR_CTLRS
1d71efbb
YS
18#endif
19
4e5b1bd0
YS
20#ifdef CONFIG_SYS_FSL_DDR_LE
21#define ddr_in32(a) in_le32(a)
22#define ddr_out32(a, v) out_le32(a, v)
dda3b610
YS
23#define ddr_setbits32(a, v) setbits_le32(a, v)
24#define ddr_clrbits32(a, v) clrbits_le32(a, v)
25#define ddr_clrsetbits32(a, clear, set) clrsetbits_le32(a, clear, set)
4e5b1bd0
YS
26#else
27#define ddr_in32(a) in_be32(a)
28#define ddr_out32(a, v) out_be32(a, v)
dda3b610
YS
29#define ddr_setbits32(a, v) setbits_be32(a, v)
30#define ddr_clrbits32(a, v) clrbits_be32(a, v)
31#define ddr_clrsetbits32(a, clear, set) clrsetbits_be32(a, clear, set)
4e5b1bd0
YS
32#endif
33
66869f95 34u32 fsl_ddr_get_version(unsigned int ctrl_num);
34e026f9 35
1b3e3c4f 36#if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM)
58e5e9af
KG
37/*
38 * Bind the main DDR setup driver's generic names
39 * to this specific DDR technology.
40 */
41static __inline__ int
03e664d8
YS
42compute_dimm_parameters(const unsigned int ctrl_num,
43 const generic_spd_eeprom_t *spd,
58e5e9af
KG
44 dimm_params_t *pdimm,
45 unsigned int dimm_number)
46{
03e664d8 47 return ddr_compute_dimm_parameters(ctrl_num, spd, pdimm, dimm_number);
58e5e9af 48}
1b3e3c4f 49#endif
58e5e9af
KG
50
51/*
52 * Data Structures
53 *
54 * All data structures have to be on the stack
55 */
6d0f6bcf 56#define CONFIG_SYS_DIMM_SLOTS_PER_CTLR CONFIG_DIMM_SLOTS_PER_CTLR
58e5e9af
KG
57
58typedef struct {
59 generic_spd_eeprom_t
6d0f6bcf 60 spd_installed_dimms[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
58e5e9af 61 struct dimm_params_s
6d0f6bcf
JCPV
62 dimm_params[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
63 memctl_options_t memctl_opts[CONFIG_SYS_NUM_DDR_CTLRS];
64 common_timing_params_t common_timing_params[CONFIG_SYS_NUM_DDR_CTLRS];
65 fsl_ddr_cfg_regs_t fsl_ddr_config_reg[CONFIG_SYS_NUM_DDR_CTLRS];
1d71efbb
YS
66 unsigned int first_ctrl;
67 unsigned int num_ctrls;
68 unsigned long long mem_base;
69 unsigned int dimm_slots_per_ctrl;
70 int (*board_need_mem_reset)(void);
71 void (*board_mem_reset)(void);
72 void (*board_mem_de_reset)(void);
58e5e9af
KG
73} fsl_ddr_info_t;
74
75/* Compute steps */
76#define STEP_GET_SPD (1 << 0)
77#define STEP_COMPUTE_DIMM_PARMS (1 << 1)
78#define STEP_COMPUTE_COMMON_PARMS (1 << 2)
79#define STEP_GATHER_OPTS (1 << 3)
80#define STEP_ASSIGN_ADDRESSES (1 << 4)
81#define STEP_COMPUTE_REGS (1 << 5)
82#define STEP_PROGRAM_REGS (1 << 6)
83#define STEP_ALL 0xFFF
84
6f5e1dc5 85unsigned long long
fc0c2b6f
HW
86fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
87 unsigned int size_only);
6f5e1dc5 88const char *step_to_string(unsigned int step);
58e5e9af 89
03e664d8
YS
90unsigned int compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
91 const memctl_options_t *popts,
58e5e9af
KG
92 fsl_ddr_cfg_regs_t *ddr,
93 const common_timing_params_t *common_dimm,
94 const dimm_params_t *dimm_parameters,
fc0c2b6f
HW
95 unsigned int dbw_capacity_adjust,
96 unsigned int size_only);
6f5e1dc5 97unsigned int compute_lowest_common_dimm_parameters(
03e664d8 98 const unsigned int ctrl_num,
6f5e1dc5
YS
99 const dimm_params_t *dimm_params,
100 common_timing_params_t *outpdimm,
101 unsigned int number_of_dimms);
56848428 102unsigned int populate_memctl_options(const common_timing_params_t *common_dimm,
58e5e9af 103 memctl_options_t *popts,
dfb49108 104 dimm_params_t *pdimm,
58e5e9af 105 unsigned int ctrl_num);
6f5e1dc5 106void check_interleaving_options(fsl_ddr_info_t *pinfo);
58e5e9af 107
03e664d8
YS
108unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk);
109unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num);
110unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos);
6f5e1dc5
YS
111void fsl_ddr_set_lawbar(
112 const common_timing_params_t *memctl_common_params,
113 unsigned int memctl_interleaved,
114 unsigned int ctrl_num);
e32d59a2
YS
115void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl,
116 unsigned int last_ctrl);
6f5e1dc5 117
e8ba6c50
JY
118int fsl_ddr_interactive_env_var_exists(void);
119unsigned long long fsl_ddr_interactive(fsl_ddr_info_t *pinfo, int var_is_set);
6f5e1dc5 120void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
1d71efbb 121 unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
6f5e1dc5
YS
122
123int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]);
124unsigned int check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr);
4e5b1bd0 125void board_add_ram_info(int use_default);
6f5e1dc5
YS
126
127/* processor specific function */
128void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
c63e1370 129 unsigned int ctrl_num, int step);
61bd2f75 130void remove_unused_controllers(fsl_ddr_info_t *info);
1b3e3c4f
YS
131
132/* board specific function */
133int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
134 unsigned int controller_number,
135 unsigned int dimm_number);
b92557cd
YS
136void update_spd_address(unsigned int ctrl_num,
137 unsigned int slot,
138 unsigned int *addr);
02fb2761
SL
139
140void erratum_a009942_check_cpo(void);
58e5e9af 141#endif