]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/fsl_ddr.h
ARM: zynq: Add MIO detection code
[people/ms/u-boot.git] / include / fsl_ddr.h
CommitLineData
58e5e9af 1/*
34e026f9 2 * Copyright 2008-2014 Freescale Semiconductor, Inc.
58e5e9af
KG
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9#ifndef FSL_DDR_MAIN_H
10#define FSL_DDR_MAIN_H
11
34e026f9 12#include <fsl_ddrc_version.h>
5614e71b
YS
13#include <fsl_ddr_sdram.h>
14#include <fsl_ddr_dimm_params.h>
58e5e9af 15
5614e71b 16#include <common_timing_params.h>
58e5e9af 17
4e5b1bd0
YS
18#ifdef CONFIG_SYS_FSL_DDR_LE
19#define ddr_in32(a) in_le32(a)
20#define ddr_out32(a, v) out_le32(a, v)
21#else
22#define ddr_in32(a) in_be32(a)
23#define ddr_out32(a, v) out_be32(a, v)
24#endif
25
34e026f9
YS
26#define _DDR_ADDR CONFIG_SYS_FSL_DDR_ADDR
27
28u32 fsl_ddr_get_version(void);
29
1b3e3c4f 30#if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM)
58e5e9af
KG
31/*
32 * Bind the main DDR setup driver's generic names
33 * to this specific DDR technology.
34 */
35static __inline__ int
36compute_dimm_parameters(const generic_spd_eeprom_t *spd,
37 dimm_params_t *pdimm,
38 unsigned int dimm_number)
39{
40 return ddr_compute_dimm_parameters(spd, pdimm, dimm_number);
41}
1b3e3c4f 42#endif
58e5e9af
KG
43
44/*
45 * Data Structures
46 *
47 * All data structures have to be on the stack
48 */
6d0f6bcf
JCPV
49#define CONFIG_SYS_NUM_DDR_CTLRS CONFIG_NUM_DDR_CONTROLLERS
50#define CONFIG_SYS_DIMM_SLOTS_PER_CTLR CONFIG_DIMM_SLOTS_PER_CTLR
58e5e9af
KG
51
52typedef struct {
53 generic_spd_eeprom_t
6d0f6bcf 54 spd_installed_dimms[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
58e5e9af 55 struct dimm_params_s
6d0f6bcf
JCPV
56 dimm_params[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
57 memctl_options_t memctl_opts[CONFIG_SYS_NUM_DDR_CTLRS];
58 common_timing_params_t common_timing_params[CONFIG_SYS_NUM_DDR_CTLRS];
59 fsl_ddr_cfg_regs_t fsl_ddr_config_reg[CONFIG_SYS_NUM_DDR_CTLRS];
58e5e9af
KG
60} fsl_ddr_info_t;
61
62/* Compute steps */
63#define STEP_GET_SPD (1 << 0)
64#define STEP_COMPUTE_DIMM_PARMS (1 << 1)
65#define STEP_COMPUTE_COMMON_PARMS (1 << 2)
66#define STEP_GATHER_OPTS (1 << 3)
67#define STEP_ASSIGN_ADDRESSES (1 << 4)
68#define STEP_COMPUTE_REGS (1 << 5)
69#define STEP_PROGRAM_REGS (1 << 6)
70#define STEP_ALL 0xFFF
71
6f5e1dc5 72unsigned long long
fc0c2b6f
HW
73fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
74 unsigned int size_only);
58e5e9af 75
6f5e1dc5 76const char *step_to_string(unsigned int step);
58e5e9af 77
6f5e1dc5 78unsigned int compute_fsl_memctl_config_regs(const memctl_options_t *popts,
58e5e9af
KG
79 fsl_ddr_cfg_regs_t *ddr,
80 const common_timing_params_t *common_dimm,
81 const dimm_params_t *dimm_parameters,
fc0c2b6f
HW
82 unsigned int dbw_capacity_adjust,
83 unsigned int size_only);
6f5e1dc5
YS
84unsigned int compute_lowest_common_dimm_parameters(
85 const dimm_params_t *dimm_params,
86 common_timing_params_t *outpdimm,
87 unsigned int number_of_dimms);
0dd38a35 88unsigned int populate_memctl_options(int all_dimms_registered,
58e5e9af 89 memctl_options_t *popts,
dfb49108 90 dimm_params_t *pdimm,
58e5e9af 91 unsigned int ctrl_num);
6f5e1dc5 92void check_interleaving_options(fsl_ddr_info_t *pinfo);
58e5e9af 93
6f5e1dc5
YS
94unsigned int mclk_to_picos(unsigned int mclk);
95unsigned int get_memory_clk_period_ps(void);
96unsigned int picos_to_mclk(unsigned int picos);
97void fsl_ddr_set_lawbar(
98 const common_timing_params_t *memctl_common_params,
99 unsigned int memctl_interleaved,
100 unsigned int ctrl_num);
101
e8ba6c50
JY
102int fsl_ddr_interactive_env_var_exists(void);
103unsigned long long fsl_ddr_interactive(fsl_ddr_info_t *pinfo, int var_is_set);
6f5e1dc5
YS
104void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
105 unsigned int ctrl_num);
106
107int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]);
108unsigned int check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr);
4e5b1bd0 109void board_add_ram_info(int use_default);
6f5e1dc5
YS
110
111/* processor specific function */
112void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
c63e1370 113 unsigned int ctrl_num, int step);
1b3e3c4f
YS
114
115/* board specific function */
116int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
117 unsigned int controller_number,
118 unsigned int dimm_number);
58e5e9af 119#endif