]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/fsl_ddr.h
imx: imxrt1050-evk: Add support for SPI flash booting
[thirdparty/u-boot.git] / include / fsl_ddr.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0 */
58e5e9af 2/*
34e026f9 3 * Copyright 2008-2014 Freescale Semiconductor, Inc.
58e5e9af
KG
4 */
5
6#ifndef FSL_DDR_MAIN_H
7#define FSL_DDR_MAIN_H
8
34e026f9 9#include <fsl_ddrc_version.h>
5614e71b
YS
10#include <fsl_ddr_sdram.h>
11#include <fsl_ddr_dimm_params.h>
58e5e9af 12
5614e71b 13#include <common_timing_params.h>
58e5e9af 14
09140113
SG
15struct cmd_tbl;
16
4e5b1bd0
YS
17#ifdef CONFIG_SYS_FSL_DDR_LE
18#define ddr_in32(a) in_le32(a)
19#define ddr_out32(a, v) out_le32(a, v)
dda3b610
YS
20#define ddr_setbits32(a, v) setbits_le32(a, v)
21#define ddr_clrbits32(a, v) clrbits_le32(a, v)
22#define ddr_clrsetbits32(a, clear, set) clrsetbits_le32(a, clear, set)
4e5b1bd0
YS
23#else
24#define ddr_in32(a) in_be32(a)
25#define ddr_out32(a, v) out_be32(a, v)
dda3b610
YS
26#define ddr_setbits32(a, v) setbits_be32(a, v)
27#define ddr_clrbits32(a, v) clrbits_be32(a, v)
28#define ddr_clrsetbits32(a, clear, set) clrsetbits_be32(a, clear, set)
4e5b1bd0
YS
29#endif
30
66869f95 31u32 fsl_ddr_get_version(unsigned int ctrl_num);
34e026f9 32
1b3e3c4f 33#if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM)
58e5e9af
KG
34/*
35 * Bind the main DDR setup driver's generic names
36 * to this specific DDR technology.
37 */
38static __inline__ int
03e664d8
YS
39compute_dimm_parameters(const unsigned int ctrl_num,
40 const generic_spd_eeprom_t *spd,
58e5e9af
KG
41 dimm_params_t *pdimm,
42 unsigned int dimm_number)
43{
03e664d8 44 return ddr_compute_dimm_parameters(ctrl_num, spd, pdimm, dimm_number);
58e5e9af 45}
1b3e3c4f 46#endif
58e5e9af
KG
47
48/*
49 * Data Structures
50 *
51 * All data structures have to be on the stack
52 */
58e5e9af
KG
53
54typedef struct {
55 generic_spd_eeprom_t
a3fda0d3 56 spd_installed_dimms[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR];
58e5e9af 57 struct dimm_params_s
a3fda0d3 58 dimm_params[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR];
6d0f6bcf
JCPV
59 memctl_options_t memctl_opts[CONFIG_SYS_NUM_DDR_CTLRS];
60 common_timing_params_t common_timing_params[CONFIG_SYS_NUM_DDR_CTLRS];
61 fsl_ddr_cfg_regs_t fsl_ddr_config_reg[CONFIG_SYS_NUM_DDR_CTLRS];
1d71efbb
YS
62 unsigned int first_ctrl;
63 unsigned int num_ctrls;
64 unsigned long long mem_base;
65 unsigned int dimm_slots_per_ctrl;
66 int (*board_need_mem_reset)(void);
67 void (*board_mem_reset)(void);
68 void (*board_mem_de_reset)(void);
58e5e9af
KG
69} fsl_ddr_info_t;
70
71/* Compute steps */
72#define STEP_GET_SPD (1 << 0)
73#define STEP_COMPUTE_DIMM_PARMS (1 << 1)
74#define STEP_COMPUTE_COMMON_PARMS (1 << 2)
75#define STEP_GATHER_OPTS (1 << 3)
76#define STEP_ASSIGN_ADDRESSES (1 << 4)
77#define STEP_COMPUTE_REGS (1 << 5)
78#define STEP_PROGRAM_REGS (1 << 6)
79#define STEP_ALL 0xFFF
80
6f5e1dc5 81unsigned long long
fc0c2b6f
HW
82fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
83 unsigned int size_only);
6f5e1dc5 84const char *step_to_string(unsigned int step);
58e5e9af 85
03e664d8
YS
86unsigned int compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
87 const memctl_options_t *popts,
58e5e9af
KG
88 fsl_ddr_cfg_regs_t *ddr,
89 const common_timing_params_t *common_dimm,
90 const dimm_params_t *dimm_parameters,
fc0c2b6f
HW
91 unsigned int dbw_capacity_adjust,
92 unsigned int size_only);
6f5e1dc5 93unsigned int compute_lowest_common_dimm_parameters(
03e664d8 94 const unsigned int ctrl_num,
6f5e1dc5
YS
95 const dimm_params_t *dimm_params,
96 common_timing_params_t *outpdimm,
97 unsigned int number_of_dimms);
56848428 98unsigned int populate_memctl_options(const common_timing_params_t *common_dimm,
58e5e9af 99 memctl_options_t *popts,
dfb49108 100 dimm_params_t *pdimm,
58e5e9af 101 unsigned int ctrl_num);
6f5e1dc5 102void check_interleaving_options(fsl_ddr_info_t *pinfo);
58e5e9af 103
03e664d8
YS
104unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk);
105unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num);
106unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos);
6f5e1dc5
YS
107void fsl_ddr_set_lawbar(
108 const common_timing_params_t *memctl_common_params,
109 unsigned int memctl_interleaved,
110 unsigned int ctrl_num);
e32d59a2
YS
111void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl,
112 unsigned int last_ctrl);
6f5e1dc5 113
e8ba6c50
JY
114int fsl_ddr_interactive_env_var_exists(void);
115unsigned long long fsl_ddr_interactive(fsl_ddr_info_t *pinfo, int var_is_set);
6f5e1dc5 116void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
1d71efbb 117 unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
6f5e1dc5 118
09140113 119int do_reset(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[]);
6f5e1dc5 120unsigned int check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr);
4e5b1bd0 121void board_add_ram_info(int use_default);
6f5e1dc5
YS
122
123/* processor specific function */
124void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
c63e1370 125 unsigned int ctrl_num, int step);
61bd2f75 126void remove_unused_controllers(fsl_ddr_info_t *info);
1b3e3c4f
YS
127
128/* board specific function */
129int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
130 unsigned int controller_number,
131 unsigned int dimm_number);
b92557cd
YS
132void update_spd_address(unsigned int ctrl_num,
133 unsigned int slot,
134 unsigned int *addr);
02fb2761
SL
135
136void erratum_a009942_check_cpo(void);
58e5e9af 137#endif