]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/fsl_esdhc.h
Merge branch 'next'
[people/ms/u-boot.git] / include / fsl_esdhc.h
CommitLineData
50586ef2
AF
1/*
2 * FSL SD/MMC Defines
3 *-------------------------------------------------------------------
4 *
5 * Copyright 2007-2008, Freescale Semiconductor, Inc
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 *
22 *-------------------------------------------------------------------
23 *
24 */
25
26#ifndef __FSL_ESDHC_H__
27#define __FSL_ESDHC_H__
28
b33433a6 29#include <asm/errno.h>
c67bee14 30#include <asm/byteorder.h>
b33433a6 31
50586ef2
AF
32/* FSL eSDHC-specific constants */
33#define SYSCTL 0x0002e02c
34#define SYSCTL_INITA 0x08000000
35#define SYSCTL_TIMEOUT_MASK 0x000f0000
1118cdbf 36#define SYSCTL_CLOCK_MASK 0x0000fff0
c67bee14
SB
37#define SYSCTL_RSTA 0x01000000
38#define SYSCTL_CKEN 0x00000008
50586ef2
AF
39#define SYSCTL_PEREN 0x00000004
40#define SYSCTL_HCKEN 0x00000002
41#define SYSCTL_IPGEN 0x00000001
42
43#define IRQSTAT 0x0002e030
44#define IRQSTAT_DMAE (0x10000000)
45#define IRQSTAT_AC12E (0x01000000)
46#define IRQSTAT_DEBE (0x00400000)
47#define IRQSTAT_DCE (0x00200000)
48#define IRQSTAT_DTOE (0x00100000)
49#define IRQSTAT_CIE (0x00080000)
50#define IRQSTAT_CEBE (0x00040000)
51#define IRQSTAT_CCE (0x00020000)
52#define IRQSTAT_CTOE (0x00010000)
53#define IRQSTAT_CINT (0x00000100)
54#define IRQSTAT_CRM (0x00000080)
55#define IRQSTAT_CINS (0x00000040)
56#define IRQSTAT_BRR (0x00000020)
57#define IRQSTAT_BWR (0x00000010)
58#define IRQSTAT_DINT (0x00000008)
59#define IRQSTAT_BGE (0x00000004)
60#define IRQSTAT_TC (0x00000002)
61#define IRQSTAT_CC (0x00000001)
62
63#define CMD_ERR (IRQSTAT_CIE | IRQSTAT_CEBE | IRQSTAT_CCE)
64#define DATA_ERR (IRQSTAT_DEBE | IRQSTAT_DCE | IRQSTAT_DTOE)
65
66#define IRQSTATEN 0x0002e034
67#define IRQSTATEN_DMAE (0x10000000)
68#define IRQSTATEN_AC12E (0x01000000)
69#define IRQSTATEN_DEBE (0x00400000)
70#define IRQSTATEN_DCE (0x00200000)
71#define IRQSTATEN_DTOE (0x00100000)
72#define IRQSTATEN_CIE (0x00080000)
73#define IRQSTATEN_CEBE (0x00040000)
74#define IRQSTATEN_CCE (0x00020000)
75#define IRQSTATEN_CTOE (0x00010000)
76#define IRQSTATEN_CINT (0x00000100)
77#define IRQSTATEN_CRM (0x00000080)
78#define IRQSTATEN_CINS (0x00000040)
79#define IRQSTATEN_BRR (0x00000020)
80#define IRQSTATEN_BWR (0x00000010)
81#define IRQSTATEN_DINT (0x00000008)
82#define IRQSTATEN_BGE (0x00000004)
83#define IRQSTATEN_TC (0x00000002)
84#define IRQSTATEN_CC (0x00000001)
85
86#define PRSSTAT 0x0002e024
87#define PRSSTAT_CLSL (0x00800000)
88#define PRSSTAT_WPSPL (0x00080000)
89#define PRSSTAT_CDPL (0x00040000)
90#define PRSSTAT_CINS (0x00010000)
91#define PRSSTAT_BREN (0x00000800)
92#define PRSSTAT_DLA (0x00000004)
93#define PRSSTAT_CICHB (0x00000002)
94#define PRSSTAT_CIDHB (0x00000001)
95
96#define PROCTL 0x0002e028
97#define PROCTL_INIT 0x00000020
98#define PROCTL_DTW_4 0x00000002
99#define PROCTL_DTW_8 0x00000004
100
101#define CMDARG 0x0002e008
102
103#define XFERTYP 0x0002e00c
104#define XFERTYP_CMD(x) ((x & 0x3f) << 24)
105#define XFERTYP_CMDTYP_NORMAL 0x0
106#define XFERTYP_CMDTYP_SUSPEND 0x00400000
107#define XFERTYP_CMDTYP_RESUME 0x00800000
108#define XFERTYP_CMDTYP_ABORT 0x00c00000
109#define XFERTYP_DPSEL 0x00200000
110#define XFERTYP_CICEN 0x00100000
111#define XFERTYP_CCCEN 0x00080000
112#define XFERTYP_RSPTYP_NONE 0
113#define XFERTYP_RSPTYP_136 0x00010000
114#define XFERTYP_RSPTYP_48 0x00020000
115#define XFERTYP_RSPTYP_48_BUSY 0x00030000
116#define XFERTYP_MSBSEL 0x00000020
117#define XFERTYP_DTDSEL 0x00000010
118#define XFERTYP_AC12EN 0x00000004
119#define XFERTYP_BCEN 0x00000002
120#define XFERTYP_DMAEN 0x00000001
121
122#define CINS_TIMEOUT 1000
123
124#define DSADDR 0x2e004
125
126#define CMDRSP0 0x2e010
127#define CMDRSP1 0x2e014
128#define CMDRSP2 0x2e018
129#define CMDRSP3 0x2e01c
130
131#define DATPORT 0x2e020
132
133#define WML 0x2e044
134#define WML_WRITE 0x00010000
135
136#define BLKATTR 0x2e004
137#define BLKATTR_CNT(x) ((x & 0xffff) << 16)
138#define BLKATTR_SIZE(x) (x & 0x1fff)
139#define MAX_BLK_CNT 0x7fff /* so malloc will have enough room with 32M */
140
141#define ESDHC_HOSTCAPBLT_VS18 0x04000000
142#define ESDHC_HOSTCAPBLT_VS30 0x02000000
143#define ESDHC_HOSTCAPBLT_VS33 0x01000000
144#define ESDHC_HOSTCAPBLT_SRS 0x00800000
145#define ESDHC_HOSTCAPBLT_DMAS 0x00400000
146#define ESDHC_HOSTCAPBLT_HSS 0x00200000
147
c67bee14
SB
148struct fsl_esdhc_cfg {
149 u32 esdhc_base;
150 u32 no_snoop;
151 u32 clk_enable;
152};
153
154/* Select the correct accessors depending on endianess */
155#if __BYTE_ORDER == __LITTLE_ENDIAN
156#define esdhc_read32 in_le32
157#define esdhc_write32 out_le32
158#define esdhc_clrsetbits32 clrsetbits_le32
159#define esdhc_clrbits32 clrbits_le32
160#define esdhc_setbits32 setbits_le32
161#elif __BYTE_ORDER == __BIG_ENDIAN
162#define esdhc_read32 in_be32
163#define esdhc_write32 out_be32
164#define esdhc_clrsetbits32 clrsetbits_be32
165#define esdhc_clrbits32 clrbits_be32
166#define esdhc_setbits32 setbits_be32
167#else
168#error "Endianess is not defined: please fix to continue"
169#endif
170
b33433a6 171#ifdef CONFIG_FSL_ESDHC
50586ef2 172int fsl_esdhc_mmc_init(bd_t *bis);
c67bee14 173int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg);
b33433a6
AV
174void fdt_fixup_esdhc(void *blob, bd_t *bd);
175#else
176static inline int fsl_esdhc_mmc_init(bd_t *bis) { return -ENOSYS; }
177static inline void fdt_fixup_esdhc(void *blob, bd_t *bd) {}
178#endif /* CONFIG_FSL_ESDHC */
50586ef2
AF
179
180#endif /* __FSL_ESDHC_H__ */