]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/i2c.h
s5pc1xx: update cache routines
[people/ms/u-boot.git] / include / i2c.h
CommitLineData
1f045217
WD
1/*
2 * (C) Copyright 2001
3 * Gerald Van Baren, Custom IDEAS, vanbaren@cideas.com.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 *
23 * The original I2C interface was
24 * (C) 2000 by Paolo Scaffardi (arsenio@tin.it)
25 * AIRVENT SAM s.p.a - RIMINI(ITALY)
26 * but has been changed substantially.
27 */
28
29#ifndef _I2C_H_
30#define _I2C_H_
31
32/*
33 * WARNING WARNING WARNING WARNING WARNING WARNING WARNING WARNING
34 *
35 * The implementation MUST NOT use static or global variables if the
36 * I2C routines are used to read SDRAM configuration information
37 * because this is done before the memories are initialized. Limited
38 * use of stack-based variables are OK (the initial stack size is
39 * limited).
40 *
41 * WARNING WARNING WARNING WARNING WARNING WARNING WARNING WARNING
42 */
43
44/*
45 * Configuration items.
46 */
47#define I2C_RXTX_LEN 128 /* maximum tx/rx buffer length */
48
79b2d0bb 49#if defined(CONFIG_I2C_MULTI_BUS)
dc71b248 50#if !defined(CONFIG_SYS_MAX_I2C_BUS)
6d0f6bcf 51#define CONFIG_SYS_MAX_I2C_BUS 2
dc71b248 52#endif
79b2d0bb
SR
53#define I2C_GET_BUS() i2c_get_bus_num()
54#define I2C_SET_BUS(a) i2c_set_bus_num(a)
55#else
6d0f6bcf 56#define CONFIG_SYS_MAX_I2C_BUS 1
79b2d0bb
SR
57#define I2C_GET_BUS() 0
58#define I2C_SET_BUS(a)
59#endif
60
8c12045a 61/* define the I2C bus number for RTC and DTT if not already done */
6d0f6bcf
JCPV
62#if !defined(CONFIG_SYS_RTC_BUS_NUM)
63#define CONFIG_SYS_RTC_BUS_NUM 0
8c12045a 64#endif
6d0f6bcf
JCPV
65#if !defined(CONFIG_SYS_DTT_BUS_NUM)
66#define CONFIG_SYS_DTT_BUS_NUM 0
8c12045a 67#endif
6d0f6bcf
JCPV
68#if !defined(CONFIG_SYS_SPD_BUS_NUM)
69#define CONFIG_SYS_SPD_BUS_NUM 0
d8a8ea5c 70#endif
8c12045a 71
98aed379
HS
72#ifndef I2C_SOFT_DECLARATIONS
73# if defined(CONFIG_MPC8260)
6d0f6bcf 74# define I2C_SOFT_DECLARATIONS volatile ioport_t *iop = ioport_addr((immap_t *)CONFIG_SYS_IMMR, I2C_PORT);
98aed379 75# elif defined(CONFIG_8xx)
6d0f6bcf 76# define I2C_SOFT_DECLARATIONS volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
98aed379
HS
77# else
78# define I2C_SOFT_DECLARATIONS
79# endif
80#endif
ecf5f077
TT
81
82#ifdef CONFIG_8xx
9c90a2c8 83/* Set default value for the I2C bus speed on 8xx. In the
ecf5f077
TT
84 * future, we'll define these in all 8xx board config files.
85 */
86#ifndef CONFIG_SYS_I2C_SPEED
87#define CONFIG_SYS_I2C_SPEED 50000
88#endif
9c90a2c8 89#endif
ecf5f077 90
9c90a2c8
PT
91/*
92 * Many boards/controllers/drivers don't support an I2C slave interface so
93 * provide a default slave address for them for use in common code. A real
94 * value for CONFIG_SYS_I2C_SLAVE should be defined for any board which does
95 * support a slave interface.
96 */
ecf5f077 97#ifndef CONFIG_SYS_I2C_SLAVE
9c90a2c8 98#define CONFIG_SYS_I2C_SLAVE 0xfe
ecf5f077
TT
99#endif
100
1f045217
WD
101/*
102 * Initialization, must be called once on start up, may be called
103 * repeatedly to change the speed and slave addresses.
104 */
105void i2c_init(int speed, int slaveaddr);
6d0f6bcf 106#ifdef CONFIG_SYS_I2C_INIT_BOARD
06d01dbe
WD
107void i2c_init_board(void);
108#endif
1f045217 109
67b23a32
HS
110#if defined(CONFIG_I2C_MUX)
111
112typedef struct _mux {
113 uchar chip;
114 uchar channel;
115 char *name;
116 struct _mux *next;
117} I2C_MUX;
118
119typedef struct _mux_device {
120 int busid;
121 I2C_MUX *mux; /* List of muxes, to reach the device */
122 struct _mux_device *next;
123} I2C_MUX_DEVICE;
124
125int i2c_mux_add_device(I2C_MUX_DEVICE *dev);
126
127I2C_MUX_DEVICE *i2c_mux_search_device(int id);
128I2C_MUX_DEVICE *i2c_mux_ident_muxstring (uchar *buf);
129int i2x_mux_select_mux(int bus);
130int i2c_mux_ident_muxstring_f (uchar *buf);
131#endif
132
1f045217
WD
133/*
134 * Probe the given I2C chip address. Returns 0 if a chip responded,
135 * not 0 on failure.
136 */
137int i2c_probe(uchar chip);
138
139/*
140 * Read/Write interface:
141 * chip: I2C chip address, range 0..127
142 * addr: Memory (register) address within the chip
143 * alen: Number of bytes to use for addr (typically 1, 2 for larger
144 * memories, 0 for register type devices with only one
145 * register)
146 * buffer: Where to read/write the data
147 * len: How many bytes to read/write
148 *
149 * Returns: 0 on success, not 0 on failure
150 */
151int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len);
152int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len);
153
154/*
155 * Utility routines to read/write registers.
156 */
ecf5f077
TT
157static inline u8 i2c_reg_read(u8 addr, u8 reg)
158{
159 u8 buf;
160
161#ifdef CONFIG_8xx
162 /* MPC8xx needs this. Maybe one day we can get rid of it. */
163 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
164#endif
165
166#ifdef DEBUG
167 printf("%s: addr=0x%02x, reg=0x%02x\n", __func__, addr, reg);
168#endif
169
ecf5f077 170 i2c_read(addr, reg, 1, &buf, 1);
ecf5f077
TT
171
172 return buf;
173}
174
175static inline void i2c_reg_write(u8 addr, u8 reg, u8 val)
176{
177#ifdef CONFIG_8xx
178 /* MPC8xx needs this. Maybe one day we can get rid of it. */
179 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
180#endif
181
182#ifdef DEBUG
183 printf("%s: addr=0x%02x, reg=0x%02x, val=0x%02x\n",
184 __func__, addr, reg, val);
185#endif
186
ecf5f077 187 i2c_write(addr, reg, 1, &val, 1);
ecf5f077 188}
1f045217 189
bb99ad6d
BW
190/*
191 * Functions for setting the current I2C bus and its speed
192 */
193
194/*
195 * i2c_set_bus_num:
196 *
197 * Change the active I2C bus. Subsequent read/write calls will
198 * go to this one.
199 *
53677ef1 200 * bus - bus index, zero based
bb99ad6d 201 *
53677ef1 202 * Returns: 0 on success, not 0 on failure
bb99ad6d
BW
203 *
204 */
9ca880a2 205int i2c_set_bus_num(unsigned int bus);
bb99ad6d
BW
206
207/*
208 * i2c_get_bus_num:
209 *
210 * Returns index of currently active I2C bus. Zero-based.
211 */
212
9ca880a2 213unsigned int i2c_get_bus_num(void);
bb99ad6d
BW
214
215/*
216 * i2c_set_bus_speed:
217 *
218 * Change the speed of the active I2C bus
219 *
53677ef1 220 * speed - bus speed in Hz
bb99ad6d 221 *
53677ef1 222 * Returns: 0 on success, not 0 on failure
bb99ad6d
BW
223 *
224 */
9ca880a2 225int i2c_set_bus_speed(unsigned int);
bb99ad6d
BW
226
227/*
228 * i2c_get_bus_speed:
229 *
230 * Returns speed of currently active I2C bus in Hz
231 */
232
9ca880a2 233unsigned int i2c_get_bus_speed(void);
bb99ad6d 234
1f045217 235#endif /* _I2C_H_ */