]> git.ipfire.org Git - thirdparty/linux.git/blame - include/linux/irq.h
Merge tag 'drm/tegra/for-5.7-fixes' of git://anongit.freedesktop.org/tegra/linux...
[thirdparty/linux.git] / include / linux / irq.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
06fcb0c6
IM
2#ifndef _LINUX_IRQ_H
3#define _LINUX_IRQ_H
1da177e4
LT
4
5/*
6 * Please do not include this file in generic code. There is currently
7 * no requirement for any architecture to implement anything held
8 * within this file.
9 *
10 * Thanks. --rmk
11 */
12
1da177e4
LT
13#include <linux/cache.h>
14#include <linux/spinlock.h>
15#include <linux/cpumask.h>
75ffc007 16#include <linux/irqhandler.h>
908dcecd 17#include <linux/irqreturn.h>
dd3a1db9 18#include <linux/irqnr.h>
503e5763 19#include <linux/topology.h>
332fd7c4 20#include <linux/io.h>
707188f5 21#include <linux/slab.h>
1da177e4
LT
22
23#include <asm/irq.h>
24#include <asm/ptrace.h>
7d12e780 25#include <asm/irq_regs.h>
1da177e4 26
ab7798ff 27struct seq_file;
ec53cf23 28struct module;
515085ef 29struct msi_msg;
bec04037 30struct irq_affinity_desc;
1b7047ed 31enum irqchip_irq_state;
57a58a94 32
1da177e4
LT
33/*
34 * IRQ line status.
6e213616 35 *
5d4d8fc9
TG
36 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
37 *
38 * IRQ_TYPE_NONE - default, unspecified type
39 * IRQ_TYPE_EDGE_RISING - rising edge triggered
40 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
41 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
42 * IRQ_TYPE_LEVEL_HIGH - high level triggered
43 * IRQ_TYPE_LEVEL_LOW - low level triggered
44 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
45 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
46 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
47 * to setup the HW to a sane default (used
48 * by irqdomain map() callbacks to synchronize
49 * the HW state and SW flags for a newly
50 * allocated descriptor).
51 *
5d4d8fc9
TG
52 * IRQ_TYPE_PROBE - Special flag for probing in progress
53 *
54 * Bits which can be modified via irq_set/clear/modify_status_flags()
55 * IRQ_LEVEL - Interrupt is level type. Will be also
56 * updated in the code when the above trigger
0911f124 57 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
58 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
59 * it from affinity setting
60 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
61 * IRQ_NOREQUEST - Interrupt cannot be requested via
62 * request_irq()
7f1b1244 63 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
64 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
65 * request/setup_irq()
66 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
67 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 68 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 69 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
70 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
71 * it from the spurious interrupt detection
72 * mechanism and from core side polling.
e9849777 73 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
1da177e4 74 */
5d4d8fc9
TG
75enum {
76 IRQ_TYPE_NONE = 0x00000000,
77 IRQ_TYPE_EDGE_RISING = 0x00000001,
78 IRQ_TYPE_EDGE_FALLING = 0x00000002,
79 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
80 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
81 IRQ_TYPE_LEVEL_LOW = 0x00000008,
82 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
83 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 84 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
85
86 IRQ_TYPE_PROBE = 0x00000010,
87
88 IRQ_LEVEL = (1 << 8),
89 IRQ_PER_CPU = (1 << 9),
90 IRQ_NOPROBE = (1 << 10),
91 IRQ_NOREQUEST = (1 << 11),
92 IRQ_NOAUTOEN = (1 << 12),
93 IRQ_NO_BALANCING = (1 << 13),
94 IRQ_MOVE_PCNTXT = (1 << 14),
95 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 96 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 97 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 98 IRQ_IS_POLLED = (1 << 18),
e9849777 99 IRQ_DISABLE_UNLAZY = (1 << 19),
5d4d8fc9 100};
950f4427 101
44247184
TG
102#define IRQF_MODIFY_MASK \
103 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 104 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 105 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
e9849777 106 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
44247184 107
8f53f924
TG
108#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
109
3b8249e7
TG
110/*
111 * Return value for chip->irq_set_affinity()
112 *
9df872fa
JL
113 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
114 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
115 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
116 * support stacked irqchips, which indicates skipping
117 * all descendent irqchips.
3b8249e7
TG
118 */
119enum {
120 IRQ_SET_MASK_OK = 0,
121 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 122 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
123};
124
5b912c10 125struct msi_desc;
08a543ad 126struct irq_domain;
6a6de9ef 127
ff7dcd44 128/**
0d0b4c86
JL
129 * struct irq_common_data - per irq data shared by all irqchips
130 * @state_use_accessors: status information for irq chip functions.
131 * Use accessor functions to deal with it
449e9cae 132 * @node: node index useful for balancing
af7080e0 133 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
134 * @affinity: IRQ affinity on SMP. If this is an IPI
135 * related irq, then this is the mask of the
136 * CPUs to which an IPI can be sent.
0d3f5425
TG
137 * @effective_affinity: The effective IRQ affinity on SMP as some irq
138 * chips do not allow multi CPU destinations.
139 * A subset of @affinity.
b237721c 140 * @msi_desc: MSI descriptor
f256c9a0 141 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
142 */
143struct irq_common_data {
b354286e 144 unsigned int __private state_use_accessors;
449e9cae
JL
145#ifdef CONFIG_NUMA
146 unsigned int node;
147#endif
af7080e0 148 void *handler_data;
b237721c 149 struct msi_desc *msi_desc;
9df872fa 150 cpumask_var_t affinity;
0d3f5425
TG
151#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
152 cpumask_var_t effective_affinity;
153#endif
f256c9a0
QY
154#ifdef CONFIG_GENERIC_IRQ_IPI
155 unsigned int ipi_offset;
156#endif
0d0b4c86
JL
157};
158
159/**
160 * struct irq_data - per irq chip data passed down to chip functions
966dc736 161 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 162 * @irq: interrupt number
08a543ad 163 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 164 * @common: point to data shared by all irqchips
ff7dcd44 165 * @chip: low level interrupt hardware access
08a543ad
GL
166 * @domain: Interrupt translation domain; responsible for mapping
167 * between hwirq number and linux irq number.
f8264e34
JL
168 * @parent_data: pointer to parent struct irq_data to support hierarchy
169 * irq_domain
ff7dcd44
TG
170 * @chip_data: platform-specific per-chip private data for the chip
171 * methods, to allow shared chip implementations
ff7dcd44
TG
172 */
173struct irq_data {
966dc736 174 u32 mask;
ff7dcd44 175 unsigned int irq;
08a543ad 176 unsigned long hwirq;
0d0b4c86 177 struct irq_common_data *common;
ff7dcd44 178 struct irq_chip *chip;
08a543ad 179 struct irq_domain *domain;
f8264e34
JL
180#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
181 struct irq_data *parent_data;
182#endif
ff7dcd44 183 void *chip_data;
ff7dcd44
TG
184};
185
f230b6d5 186/*
0d0b4c86 187 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 188 *
876dbd4c 189 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 190 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
08d85f3e 191 * IRQD_ACTIVATED - Interrupt has already been activated
a005677b
TG
192 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
193 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 194 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 195 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
196 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
197 * from suspend
551417af 198 * IRQD_MOVE_PCNTXT - Interrupt can be moved in process
e1ef8241 199 * context
32f4125e
TG
200 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
201 * IRQD_IRQ_MASKED - Masked state of the interrupt
202 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 203 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 204 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 205 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
1bb04016 206 * IRQD_IRQ_STARTED - Startup state of the interrupt
54fdf6a0
TG
207 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
208 * mask. Applies only to affinity managed irqs.
d52dd441 209 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
4f8413a3 210 * IRQD_DEFAULT_TRIGGER_SET - Expected trigger already been set
69790ba9 211 * IRQD_CAN_RESERVE - Can use reservation mode
6f1a4891
TG
212 * IRQD_MSI_NOMASK_QUIRK - Non-maskable MSI quirk for affinity change
213 * required
c16816ac
TG
214 * IRQD_HANDLE_ENFORCE_IRQCTX - Enforce that handle_irq_*() is only invoked
215 * from actual interrupt context.
f230b6d5
TG
216 */
217enum {
876dbd4c 218 IRQD_TRIGGER_MASK = 0xf,
a005677b 219 IRQD_SETAFFINITY_PENDING = (1 << 8),
08d85f3e 220 IRQD_ACTIVATED = (1 << 9),
a005677b
TG
221 IRQD_NO_BALANCING = (1 << 10),
222 IRQD_PER_CPU = (1 << 11),
2bdd1055 223 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 224 IRQD_LEVEL = (1 << 13),
7f94226f 225 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 226 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 227 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
228 IRQD_IRQ_MASKED = (1 << 17),
229 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 230 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 231 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 232 IRQD_AFFINITY_MANAGED = (1 << 21),
201d7f47 233 IRQD_IRQ_STARTED = (1 << 22),
54fdf6a0 234 IRQD_MANAGED_SHUTDOWN = (1 << 23),
d52dd441 235 IRQD_SINGLE_TARGET = (1 << 24),
4f8413a3 236 IRQD_DEFAULT_TRIGGER_SET = (1 << 25),
69790ba9 237 IRQD_CAN_RESERVE = (1 << 26),
6f1a4891 238 IRQD_MSI_NOMASK_QUIRK = (1 << 27),
c16816ac 239 IRQD_HANDLE_ENFORCE_IRQCTX = (1 << 28),
f230b6d5
TG
240};
241
b354286e 242#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 243
f230b6d5
TG
244static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
245{
0d0b4c86 246 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
247}
248
a005677b
TG
249static inline bool irqd_is_per_cpu(struct irq_data *d)
250{
0d0b4c86 251 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
252}
253
254static inline bool irqd_can_balance(struct irq_data *d)
255{
0d0b4c86 256 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
257}
258
2bdd1055
TG
259static inline bool irqd_affinity_was_set(struct irq_data *d)
260{
0d0b4c86 261 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
262}
263
ee38c04b
TG
264static inline void irqd_mark_affinity_was_set(struct irq_data *d)
265{
0d0b4c86 266 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
267}
268
4f8413a3
MZ
269static inline bool irqd_trigger_type_was_set(struct irq_data *d)
270{
271 return __irqd_to_state(d) & IRQD_DEFAULT_TRIGGER_SET;
272}
273
876dbd4c
TG
274static inline u32 irqd_get_trigger_type(struct irq_data *d)
275{
0d0b4c86 276 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
277}
278
279/*
4f8413a3
MZ
280 * Must only be called inside irq_chip.irq_set_type() functions or
281 * from the DT/ACPI setup code.
876dbd4c
TG
282 */
283static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
284{
0d0b4c86
JL
285 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
286 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
4f8413a3 287 __irqd_to_state(d) |= IRQD_DEFAULT_TRIGGER_SET;
876dbd4c
TG
288}
289
290static inline bool irqd_is_level_type(struct irq_data *d)
291{
0d0b4c86 292 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
293}
294
d52dd441
TG
295/*
296 * Must only be called of irqchip.irq_set_affinity() or low level
297 * hieararchy domain allocation functions.
298 */
299static inline void irqd_set_single_target(struct irq_data *d)
300{
301 __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
302}
303
304static inline bool irqd_is_single_target(struct irq_data *d)
305{
306 return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
307}
308
c16816ac
TG
309static inline void irqd_set_handle_enforce_irqctx(struct irq_data *d)
310{
311 __irqd_to_state(d) |= IRQD_HANDLE_ENFORCE_IRQCTX;
312}
313
314static inline bool irqd_is_handle_enforce_irqctx(struct irq_data *d)
315{
316 return __irqd_to_state(d) & IRQD_HANDLE_ENFORCE_IRQCTX;
317}
318
7f94226f
TG
319static inline bool irqd_is_wakeup_set(struct irq_data *d)
320{
0d0b4c86 321 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
322}
323
e1ef8241
TG
324static inline bool irqd_can_move_in_process_context(struct irq_data *d)
325{
0d0b4c86 326 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
327}
328
801a0e9a
TG
329static inline bool irqd_irq_disabled(struct irq_data *d)
330{
0d0b4c86 331 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
332}
333
32f4125e
TG
334static inline bool irqd_irq_masked(struct irq_data *d)
335{
0d0b4c86 336 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
337}
338
339static inline bool irqd_irq_inprogress(struct irq_data *d)
340{
0d0b4c86 341 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
342}
343
b76f1674
TG
344static inline bool irqd_is_wakeup_armed(struct irq_data *d)
345{
0d0b4c86 346 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
347}
348
fc569712
TG
349static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
350{
351 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
352}
353
354static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
355{
356 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
357}
358
359static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
360{
361 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
362}
b76f1674 363
9c255583
TG
364static inline bool irqd_affinity_is_managed(struct irq_data *d)
365{
366 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
367}
368
08d85f3e
MZ
369static inline bool irqd_is_activated(struct irq_data *d)
370{
371 return __irqd_to_state(d) & IRQD_ACTIVATED;
372}
373
374static inline void irqd_set_activated(struct irq_data *d)
375{
376 __irqd_to_state(d) |= IRQD_ACTIVATED;
377}
378
379static inline void irqd_clr_activated(struct irq_data *d)
380{
381 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
382}
383
201d7f47
TG
384static inline bool irqd_is_started(struct irq_data *d)
385{
386 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
387}
388
761ea388 389static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
54fdf6a0
TG
390{
391 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
392}
393
69790ba9
TG
394static inline void irqd_set_can_reserve(struct irq_data *d)
395{
396 __irqd_to_state(d) |= IRQD_CAN_RESERVE;
397}
398
399static inline void irqd_clr_can_reserve(struct irq_data *d)
400{
401 __irqd_to_state(d) &= ~IRQD_CAN_RESERVE;
402}
403
404static inline bool irqd_can_reserve(struct irq_data *d)
405{
406 return __irqd_to_state(d) & IRQD_CAN_RESERVE;
407}
408
6f1a4891
TG
409static inline void irqd_set_msi_nomask_quirk(struct irq_data *d)
410{
411 __irqd_to_state(d) |= IRQD_MSI_NOMASK_QUIRK;
412}
413
414static inline void irqd_clr_msi_nomask_quirk(struct irq_data *d)
415{
416 __irqd_to_state(d) &= ~IRQD_MSI_NOMASK_QUIRK;
417}
418
419static inline bool irqd_msi_nomask_quirk(struct irq_data *d)
420{
421 return __irqd_to_state(d) & IRQD_MSI_NOMASK_QUIRK;
422}
423
b354286e
BF
424#undef __irqd_to_state
425
a699e4e4
GL
426static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
427{
428 return d->hwirq;
429}
430
8fee5c36 431/**
6a6de9ef 432 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36 433 *
be45beb2 434 * @parent_device: pointer to parent device for irqchip
8fee5c36 435 * @name: name for /proc/interrupts
f8822657
TG
436 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
437 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
438 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
439 * @irq_disable: disable the interrupt
440 * @irq_ack: start of a new interrupt
441 * @irq_mask: mask an interrupt source
442 * @irq_mask_ack: ack and mask an interrupt source
443 * @irq_unmask: unmask an interrupt source
444 * @irq_eoi: end of interrupt
83979133
TG
445 * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
446 * argument is true, it tells the driver to
447 * unconditionally apply the affinity setting. Sanity
448 * checks against the supplied affinity mask are not
449 * required. This is used for CPU hotplug where the
450 * target CPU is not yet set in the cpu_online_mask.
f8822657
TG
451 * @irq_retrigger: resend an IRQ to the CPU
452 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
453 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
454 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
455 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
456 * @irq_cpu_online: configure an interrupt source for a secondary CPU
457 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
458 * @irq_suspend: function called from core code on suspend once per
459 * chip, when one or more interrupts are installed
460 * @irq_resume: function called from core code on resume once per chip,
461 * when one ore more interrupts are installed
cfefd21e 462 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 463 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 464 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
465 * @irq_request_resources: optional to request resources before calling
466 * any other callback related to this irq
467 * @irq_release_resources: optional to release resources acquired with
468 * irq_request_resources
515085ef 469 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 470 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
471 * @irq_get_irqchip_state: return the internal state of an interrupt
472 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 473 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
474 * @ipi_send_single: send a single IPI to destination cpus
475 * @ipi_send_mask: send an IPI to destination cpus in cpumask
b525903c
JT
476 * @irq_nmi_setup: function called from core code before enabling an NMI
477 * @irq_nmi_teardown: function called from core code after disabling an NMI
2bff17ad 478 * @flags: chip specific flags
1da177e4 479 */
6a6de9ef 480struct irq_chip {
be45beb2 481 struct device *parent_device;
6a6de9ef 482 const char *name;
f8822657
TG
483 unsigned int (*irq_startup)(struct irq_data *data);
484 void (*irq_shutdown)(struct irq_data *data);
485 void (*irq_enable)(struct irq_data *data);
486 void (*irq_disable)(struct irq_data *data);
487
488 void (*irq_ack)(struct irq_data *data);
489 void (*irq_mask)(struct irq_data *data);
490 void (*irq_mask_ack)(struct irq_data *data);
491 void (*irq_unmask)(struct irq_data *data);
492 void (*irq_eoi)(struct irq_data *data);
493
494 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
495 int (*irq_retrigger)(struct irq_data *data);
496 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
497 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
498
499 void (*irq_bus_lock)(struct irq_data *data);
500 void (*irq_bus_sync_unlock)(struct irq_data *data);
501
0fdb4b25
DD
502 void (*irq_cpu_online)(struct irq_data *data);
503 void (*irq_cpu_offline)(struct irq_data *data);
504
cfefd21e
TG
505 void (*irq_suspend)(struct irq_data *data);
506 void (*irq_resume)(struct irq_data *data);
507 void (*irq_pm_shutdown)(struct irq_data *data);
508
d0051816
TG
509 void (*irq_calc_mask)(struct irq_data *data);
510
ab7798ff 511 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
512 int (*irq_request_resources)(struct irq_data *data);
513 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 514
515085ef 515 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 516 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 517
1b7047ed
MZ
518 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
519 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
520
0a4377de
JL
521 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
522
34dc1ae1
QY
523 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
524 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
525
b525903c
JT
526 int (*irq_nmi_setup)(struct irq_data *data);
527 void (*irq_nmi_teardown)(struct irq_data *data);
528
2bff17ad 529 unsigned long flags;
1da177e4
LT
530};
531
d4d5e089
TG
532/*
533 * irq_chip specific flags
534 *
77694b40
TG
535 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
536 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 537 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
538 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
539 * when irq enabled
60f96b41 540 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 541 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 542 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
72a8edc2 543 * IRQCHIP_SUPPORTS_LEVEL_MSI Chip can provide two doorbells for Level MSIs
b525903c 544 * IRQCHIP_SUPPORTS_NMI: Chip can deliver NMIs, only for root irqchips
d4d5e089
TG
545 */
546enum {
547 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 548 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 549 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 550 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 551 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 552 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 553 IRQCHIP_EOI_THREADED = (1 << 6),
6988e0e0 554 IRQCHIP_SUPPORTS_LEVEL_MSI = (1 << 7),
b525903c 555 IRQCHIP_SUPPORTS_NMI = (1 << 8),
d4d5e089
TG
556};
557
e144710b 558#include <linux/irqdesc.h>
0b8f1efa 559
34ffdb72
IM
560/*
561 * Pick up the arch-dependent methods:
562 */
563#include <asm/hw_irq.h>
1da177e4 564
b683de2b
TG
565#ifndef NR_IRQS_LEGACY
566# define NR_IRQS_LEGACY 0
567#endif
568
1318a481
TG
569#ifndef ARCH_IRQ_INIT_FLAGS
570# define ARCH_IRQ_INIT_FLAGS 0
571#endif
572
c1594b77 573#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 574
e144710b 575struct irqaction;
31d9d9b6
MZ
576extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
577extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 578
0fdb4b25
DD
579extern void irq_cpu_online(void);
580extern void irq_cpu_offline(void);
01f8fa4f
TG
581extern int irq_set_affinity_locked(struct irq_data *data,
582 const struct cpumask *cpumask, bool force);
0a4377de 583extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 584
c5cb83bb 585#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
f1e0bb0a 586extern void irq_migrate_all_off_this_cpu(void);
c5cb83bb
TG
587extern int irq_affinity_online_cpu(unsigned int cpu);
588#else
589# define irq_affinity_online_cpu NULL
590#endif
f1e0bb0a 591
3a3856d0 592#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
d340ebd6
TG
593void __irq_move_irq(struct irq_data *data);
594static inline void irq_move_irq(struct irq_data *data)
595{
596 if (unlikely(irqd_is_setaffinity_pending(data)))
597 __irq_move_irq(data);
598}
a439520f 599void irq_move_masked_irq(struct irq_data *data);
f0383c24 600void irq_force_complete_move(struct irq_desc *desc);
e144710b 601#else
a439520f
TG
602static inline void irq_move_irq(struct irq_data *data) { }
603static inline void irq_move_masked_irq(struct irq_data *data) { }
f0383c24 604static inline void irq_force_complete_move(struct irq_desc *desc) { }
e144710b 605#endif
54d5d424 606
1da177e4 607extern int no_irq_affinity;
1da177e4 608
293a7a0a
TG
609#ifdef CONFIG_HARDIRQS_SW_RESEND
610int irq_set_parent(int irq, int parent_irq);
611#else
612static inline int irq_set_parent(int irq, int parent_irq)
613{
614 return 0;
615}
616#endif
617
6a6de9ef
TG
618/*
619 * Built-in IRQ handlers for various IRQ types,
bebd04cc 620 * callable via desc->handle_irq()
6a6de9ef 621 */
bd0b9ac4
TG
622extern void handle_level_irq(struct irq_desc *desc);
623extern void handle_fasteoi_irq(struct irq_desc *desc);
624extern void handle_edge_irq(struct irq_desc *desc);
625extern void handle_edge_eoi_irq(struct irq_desc *desc);
626extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 627extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
628extern void handle_percpu_irq(struct irq_desc *desc);
629extern void handle_percpu_devid_irq(struct irq_desc *desc);
630extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 631extern void handle_nested_irq(unsigned int irq);
6a6de9ef 632
2dcf1fbc
JT
633extern void handle_fasteoi_nmi(struct irq_desc *desc);
634extern void handle_percpu_devid_fasteoi_nmi(struct irq_desc *desc);
635
515085ef 636extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
637extern int irq_chip_pm_get(struct irq_data *data);
638extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 639#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
7703b08c
DD
640extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
641extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
4a169a95
MS
642extern int irq_chip_set_parent_state(struct irq_data *data,
643 enum irqchip_irq_state which,
644 bool val);
645extern int irq_chip_get_parent_state(struct irq_data *data,
646 enum irqchip_irq_state which,
647 bool *state);
3cfeffc2
SA
648extern void irq_chip_enable_parent(struct irq_data *data);
649extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
650extern void irq_chip_ack_parent(struct irq_data *data);
651extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab 652extern void irq_chip_mask_parent(struct irq_data *data);
5aa5bd56 653extern void irq_chip_mask_ack_parent(struct irq_data *data);
56e8abab
YC
654extern void irq_chip_unmask_parent(struct irq_data *data);
655extern void irq_chip_eoi_parent(struct irq_data *data);
656extern int irq_chip_set_affinity_parent(struct irq_data *data,
657 const struct cpumask *dest,
658 bool force);
08b55e2a 659extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
660extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
661 void *vcpu_info);
b7560de1 662extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
2bd1298a
LV
663extern int irq_chip_request_resources_parent(struct irq_data *data);
664extern void irq_chip_release_resources_parent(struct irq_data *data);
85f08c17
JL
665#endif
666
6a6de9ef 667/* Handling of unhandled and spurious interrupts: */
0dcdbc97 668extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 669
a4633adc 670
6a6de9ef
TG
671/* Enable/disable irq debugging output: */
672extern int noirqdebug_setup(char *str);
673
674/* Checks whether the interrupt can be requested by request_irq(): */
675extern int can_request_irq(unsigned int irq, unsigned long irqflags);
676
f8b5473f 677/* Dummy irq-chip implementations: */
6a6de9ef 678extern struct irq_chip no_irq_chip;
f8b5473f 679extern struct irq_chip dummy_irq_chip;
6a6de9ef 680
145fc655 681extern void
3836ca08 682irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
683 irq_flow_handler_t handle, const char *name);
684
3836ca08
TG
685static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
686 irq_flow_handler_t handle)
687{
688 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
689}
690
31d9d9b6 691extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
692extern int irq_set_percpu_devid_partition(unsigned int irq,
693 const struct cpumask *affinity);
694extern int irq_get_percpu_devid_partition(unsigned int irq,
695 struct cpumask *affinity);
31d9d9b6 696
6a6de9ef 697extern void
3836ca08 698__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 699 const char *name);
1da177e4 700
6a6de9ef 701static inline void
3836ca08 702irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 703{
3836ca08 704 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
705}
706
707/*
708 * Set a highlevel chained flow handler for a given IRQ.
709 * (a chained handler is automatically enabled and set to
7f1b1244 710 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
711 */
712static inline void
3836ca08 713irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 714{
3836ca08 715 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
716}
717
3b0f95be
RK
718/*
719 * Set a highlevel chained flow handler and its data for a given IRQ.
720 * (a chained handler is automatically enabled and set to
721 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
722 */
723void
724irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
725 void *data);
726
44247184
TG
727void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
728
729static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
730{
731 irq_modify_status(irq, 0, set);
732}
733
734static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
735{
736 irq_modify_status(irq, clr, 0);
737}
738
a0cd9ca2 739static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
740{
741 irq_modify_status(irq, 0, IRQ_NOPROBE);
742}
743
a0cd9ca2 744static inline void irq_set_probe(unsigned int irq)
44247184
TG
745{
746 irq_modify_status(irq, IRQ_NOPROBE, 0);
747}
46f4f8f6 748
7f1b1244
PM
749static inline void irq_set_nothread(unsigned int irq)
750{
751 irq_modify_status(irq, 0, IRQ_NOTHREAD);
752}
753
754static inline void irq_set_thread(unsigned int irq)
755{
756 irq_modify_status(irq, IRQ_NOTHREAD, 0);
757}
758
6f91a52d
TG
759static inline void irq_set_nested_thread(unsigned int irq, bool nest)
760{
761 if (nest)
762 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
763 else
764 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
765}
766
31d9d9b6
MZ
767static inline void irq_set_percpu_devid_flags(unsigned int irq)
768{
769 irq_set_status_flags(irq,
770 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
771 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
772}
773
3a16d713 774/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
775extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
776extern int irq_set_handler_data(unsigned int irq, void *data);
777extern int irq_set_chip_data(unsigned int irq, void *data);
778extern int irq_set_irq_type(unsigned int irq, unsigned int type);
779extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
780extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
781 struct msi_desc *entry);
f303a6dd 782extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 783
a0cd9ca2 784static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
785{
786 struct irq_data *d = irq_get_irq_data(irq);
787 return d ? d->chip : NULL;
788}
789
790static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
791{
792 return d->chip;
793}
794
a0cd9ca2 795static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
796{
797 struct irq_data *d = irq_get_irq_data(irq);
798 return d ? d->chip_data : NULL;
799}
800
801static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
802{
803 return d->chip_data;
804}
805
a0cd9ca2 806static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
807{
808 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 809 return d ? d->common->handler_data : NULL;
f303a6dd
TG
810}
811
a0cd9ca2 812static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 813{
af7080e0 814 return d->common->handler_data;
f303a6dd
TG
815}
816
a0cd9ca2 817static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
818{
819 struct irq_data *d = irq_get_irq_data(irq);
b237721c 820 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
821}
822
c391f262 823static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 824{
b237721c 825 return d->common->msi_desc;
f303a6dd
TG
826}
827
1f6236bf
JMC
828static inline u32 irq_get_trigger_type(unsigned int irq)
829{
830 struct irq_data *d = irq_get_irq_data(irq);
831 return d ? irqd_get_trigger_type(d) : 0;
832}
833
449e9cae 834static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 835{
449e9cae 836#ifdef CONFIG_NUMA
6783011b 837 return d->node;
449e9cae
JL
838#else
839 return 0;
840#endif
841}
842
843static inline int irq_data_get_node(struct irq_data *d)
844{
845 return irq_common_data_get_node(d->common);
6783011b
JL
846}
847
c64301a2
JL
848static inline struct cpumask *irq_get_affinity_mask(int irq)
849{
850 struct irq_data *d = irq_get_irq_data(irq);
851
9df872fa 852 return d ? d->common->affinity : NULL;
c64301a2
JL
853}
854
855static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
856{
9df872fa 857 return d->common->affinity;
c64301a2
JL
858}
859
0d3f5425
TG
860#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
861static inline
862struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
863{
0551968a 864 return d->common->effective_affinity;
0d3f5425
TG
865}
866static inline void irq_data_update_effective_affinity(struct irq_data *d,
867 const struct cpumask *m)
868{
869 cpumask_copy(d->common->effective_affinity, m);
870}
871#else
872static inline void irq_data_update_effective_affinity(struct irq_data *d,
873 const struct cpumask *m)
874{
875}
876static inline
877struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
878{
879 return d->common->affinity;
880}
881#endif
882
62a08ae2
TG
883unsigned int arch_dynirq_lower_bound(unsigned int from);
884
b6873807 885int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
bec04037
DL
886 struct module *owner,
887 const struct irq_affinity_desc *affinity);
b6873807 888
2b5e7730
BG
889int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
890 unsigned int cnt, int node, struct module *owner,
bec04037 891 const struct irq_affinity_desc *affinity);
2b5e7730 892
ec53cf23
PG
893/* use macros to avoid needing export.h for THIS_MODULE */
894#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 895 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 896
ec53cf23
PG
897#define irq_alloc_desc(node) \
898 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 899
ec53cf23
PG
900#define irq_alloc_desc_at(at, node) \
901 irq_alloc_descs(at, at, 1, node)
1f5a5b87 902
ec53cf23
PG
903#define irq_alloc_desc_from(from, node) \
904 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 905
51906e77
AG
906#define irq_alloc_descs_from(from, cnt, node) \
907 irq_alloc_descs(-1, from, cnt, node)
908
2b5e7730
BG
909#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
910 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
911
912#define devm_irq_alloc_desc(dev, node) \
913 devm_irq_alloc_descs(dev, -1, 0, 1, node)
914
915#define devm_irq_alloc_desc_at(dev, at, node) \
916 devm_irq_alloc_descs(dev, at, at, 1, node)
917
918#define devm_irq_alloc_desc_from(dev, from, node) \
919 devm_irq_alloc_descs(dev, -1, from, 1, node)
920
921#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
922 devm_irq_alloc_descs(dev, -1, from, cnt, node)
923
ec53cf23 924void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
925static inline void irq_free_desc(unsigned int irq)
926{
927 irq_free_descs(irq, 1);
928}
929
7b6ef126
TG
930#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
931unsigned int irq_alloc_hwirqs(int cnt, int node);
932static inline unsigned int irq_alloc_hwirq(int node)
933{
934 return irq_alloc_hwirqs(1, node);
935}
936void irq_free_hwirqs(unsigned int from, int cnt);
937static inline void irq_free_hwirq(unsigned int irq)
938{
939 return irq_free_hwirqs(irq, 1);
940}
941int arch_setup_hwirq(unsigned int irq, int node);
942void arch_teardown_hwirq(unsigned int irq);
943#endif
944
c940e01c
TG
945#ifdef CONFIG_GENERIC_IRQ_LEGACY
946void irq_init_desc(unsigned int irq);
947#endif
948
7d828062
TG
949/**
950 * struct irq_chip_regs - register offsets for struct irq_gci
951 * @enable: Enable register offset to reg_base
952 * @disable: Disable register offset to reg_base
953 * @mask: Mask register offset to reg_base
954 * @ack: Ack register offset to reg_base
955 * @eoi: Eoi register offset to reg_base
956 * @type: Type configuration register offset to reg_base
957 * @polarity: Polarity configuration register offset to reg_base
958 */
959struct irq_chip_regs {
960 unsigned long enable;
961 unsigned long disable;
962 unsigned long mask;
963 unsigned long ack;
964 unsigned long eoi;
965 unsigned long type;
966 unsigned long polarity;
967};
968
969/**
970 * struct irq_chip_type - Generic interrupt chip instance for a flow type
971 * @chip: The real interrupt chip which provides the callbacks
972 * @regs: Register offsets for this chip
973 * @handler: Flow handler associated with this chip
974 * @type: Chip can handle these flow types
899f0e66
GF
975 * @mask_cache_priv: Cached mask register private to the chip type
976 * @mask_cache: Pointer to cached mask register
7d828062
TG
977 *
978 * A irq_generic_chip can have several instances of irq_chip_type when
979 * it requires different functions and register offsets for different
980 * flow types.
981 */
982struct irq_chip_type {
983 struct irq_chip chip;
984 struct irq_chip_regs regs;
985 irq_flow_handler_t handler;
986 u32 type;
899f0e66
GF
987 u32 mask_cache_priv;
988 u32 *mask_cache;
7d828062
TG
989};
990
991/**
992 * struct irq_chip_generic - Generic irq chip data structure
993 * @lock: Lock to protect register and cache data access
994 * @reg_base: Register base address (virtual)
2b280376
KC
995 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
996 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
997 * @suspend: Function called from core code on suspend once per
998 * chip; can be useful instead of irq_chip::suspend to
999 * handle chip details even when no interrupts are in use
1000 * @resume: Function called from core code on resume once per chip;
1001 * can be useful instead of irq_chip::suspend to handle
1002 * chip details even when no interrupts are in use
7d828062
TG
1003 * @irq_base: Interrupt base nr for this chip
1004 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 1005 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
1006 * @type_cache: Cached type register
1007 * @polarity_cache: Cached polarity register
1008 * @wake_enabled: Interrupt can wakeup from suspend
1009 * @wake_active: Interrupt is marked as an wakeup from suspend source
1010 * @num_ct: Number of available irq_chip_type instances (usually 1)
1011 * @private: Private data for non generic chip callbacks
088f40b7 1012 * @installed: bitfield to denote installed interrupts
e8bd834f 1013 * @unused: bitfield to denote unused interrupts
088f40b7 1014 * @domain: irq domain pointer
cfefd21e 1015 * @list: List head for keeping track of instances
7d828062
TG
1016 * @chip_types: Array of interrupt irq_chip_types
1017 *
1018 * Note, that irq_chip_generic can have multiple irq_chip_type
1019 * implementations which can be associated to a particular irq line of
1020 * an irq_chip_generic instance. That allows to share and protect
1021 * state in an irq_chip_generic instance when we need to implement
1022 * different flow mechanisms (level/edge) for it.
1023 */
1024struct irq_chip_generic {
1025 raw_spinlock_t lock;
1026 void __iomem *reg_base;
2b280376
KC
1027 u32 (*reg_readl)(void __iomem *addr);
1028 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
1029 void (*suspend)(struct irq_chip_generic *gc);
1030 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
1031 unsigned int irq_base;
1032 unsigned int irq_cnt;
1033 u32 mask_cache;
1034 u32 type_cache;
1035 u32 polarity_cache;
1036 u32 wake_enabled;
1037 u32 wake_active;
1038 unsigned int num_ct;
1039 void *private;
088f40b7 1040 unsigned long installed;
e8bd834f 1041 unsigned long unused;
088f40b7 1042 struct irq_domain *domain;
cfefd21e 1043 struct list_head list;
7856e9f1 1044 struct irq_chip_type chip_types[];
7d828062
TG
1045};
1046
1047/**
1048 * enum irq_gc_flags - Initialization flags for generic irq chips
1049 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
1050 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
1051 * irq chips which need to call irq_set_wake() on
1052 * the parent irq. Usually GPIO implementations
af80b0fe 1053 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 1054 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 1055 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
1056 */
1057enum irq_gc_flags {
1058 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
1059 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 1060 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 1061 IRQ_GC_NO_MASK = 1 << 3,
b7905595 1062 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
1063};
1064
088f40b7
TG
1065/*
1066 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
1067 * @irqs_per_chip: Number of interrupts per chip
1068 * @num_chips: Number of chips
1069 * @irq_flags_to_set: IRQ* flags to set on irq setup
1070 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
1071 * @gc_flags: Generic chip specific setup flags
1072 * @gc: Array of pointers to generic interrupt chips
1073 */
1074struct irq_domain_chip_generic {
1075 unsigned int irqs_per_chip;
1076 unsigned int num_chips;
1077 unsigned int irq_flags_to_clear;
1078 unsigned int irq_flags_to_set;
1079 enum irq_gc_flags gc_flags;
7856e9f1 1080 struct irq_chip_generic *gc[];
088f40b7
TG
1081};
1082
7d828062
TG
1083/* Generic chip callback functions */
1084void irq_gc_noop(struct irq_data *d);
1085void irq_gc_mask_disable_reg(struct irq_data *d);
1086void irq_gc_mask_set_bit(struct irq_data *d);
1087void irq_gc_mask_clr_bit(struct irq_data *d);
1088void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
1089void irq_gc_ack_set_bit(struct irq_data *d);
1090void irq_gc_ack_clr_bit(struct irq_data *d);
20608924 1091void irq_gc_mask_disable_and_ack_set(struct irq_data *d);
7d828062
TG
1092void irq_gc_eoi(struct irq_data *d);
1093int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1094
1095/* Setup functions for irq_chip_generic */
a5152c8a
BB
1096int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1097 irq_hw_number_t hw_irq);
7d828062
TG
1098struct irq_chip_generic *
1099irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1100 void __iomem *reg_base, irq_flow_handler_t handler);
1101void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1102 enum irq_gc_flags flags, unsigned int clr,
1103 unsigned int set);
1104int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
1105void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1106 unsigned int clr, unsigned int set);
7d828062 1107
1c3e3630
BG
1108struct irq_chip_generic *
1109devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1110 unsigned int irq_base, void __iomem *reg_base,
1111 irq_flow_handler_t handler);
30fd8fc5
BG
1112int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1113 u32 msk, enum irq_gc_flags flags,
1114 unsigned int clr, unsigned int set);
1c3e3630 1115
088f40b7 1116struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 1117
f88eecfe
SF
1118int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1119 int num_ct, const char *name,
1120 irq_flow_handler_t handler,
1121 unsigned int clr, unsigned int set,
1122 enum irq_gc_flags flags);
1123
1124#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1125 handler, clr, set, flags) \
1126({ \
1127 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1128 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1129 handler, clr, set, flags); \
1130})
088f40b7 1131
707188f5
BG
1132static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1133{
1134 kfree(gc);
1135}
1136
32bb6cbb
BG
1137static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1138 u32 msk, unsigned int clr,
1139 unsigned int set)
1140{
1141 irq_remove_generic_chip(gc, msk, clr, set);
1142 irq_free_generic_chip(gc);
1143}
1144
7d828062
TG
1145static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1146{
1147 return container_of(d->chip, struct irq_chip_type, chip);
1148}
1149
1150#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1151
1152#ifdef CONFIG_SMP
1153static inline void irq_gc_lock(struct irq_chip_generic *gc)
1154{
1155 raw_spin_lock(&gc->lock);
1156}
1157
1158static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1159{
1160 raw_spin_unlock(&gc->lock);
1161}
1162#else
1163static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1164static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1165#endif
1166
ebf9ff75
BB
1167/*
1168 * The irqsave variants are for usage in non interrupt code. Do not use
1169 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1170 */
1171#define irq_gc_lock_irqsave(gc, flags) \
1172 raw_spin_lock_irqsave(&(gc)->lock, flags)
1173
1174#define irq_gc_unlock_irqrestore(gc, flags) \
1175 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1176
332fd7c4
KC
1177static inline void irq_reg_writel(struct irq_chip_generic *gc,
1178 u32 val, int reg_offset)
1179{
2b280376
KC
1180 if (gc->reg_writel)
1181 gc->reg_writel(val, gc->reg_base + reg_offset);
1182 else
1183 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
1184}
1185
1186static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1187 int reg_offset)
1188{
2b280376
KC
1189 if (gc->reg_readl)
1190 return gc->reg_readl(gc->reg_base + reg_offset);
1191 else
1192 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
1193}
1194
2f75d9e1
TG
1195struct irq_matrix;
1196struct irq_matrix *irq_alloc_matrix(unsigned int matrix_bits,
1197 unsigned int alloc_start,
1198 unsigned int alloc_end);
1199void irq_matrix_online(struct irq_matrix *m);
1200void irq_matrix_offline(struct irq_matrix *m);
1201void irq_matrix_assign_system(struct irq_matrix *m, unsigned int bit, bool replace);
1202int irq_matrix_reserve_managed(struct irq_matrix *m, const struct cpumask *msk);
1203void irq_matrix_remove_managed(struct irq_matrix *m, const struct cpumask *msk);
76f99ae5
DL
1204int irq_matrix_alloc_managed(struct irq_matrix *m, const struct cpumask *msk,
1205 unsigned int *mapped_cpu);
2f75d9e1
TG
1206void irq_matrix_reserve(struct irq_matrix *m);
1207void irq_matrix_remove_reserved(struct irq_matrix *m);
1208int irq_matrix_alloc(struct irq_matrix *m, const struct cpumask *msk,
1209 bool reserved, unsigned int *mapped_cpu);
1210void irq_matrix_free(struct irq_matrix *m, unsigned int cpu,
1211 unsigned int bit, bool managed);
1212void irq_matrix_assign(struct irq_matrix *m, unsigned int bit);
1213unsigned int irq_matrix_available(struct irq_matrix *m, bool cpudown);
1214unsigned int irq_matrix_allocated(struct irq_matrix *m);
1215unsigned int irq_matrix_reserved(struct irq_matrix *m);
1216void irq_matrix_debug_show(struct seq_file *sf, struct irq_matrix *m, int ind);
1217
d17bf24e
QY
1218/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1219#define INVALID_HWIRQ (~0UL)
f9bce791 1220irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
1221int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1222int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1223int ipi_send_single(unsigned int virq, unsigned int cpu);
1224int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 1225
caacdbf4
PD
1226#ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER
1227/*
1228 * Registers a generic IRQ handling function as the top-level IRQ handler in
1229 * the system, which is generally the first C code called from an assembly
1230 * architecture-specific interrupt handler.
1231 *
1232 * Returns 0 on success, or -EBUSY if an IRQ handler has already been
1233 * registered.
1234 */
1235int __init set_handle_irq(void (*handle_irq)(struct pt_regs *));
1236
1237/*
1238 * Allows interrupt handlers to find the irqchip that's been registered as the
1239 * top-level IRQ handler.
1240 */
1241extern void (*handle_arch_irq)(struct pt_regs *) __ro_after_init;
1242#endif
1243
06fcb0c6 1244#endif /* _LINUX_IRQ_H */