]> git.ipfire.org Git - thirdparty/linux.git/blame - include/linux/mlx5/driver.h
Merge tag 'x86-fpu-2020-06-01' of git://git.kernel.org/pub/scm/linux/kernel/git/tip/tip
[thirdparty/linux.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97 43#include <linux/vmalloc.h>
792c4e9d 44#include <linux/xarray.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
20902be4 49#include <linux/notifier.h>
94f3e14e 50#include <linux/refcount.h>
6ecde51d 51
e126ba97
EC
52#include <linux/mlx5/device.h>
53#include <linux/mlx5/doorbell.h>
41069256 54#include <linux/mlx5/eq.h>
7c39afb3
FD
55#include <linux/timecounter.h>
56#include <linux/ptp_clock_kernel.h>
1e34f3ef 57#include <net/devlink.h>
e126ba97
EC
58
59enum {
60 MLX5_BOARD_ID_LEN = 64,
e126ba97
EC
61};
62
63enum {
64 /* one minute for the sake of bringup. Generally, commands must always
65 * complete and we may need to increase this timeout value
66 */
6b6c07bd 67 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
68 MLX5_CMD_WQ_MAX_NAME = 32,
69};
70
71enum {
72 CMD_OWNER_SW = 0x0,
73 CMD_OWNER_HW = 0x1,
74 CMD_STATUS_SUCCESS = 0,
75};
76
77enum mlx5_sqp_t {
78 MLX5_SQP_SMI = 0,
79 MLX5_SQP_GSI = 1,
80 MLX5_SQP_IEEE_1588 = 2,
81 MLX5_SQP_SNIFFER = 3,
82 MLX5_SQP_SYNC_UMR = 4,
83};
84
85enum {
86 MLX5_MAX_PORTS = 2,
87};
88
e126ba97 89enum {
a60109dc
YC
90 MLX5_ATOMIC_MODE_OFFSET = 16,
91 MLX5_ATOMIC_MODE_IB_COMP = 1,
92 MLX5_ATOMIC_MODE_CX = 2,
93 MLX5_ATOMIC_MODE_8B = 3,
94 MLX5_ATOMIC_MODE_16B = 4,
95 MLX5_ATOMIC_MODE_32B = 5,
96 MLX5_ATOMIC_MODE_64B = 6,
97 MLX5_ATOMIC_MODE_128B = 7,
98 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
99};
100
e126ba97 101enum {
415a64aa 102 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
103 MLX5_REG_QETCR = 0x4005,
104 MLX5_REG_QTCT = 0x400a,
415a64aa 105 MLX5_REG_QPDPM = 0x4013,
c02762eb 106 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
107 MLX5_REG_DCBX_PARAM = 0x4020,
108 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
109 MLX5_REG_FPGA_CAP = 0x4022,
110 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 111 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
0b9055a1 112 MLX5_REG_CORE_DUMP = 0x402e,
e126ba97
EC
113 MLX5_REG_PCAP = 0x5001,
114 MLX5_REG_PMTU = 0x5003,
115 MLX5_REG_PTYS = 0x5004,
116 MLX5_REG_PAOS = 0x5006,
3c2d18ef 117 MLX5_REG_PFCC = 0x5007,
efea389d 118 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
119 MLX5_REG_PPTB = 0x500b,
120 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
121 MLX5_REG_PMAOS = 0x5012,
122 MLX5_REG_PUDE = 0x5009,
123 MLX5_REG_PMPE = 0x5010,
124 MLX5_REG_PELC = 0x500e,
a124d13e 125 MLX5_REG_PVLC = 0x500f,
94cb1ebb 126 MLX5_REG_PCMR = 0x5041,
bb64143e 127 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 128 MLX5_REG_PPLM = 0x5023,
cfdcbcea 129 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
130 MLX5_REG_NODE_DESC = 0x6001,
131 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 132 MLX5_REG_MCIA = 0x9014,
da54d24e 133 MLX5_REG_MLCR = 0x902b,
eff8ea8f
FD
134 MLX5_REG_MTRC_CAP = 0x9040,
135 MLX5_REG_MTRC_CONF = 0x9041,
136 MLX5_REG_MTRC_STDB = 0x9042,
137 MLX5_REG_MTRC_CTRL = 0x9043,
4039049b 138 MLX5_REG_MPEIN = 0x9050,
8ed1a630 139 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
140 MLX5_REG_MTPPS = 0x9053,
141 MLX5_REG_MTPPSE = 0x9054,
5e022dd3 142 MLX5_REG_MPEGC = 0x9056,
a82e0b5b 143 MLX5_REG_MCQS = 0x9060,
47176289
OG
144 MLX5_REG_MCQI = 0x9061,
145 MLX5_REG_MCC = 0x9062,
146 MLX5_REG_MCDA = 0x9063,
cfdcbcea 147 MLX5_REG_MCAM = 0x907f,
bab58ba1 148 MLX5_REG_MIRC = 0x9162,
609b8272 149 MLX5_REG_RESOURCE_DUMP = 0xC000,
e126ba97
EC
150};
151
415a64aa
HN
152enum mlx5_qpts_trust_state {
153 MLX5_QPTS_TRUST_PCP = 1,
154 MLX5_QPTS_TRUST_DSCP = 2,
155};
156
341c5ee2
HN
157enum mlx5_dcbx_oper_mode {
158 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
159 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
160};
161
da7525d2
EBE
162enum {
163 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
164 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
165 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
166 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
167};
168
e420f0c0
HE
169enum mlx5_page_fault_resume_flags {
170 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
171 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
172 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
173 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
174};
175
e126ba97
EC
176enum dbg_rsc_type {
177 MLX5_DBG_RSC_QP,
178 MLX5_DBG_RSC_EQ,
179 MLX5_DBG_RSC_CQ,
180};
181
7ecf6d8f
BW
182enum port_state_policy {
183 MLX5_POLICY_DOWN = 0,
184 MLX5_POLICY_UP = 1,
185 MLX5_POLICY_FOLLOW = 2,
186 MLX5_POLICY_INVALID = 0xffffffff
187};
188
386e75af
HN
189enum mlx5_coredev_type {
190 MLX5_COREDEV_PF,
191 MLX5_COREDEV_VF
192};
193
e126ba97 194struct mlx5_field_desc {
e126ba97
EC
195 int i;
196};
197
198struct mlx5_rsc_debug {
199 struct mlx5_core_dev *dev;
200 void *object;
201 enum dbg_rsc_type type;
202 struct dentry *root;
203 struct mlx5_field_desc fields[0];
204};
205
206enum mlx5_dev_event {
58d180b3 207 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
6997b1c9 208 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
e126ba97
EC
209};
210
4c916a79 211enum mlx5_port_status {
6fa1bcab
AS
212 MLX5_PORT_UP = 1,
213 MLX5_PORT_DOWN = 2,
4c916a79
RS
214};
215
f7936ddd
EBE
216enum mlx5_cmdif_state {
217 MLX5_CMDIF_STATE_UNINITIALIZED,
218 MLX5_CMDIF_STATE_UP,
219 MLX5_CMDIF_STATE_DOWN,
220};
221
e126ba97
EC
222struct mlx5_cmd_first {
223 __be32 data[4];
224};
225
226struct mlx5_cmd_msg {
227 struct list_head list;
0ac3ea70 228 struct cmd_msg_cache *parent;
e126ba97
EC
229 u32 len;
230 struct mlx5_cmd_first first;
231 struct mlx5_cmd_mailbox *next;
232};
233
234struct mlx5_cmd_debug {
235 struct dentry *dbg_root;
e126ba97
EC
236 void *in_msg;
237 void *out_msg;
238 u8 status;
239 u16 inlen;
240 u16 outlen;
241};
242
0ac3ea70 243struct cmd_msg_cache {
e126ba97
EC
244 /* protect block chain allocations
245 */
246 spinlock_t lock;
247 struct list_head head;
0ac3ea70
MHY
248 unsigned int max_inbox_size;
249 unsigned int num_ent;
e126ba97
EC
250};
251
0ac3ea70
MHY
252enum {
253 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
254};
255
256struct mlx5_cmd_stats {
257 u64 sum;
258 u64 n;
259 struct dentry *root;
e126ba97
EC
260 /* protect command average calculations */
261 spinlock_t lock;
262};
263
264struct mlx5_cmd {
71edc69c
SM
265 struct mlx5_nb nb;
266
f7936ddd 267 enum mlx5_cmdif_state state;
64599cca
EC
268 void *cmd_alloc_buf;
269 dma_addr_t alloc_dma;
270 int alloc_size;
e126ba97
EC
271 void *cmd_buf;
272 dma_addr_t dma;
273 u16 cmdif_rev;
274 u8 log_sz;
275 u8 log_stride;
276 int max_reg_cmds;
277 int events;
278 u32 __iomem *vector;
279
280 /* protect command queue allocations
281 */
282 spinlock_t alloc_lock;
283
284 /* protect token allocations
285 */
286 spinlock_t token_lock;
287 u8 token;
288 unsigned long bitmask;
289 char wq_name[MLX5_CMD_WQ_MAX_NAME];
290 struct workqueue_struct *wq;
291 struct semaphore sem;
292 struct semaphore pages_sem;
293 int mode;
d43b7007 294 u16 allowed_opcode;
e126ba97 295 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 296 struct dma_pool *pool;
e126ba97 297 struct mlx5_cmd_debug dbg;
0ac3ea70 298 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
299 int checksum_disabled;
300 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
301};
302
303struct mlx5_port_caps {
304 int gid_table_len;
305 int pkey_table_len;
938fe83c 306 u8 ext_port_cap;
c43f1112 307 bool has_smi;
e126ba97
EC
308};
309
310struct mlx5_cmd_mailbox {
311 void *buf;
312 dma_addr_t dma;
313 struct mlx5_cmd_mailbox *next;
314};
315
316struct mlx5_buf_list {
317 void *buf;
318 dma_addr_t map;
319};
320
1c1b5228
TT
321struct mlx5_frag_buf {
322 struct mlx5_buf_list *frags;
323 int npages;
324 int size;
325 u8 page_shift;
326};
327
388ca8be 328struct mlx5_frag_buf_ctrl {
4972e6fa 329 struct mlx5_buf_list *frags;
388ca8be 330 u32 sz_m1;
8d71e818 331 u16 frag_sz_m1;
a0903622 332 u16 strides_offset;
388ca8be
YC
333 u8 log_sz;
334 u8 log_stride;
335 u8 log_frag_strides;
336};
337
3121e3c4
SG
338struct mlx5_core_psv {
339 u32 psv_idx;
340 struct psv_layout {
341 u32 pd;
342 u16 syndrome;
343 u16 reserved;
344 u16 bg;
345 u16 app_tag;
346 u32 ref_tag;
347 } psv;
348};
349
350struct mlx5_core_sig_ctx {
351 struct mlx5_core_psv psv_memory;
352 struct mlx5_core_psv psv_wire;
d5436ba0
SG
353 struct ib_sig_err err_item;
354 bool sig_status_checked;
355 bool sig_err_exists;
356 u32 sigerr_count;
3121e3c4 357};
e126ba97 358
aa8e08d2
AK
359enum {
360 MLX5_MKEY_MR = 1,
361 MLX5_MKEY_MW,
534fd7aa 362 MLX5_MKEY_INDIRECT_DEVX,
aa8e08d2
AK
363};
364
a606b0f6 365struct mlx5_core_mkey {
e126ba97
EC
366 u64 iova;
367 u64 size;
368 u32 key;
369 u32 pd;
aa8e08d2 370 u32 type;
e126ba97
EC
371};
372
d9aaed83
AK
373#define MLX5_24BIT_MASK ((1 << 24) - 1)
374
5903325a 375enum mlx5_res_type {
e2013b21 376 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
377 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
378 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
379 MLX5_RES_SRQ = 3,
380 MLX5_RES_XSRQ = 4,
5b3ec3fc 381 MLX5_RES_XRQ = 5,
57cda166 382 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
5903325a
EC
383};
384
385struct mlx5_core_rsc_common {
386 enum mlx5_res_type res;
94f3e14e 387 refcount_t refcount;
5903325a
EC
388 struct completion free;
389};
390
a6d51b68 391struct mlx5_uars_page {
e126ba97 392 void __iomem *map;
a6d51b68
EC
393 bool wc;
394 u32 index;
395 struct list_head list;
396 unsigned int bfregs;
397 unsigned long *reg_bitmap; /* for non fast path bf regs */
398 unsigned long *fp_bitmap;
399 unsigned int reg_avail;
400 unsigned int fp_avail;
401 struct kref ref_count;
402 struct mlx5_core_dev *mdev;
e126ba97
EC
403};
404
a6d51b68
EC
405struct mlx5_bfreg_head {
406 /* protect blue flame registers allocations */
407 struct mutex lock;
408 struct list_head list;
409};
410
411struct mlx5_bfreg_data {
412 struct mlx5_bfreg_head reg_head;
413 struct mlx5_bfreg_head wc_head;
414};
415
416struct mlx5_sq_bfreg {
417 void __iomem *map;
418 struct mlx5_uars_page *up;
419 bool wc;
420 u32 index;
421 unsigned int offset;
422};
e126ba97
EC
423
424struct mlx5_core_health {
425 struct health_buffer __iomem *health;
426 __be32 __iomem *health_counter;
427 struct timer_list timer;
e126ba97
EC
428 u32 prev;
429 int miss_counter;
d1bf0e2c 430 u8 synd;
63cbc552 431 u32 fatal_error;
8b9d8baa 432 u32 crdump_size;
05ac2c0b
MHY
433 /* wq spinlock to synchronize draining */
434 spinlock_t wq_lock;
ac6ea6e8 435 struct workqueue_struct *wq;
05ac2c0b 436 unsigned long flags;
b3bd076f 437 struct work_struct fatal_report_work;
d1bf0e2c 438 struct work_struct report_work;
04c0c1ab 439 struct delayed_work recover_work;
1e34f3ef 440 struct devlink_health_reporter *fw_reporter;
96c82cdf 441 struct devlink_health_reporter *fw_fatal_reporter;
e126ba97
EC
442};
443
e126ba97 444struct mlx5_qp_table {
451be51c 445 struct notifier_block nb;
221c14f3 446
e126ba97
EC
447 /* protect radix tree
448 */
449 spinlock_t lock;
450 struct radix_tree_root tree;
451};
452
fc50db98
EC
453struct mlx5_vf_context {
454 int enabled;
7ecf6d8f
BW
455 u64 port_guid;
456 u64 node_guid;
4bbd4923
DG
457 /* Valid bits are used to validate administrative guid only.
458 * Enabled after ndo_set_vf_guid
459 */
460 u8 port_guid_valid:1;
461 u8 node_guid_valid:1;
7ecf6d8f 462 enum port_state_policy policy;
fc50db98
EC
463};
464
465struct mlx5_core_sriov {
466 struct mlx5_vf_context *vfs_ctx;
467 int num_vfs;
86eec50b 468 u16 max_vfs;
fc50db98
EC
469};
470
558101f1
GT
471struct mlx5_fc_pool {
472 struct mlx5_core_dev *dev;
473 struct mutex pool_lock; /* protects pool lists */
474 struct list_head fully_used;
475 struct list_head partially_used;
476 struct list_head unused;
477 int available_fcs;
478 int used_fcs;
479 int threshold;
480};
481
43a335e0 482struct mlx5_fc_stats {
12d6066c
VB
483 spinlock_t counters_idr_lock; /* protects counters_idr */
484 struct idr counters_idr;
9aff93d7 485 struct list_head counters;
83033688 486 struct llist_head addlist;
6e5e2283 487 struct llist_head dellist;
43a335e0
AV
488
489 struct workqueue_struct *wq;
490 struct delayed_work work;
491 unsigned long next_query;
f6dfb4c3 492 unsigned long sampling_interval; /* jiffies */
6f06e04b 493 u32 *bulk_query_out;
558101f1 494 struct mlx5_fc_pool fc_pool;
43a335e0
AV
495};
496
69c1280b 497struct mlx5_events;
eeb66cdb 498struct mlx5_mpfs;
073bb189 499struct mlx5_eswitch;
7907f23a 500struct mlx5_lag;
fadd59fc 501struct mlx5_devcom;
f2f3df55 502struct mlx5_eq_table;
561aa15a 503struct mlx5_irq_table;
073bb189 504
05d3ac97
BW
505struct mlx5_rate_limit {
506 u32 rate;
507 u32 max_burst_sz;
508 u16 typical_pkt_sz;
509};
510
1466cc5b 511struct mlx5_rl_entry {
1326034b
YH
512 u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
513 u16 index;
514 u64 refcount;
515 u16 uid;
516 u8 dedicated : 1;
1466cc5b
YP
517};
518
519struct mlx5_rl_table {
520 /* protect rate limit table */
521 struct mutex rl_lock;
522 u16 max_size;
523 u32 max_rate;
524 u32 min_rate;
525 struct mlx5_rl_entry *rl_entry;
526};
527
80f09dfc
MG
528struct mlx5_core_roce {
529 struct mlx5_flow_table *ft;
530 struct mlx5_flow_group *fg;
531 struct mlx5_flow_handle *allow_rule;
532};
533
e126ba97 534struct mlx5_priv {
561aa15a
YA
535 /* IRQ table valid only for real pci devices PF or VF */
536 struct mlx5_irq_table *irq_table;
f2f3df55 537 struct mlx5_eq_table *eq_table;
e126ba97
EC
538
539 /* pages stuff */
0cf53c12 540 struct mlx5_nb pg_nb;
e126ba97
EC
541 struct workqueue_struct *pg_wq;
542 struct rb_root page_root;
543 int fw_pages;
6aec21f6 544 atomic_t reg_pages;
bf0bf77f 545 struct list_head free_list;
fc50db98 546 int vfs_pages;
591905ba 547 int peer_pf_pages;
e126ba97
EC
548
549 struct mlx5_core_health health;
550
e126ba97
EC
551 /* start: qp staff */
552 struct mlx5_qp_table qp_table;
553 struct dentry *qp_debugfs;
554 struct dentry *eq_debugfs;
555 struct dentry *cq_debugfs;
556 struct dentry *cmdif_debugfs;
557 /* end: qp staff */
558
e126ba97 559 /* start: alloc staff */
311c7c71
SM
560 /* protect buffer alocation according to numa node */
561 struct mutex alloc_mutex;
562 int numa_node;
563
e126ba97
EC
564 struct mutex pgdir_mutex;
565 struct list_head pgdir_list;
566 /* end: alloc staff */
567 struct dentry *dbg_root;
568
9603b61d
JM
569 struct list_head dev_list;
570 struct list_head ctx_list;
571 spinlock_t ctx_lock;
02039fb6 572 struct mlx5_events *events;
97834eba 573
fba53f7b 574 struct mlx5_flow_steering *steering;
eeb66cdb 575 struct mlx5_mpfs *mpfs;
073bb189 576 struct mlx5_eswitch *eswitch;
fc50db98 577 struct mlx5_core_sriov sriov;
7907f23a 578 struct mlx5_lag *lag;
fadd59fc 579 struct mlx5_devcom *devcom;
80f09dfc 580 struct mlx5_core_roce roce;
43a335e0 581 struct mlx5_fc_stats fc_stats;
1466cc5b 582 struct mlx5_rl_table rl_table;
d4eb4cd7 583
a6d51b68 584 struct mlx5_bfreg_data bfregs;
01187175 585 struct mlx5_uars_page *uar;
e126ba97
EC
586};
587
89d44f0a 588enum mlx5_device_state {
3e5b72ac 589 MLX5_DEVICE_STATE_UNINITIALIZED,
89d44f0a
MD
590 MLX5_DEVICE_STATE_UP,
591 MLX5_DEVICE_STATE_INTERNAL_ERROR,
592};
593
594enum mlx5_interface_state {
b3cb5388 595 MLX5_INTERFACE_STATE_UP = BIT(0),
89d44f0a
MD
596};
597
598enum mlx5_pci_status {
599 MLX5_PCI_STATUS_DISABLED,
600 MLX5_PCI_STATUS_ENABLED,
601};
602
d9aaed83
AK
603enum mlx5_pagefault_type_flags {
604 MLX5_PFAULT_REQUESTOR = 1 << 0,
605 MLX5_PFAULT_WRITE = 1 << 1,
606 MLX5_PFAULT_RDMA = 1 << 2,
607};
608
b50d292b 609struct mlx5_td {
80a2a902
YA
610 /* protects tirs list changes while tirs refresh */
611 struct mutex list_lock;
b50d292b
HHZ
612 struct list_head tirs_list;
613 u32 tdn;
614};
615
616struct mlx5e_resources {
b50d292b
HHZ
617 u32 pdn;
618 struct mlx5_td td;
619 struct mlx5_core_mkey mkey;
aff26157 620 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
621};
622
c9b9dcb4
AL
623enum mlx5_sw_icm_type {
624 MLX5_SW_ICM_TYPE_STEERING,
625 MLX5_SW_ICM_TYPE_HEADER_MODIFY,
626};
627
52ec462e
IT
628#define MLX5_MAX_RESERVED_GIDS 8
629
630struct mlx5_rsvd_gids {
631 unsigned int start;
632 unsigned int count;
633 struct ida ida;
634};
635
7c39afb3
FD
636#define MAX_PIN_NUM 8
637struct mlx5_pps {
638 u8 pin_caps[MAX_PIN_NUM];
639 struct work_struct out_work;
640 u64 start[MAX_PIN_NUM];
641 u8 enabled;
642};
643
644struct mlx5_clock {
41069256
SM
645 struct mlx5_core_dev *mdev;
646 struct mlx5_nb pps_nb;
64109f1d 647 seqlock_t lock;
7c39afb3
FD
648 struct cyclecounter cycles;
649 struct timecounter tc;
650 struct hwtstamp_config hwtstamp_config;
651 u32 nominal_c_mult;
652 unsigned long overflow_period;
653 struct delayed_work overflow_work;
654 struct ptp_clock *ptp;
655 struct ptp_clock_info ptp_info;
656 struct mlx5_pps pps_info;
657};
658
c9b9dcb4 659struct mlx5_dm;
f53aaa31 660struct mlx5_fw_tracer;
358aa5ce 661struct mlx5_vxlan;
0ccc171e 662struct mlx5_geneve;
87175120 663struct mlx5_hv_vhca;
f53aaa31 664
c9b9dcb4
AL
665#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
666#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
667
e126ba97 668struct mlx5_core_dev {
27b942fb 669 struct device *device;
386e75af 670 enum mlx5_coredev_type coredev_type;
e126ba97 671 struct pci_dev *pdev;
89d44f0a
MD
672 /* sync pci state */
673 struct mutex pci_status_mutex;
674 enum mlx5_pci_status pci_status;
e126ba97
EC
675 u8 rev_id;
676 char board_id[MLX5_BOARD_ID_LEN];
677 struct mlx5_cmd cmd;
938fe83c 678 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 679 struct {
701052c5
GP
680 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
681 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561 682 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
932ef155 683 u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 684 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 685 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
591905ba 686 u8 embedded_cpu;
71862561 687 } caps;
59c9d35e 688 u64 sys_image_guid;
e126ba97
EC
689 phys_addr_t iseg_base;
690 struct mlx5_init_seg __iomem *iseg;
aa8106f1 691 phys_addr_t bar_addr;
89d44f0a
MD
692 enum mlx5_device_state state;
693 /* sync interface state */
694 struct mutex intf_state_mutex;
5fc7197d 695 unsigned long intf_state;
e126ba97
EC
696 struct mlx5_priv priv;
697 struct mlx5_profile *profile;
698 atomic_t num_qps;
f62b8bb8 699 u32 issi;
b50d292b 700 struct mlx5e_resources mlx5e_res;
c9b9dcb4 701 struct mlx5_dm *dm;
358aa5ce 702 struct mlx5_vxlan *vxlan;
0ccc171e 703 struct mlx5_geneve *geneve;
52ec462e
IT
704 struct {
705 struct mlx5_rsvd_gids reserved_gids;
734dc065 706 u32 roce_en;
52ec462e 707 } roce;
e29341fb
IT
708#ifdef CONFIG_MLX5_FPGA
709 struct mlx5_fpga_device *fpga;
5a7b27eb 710#endif
7c39afb3 711 struct mlx5_clock clock;
24d33d2c 712 struct mlx5_ib_clock_info *clock_info;
f53aaa31 713 struct mlx5_fw_tracer *tracer;
12206b17 714 struct mlx5_rsc_dump *rsc_dump;
b25bbc2f 715 u32 vsc_addr;
87175120 716 struct mlx5_hv_vhca *hv_vhca;
e126ba97
EC
717};
718
719struct mlx5_db {
720 __be32 *db;
721 union {
722 struct mlx5_db_pgdir *pgdir;
723 struct mlx5_ib_user_db_page *user_page;
724 } u;
725 dma_addr_t dma;
726 int index;
727};
728
e126ba97
EC
729enum {
730 MLX5_COMP_EQ_SIZE = 1024,
731};
732
adb0c954
SM
733enum {
734 MLX5_PTYS_IB = 1 << 0,
735 MLX5_PTYS_EN = 1 << 2,
736};
737
e126ba97
EC
738typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
739
73dd3a48
MHY
740enum {
741 MLX5_CMD_ENT_STATE_PENDING_COMP,
742};
743
e126ba97 744struct mlx5_cmd_work_ent {
73dd3a48 745 unsigned long state;
e126ba97
EC
746 struct mlx5_cmd_msg *in;
747 struct mlx5_cmd_msg *out;
746b5583
EC
748 void *uout;
749 int uout_size;
e126ba97 750 mlx5_cmd_cbk_t callback;
65ee6708 751 struct delayed_work cb_timeout_work;
e126ba97 752 void *context;
746b5583 753 int idx;
17d00e83 754 struct completion handling;
e126ba97
EC
755 struct completion done;
756 struct mlx5_cmd *cmd;
757 struct work_struct work;
758 struct mlx5_cmd_layout *lay;
759 int ret;
760 int page_queue;
761 u8 status;
762 u8 token;
14a70046
TG
763 u64 ts1;
764 u64 ts2;
746b5583 765 u16 op;
4525abea 766 bool polling;
e126ba97
EC
767};
768
769struct mlx5_pas {
770 u64 pa;
771 u8 log_sz;
772};
773
707c4602
MD
774enum phy_port_state {
775 MLX5_AAA_111
776};
777
778struct mlx5_hca_vport_context {
779 u32 field_select;
780 bool sm_virt_aware;
781 bool has_smi;
782 bool has_raw;
783 enum port_state_policy policy;
784 enum phy_port_state phys_state;
785 enum ib_port_state vport_state;
786 u8 port_physical_state;
787 u64 sys_image_guid;
788 u64 port_guid;
789 u64 node_guid;
790 u32 cap_mask1;
791 u32 cap_mask1_perm;
4106a758
MG
792 u16 cap_mask2;
793 u16 cap_mask2_perm;
707c4602
MD
794 u16 lid;
795 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
796 u8 lmc;
797 u8 subnet_timeout;
798 u16 sm_lid;
799 u8 sm_sl;
800 u16 qkey_violation_counter;
801 u16 pkey_violation_counter;
802 bool grh_required;
803};
804
388ca8be 805static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
e126ba97 806{
388ca8be 807 return buf->frags->buf + offset;
e126ba97
EC
808}
809
e126ba97
EC
810#define STRUCT_FIELD(header, field) \
811 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
812 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
813
e126ba97
EC
814static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
815{
816 return pci_get_drvdata(pdev);
817}
818
819extern struct dentry *mlx5_debugfs_root;
820
821static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
822{
823 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
824}
825
826static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
827{
828 return ioread32be(&dev->iseg->fw_rev) >> 16;
829}
830
831static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
832{
833 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
834}
835
836static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
837{
838 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
839}
840
3bcdb17a
SG
841static inline u32 mlx5_base_mkey(const u32 key)
842{
843 return key & 0xffffff00u;
844}
845
4972e6fa
TT
846static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
847 u8 log_stride, u8 log_sz,
a0903622 848 u16 strides_offset,
d7037ad7 849 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 850{
4972e6fa 851 fbc->frags = frags;
3a2f7033
TT
852 fbc->log_stride = log_stride;
853 fbc->log_sz = log_sz;
388ca8be
YC
854 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
855 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
856 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
857 fbc->strides_offset = strides_offset;
858}
859
4972e6fa
TT
860static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
861 u8 log_stride, u8 log_sz,
d7037ad7
TT
862 struct mlx5_frag_buf_ctrl *fbc)
863{
4972e6fa 864 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
865}
866
388ca8be
YC
867static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
868 u32 ix)
869{
d7037ad7
TT
870 unsigned int frag;
871
872 ix += fbc->strides_offset;
873 frag = ix >> fbc->log_frag_strides;
388ca8be 874
4972e6fa 875 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
876}
877
37fdffb2
TT
878static inline u32
879mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
880{
881 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
882
883 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
884}
885
d43b7007
EBE
886enum {
887 CMD_ALLOWED_OPCODE_ALL,
888};
889
e126ba97
EC
890int mlx5_cmd_init(struct mlx5_core_dev *dev);
891void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
f7936ddd
EBE
892void mlx5_cmd_set_state(struct mlx5_core_dev *dev,
893 enum mlx5_cmdif_state cmdif_state);
e126ba97
EC
894void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
895void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
d43b7007 896void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
c4f287c4 897
e355477e
JG
898struct mlx5_async_ctx {
899 struct mlx5_core_dev *dev;
900 atomic_t num_inflight;
901 struct wait_queue_head wait;
902};
903
904struct mlx5_async_work;
905
906typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
907
908struct mlx5_async_work {
909 struct mlx5_async_ctx *ctx;
910 mlx5_async_cbk_t user_callback;
911};
912
913void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
914 struct mlx5_async_ctx *ctx);
915void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
916int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
917 void *out, int out_size, mlx5_async_cbk_t callback,
918 struct mlx5_async_work *work);
919
e126ba97
EC
920int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
921 int out_size);
4525abea
MD
922int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
923 void *out, int out_size);
c4f287c4
SM
924void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
925
926int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
927int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
928int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
52c368dc 929void mlx5_health_flush(struct mlx5_core_dev *dev);
ac6ea6e8
EC
930void mlx5_health_cleanup(struct mlx5_core_dev *dev);
931int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 932void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 933void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
05ac2c0b 934void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 935void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
388ca8be
YC
936int mlx5_buf_alloc(struct mlx5_core_dev *dev,
937 int size, struct mlx5_frag_buf *buf);
938void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1c1b5228
TT
939int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
940 struct mlx5_frag_buf *buf, int node);
941void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
942struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
943 gfp_t flags, int npages);
944void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
945 struct mlx5_cmd_mailbox *head);
a606b0f6
MB
946int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
947 struct mlx5_core_mkey *mkey,
ec22eb53 948 u32 *in, int inlen);
a606b0f6
MB
949int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
950 struct mlx5_core_mkey *mkey);
951int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 952 u32 *out, int outlen);
e126ba97
EC
953int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
954int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
0cf53c12 955int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 956void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 957void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97
EC
958void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
959void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
591905ba 960 s32 npages, bool ec_function);
cd23b14b 961int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
962int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
963void mlx5_register_debugfs(void);
964void mlx5_unregister_debugfs(void);
388ca8be
YC
965
966void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
1c1b5228 967void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
0b6e26ce
DT
968int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
969 unsigned int *irqn);
e126ba97
EC
970int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
971int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
972
9f818c8a 973void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
e126ba97
EC
974void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
975int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
976 int size_in, void *data_out, int size_out,
977 u16 reg_num, int arg, int write);
adb0c954 978
e126ba97 979int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
980int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
981 int node);
e126ba97
EC
982void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
983
e126ba97 984const char *mlx5_command_str(int command);
9f818c8a 985void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 986void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
987int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
988 int npsvs, u32 *sig_index);
989int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 990void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
991int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
992 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
993int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
994 u8 port_num, void *out, size_t sz);
e126ba97 995
1466cc5b
YP
996int mlx5_init_rl_table(struct mlx5_core_dev *dev);
997void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
998int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
999 struct mlx5_rate_limit *rl);
1000void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 1001bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1326034b
YH
1002int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
1003 bool dedicated_entry, u16 *index);
1004void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
05d3ac97
BW
1005bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1006 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
1007int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1008 bool map_wc, bool fast_path);
1009void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1010
f2f3df55
SM
1011unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1012struct cpumask *
1013mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
1014unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1015int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1016 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1017 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1018
e3297246
EC
1019static inline int fw_initializing(struct mlx5_core_dev *dev)
1020{
1021 return ioread32be(&dev->iseg->initializing) >> 31;
1022}
1023
e126ba97
EC
1024static inline u32 mlx5_mkey_to_idx(u32 mkey)
1025{
1026 return mkey >> 8;
1027}
1028
1029static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1030{
1031 return mkey_idx << 8;
1032}
1033
746b5583
EC
1034static inline u8 mlx5_mkey_variant(u32 mkey)
1035{
1036 return mkey & 0xff;
1037}
1038
e126ba97
EC
1039enum {
1040 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1041 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1042};
1043
1044enum {
8b7ff7f3 1045 MR_CACHE_LAST_STD_ENTRY = 20,
81713d37
AK
1046 MLX5_IMR_MTT_CACHE_ENTRY,
1047 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1048 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1049};
1050
64613d94
SM
1051enum {
1052 MLX5_INTERFACE_PROTOCOL_IB = 0,
1053 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1054};
1055
9603b61d
JM
1056struct mlx5_interface {
1057 void * (*add)(struct mlx5_core_dev *dev);
1058 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1059 int (*attach)(struct mlx5_core_dev *dev, void *context);
1060 void (*detach)(struct mlx5_core_dev *dev, void *context);
64613d94 1061 int protocol;
9603b61d
JM
1062 struct list_head list;
1063};
1064
1065int mlx5_register_interface(struct mlx5_interface *intf);
1066void mlx5_unregister_interface(struct mlx5_interface *intf);
20902be4
SM
1067int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1068int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
c0670781
YH
1069int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1070int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
20902be4 1071
211e6c80 1072int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1073
3bc34f3b
AH
1074int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1075int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7c34ec19
AH
1076bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1077bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
724b509c 1078bool mlx5_lag_is_multipath(struct mlx5_core_dev *dev);
7907f23a 1079bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1080struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
71a0ff65
MD
1081int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1082 u64 *values,
1083 int num_counters,
1084 size_t *offsets);
01187175
EC
1085struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1086void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
c9b9dcb4
AL
1087int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1088 u64 length, u16 uid, phys_addr_t *addr, u32 *obj_id);
1089int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1090 u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
7907f23a 1091
f6a8a19b 1092#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1093struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1094 struct ib_device *ibdev,
1095 const char *name,
1096 void (*setup)(struct net_device *));
693dfd5a 1097#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1098int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1099 struct ib_device *device,
1100 struct rdma_netdev_alloc_params *params);
693dfd5a 1101
e126ba97
EC
1102struct mlx5_profile {
1103 u64 mask;
f241e749 1104 u8 log_max_qp;
e126ba97
EC
1105 struct {
1106 int size;
1107 int limit;
1108 } mr_cache[MAX_MR_CACHE_ENTRIES];
1109};
1110
fc50db98
EC
1111enum {
1112 MLX5_PCI_DEV_IS_VF = 1 << 0,
1113};
1114
2752b823 1115static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
fc50db98 1116{
386e75af 1117 return dev->coredev_type == MLX5_COREDEV_PF;
fc50db98
EC
1118}
1119
e53a9d26
PP
1120static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1121{
1122 return dev->coredev_type == MLX5_COREDEV_VF;
1123}
1124
591905ba
BW
1125static inline bool mlx5_core_is_ecpf(struct mlx5_core_dev *dev)
1126{
1127 return dev->caps.embedded_cpu;
1128}
1129
2752b823
PP
1130static inline bool
1131mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
7f0d11c7
BW
1132{
1133 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1134}
1135
2752b823 1136static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
81cd229c
BW
1137{
1138 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1139}
1140
2752b823 1141static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
feb39369 1142{
86eec50b 1143 return dev->priv.sriov.max_vfs;
feb39369
BW
1144}
1145
707c4602
MD
1146static inline int mlx5_get_gid_table_len(u16 param)
1147{
1148 if (param > 4) {
1149 pr_warn("gid table length is zero\n");
1150 return 0;
1151 }
1152
1153 return 8 * (1 << param);
1154}
1155
1466cc5b
YP
1156static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1157{
1158 return !!(dev->priv.rl_table.max_size);
1159}
1160
32f69e4b
DJ
1161static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1162{
1163 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1164 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1165}
1166
1167static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1168{
1169 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1170}
1171
1172static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1173{
1174 return mlx5_core_is_mp_slave(dev) ||
1175 mlx5_core_is_mp_master(dev);
1176}
1177
7fd8aefb
DJ
1178static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1179{
32f69e4b
DJ
1180 if (!mlx5_core_mp_enabled(dev))
1181 return 1;
1182
1183 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1184}
1185
020446e0
EC
1186enum {
1187 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1188};
1189
cc9defcb
MG
1190static inline bool mlx5_is_roce_enabled(struct mlx5_core_dev *dev)
1191{
1192 struct devlink *devlink = priv_to_devlink(dev);
1193 union devlink_param_value val;
1194
1195 devlink_param_driverinit_value_get(devlink,
1196 DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE,
1197 &val);
1198 return val.vbool;
1199}
1200
e126ba97 1201#endif /* MLX5_DRIVER_H */