]> git.ipfire.org Git - thirdparty/linux.git/blame - include/linux/pci.h
PCI/ASPM: Calculate LTR_L1.2_THRESHOLD from device characteristics
[thirdparty/linux.git] / include / linux / pci.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
1da177e4
LT
2/*
3 * pci.h
4 *
5 * PCI defines and function prototypes
6 * Copyright 1994, Drew Eckhardt
7 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 *
9 * For more information, please consult the following manuals (look at
10 * http://www.pcisig.com/ for how to get them):
11 *
12 * PCI BIOS Specification
13 * PCI Local Bus Specification
14 * PCI to PCI Bridge Specification
15 * PCI System Design Guide
16 */
1da177e4
LT
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
1da177e4 20
778382e0
DW
21#include <linux/mod_devicetable.h>
22
1da177e4 23#include <linux/types.h>
98db6f19 24#include <linux/init.h>
1da177e4
LT
25#include <linux/ioport.h>
26#include <linux/list.h>
4a7fb636 27#include <linux/compiler.h>
1da177e4 28#include <linux/errno.h>
f46753c5 29#include <linux/kobject.h>
60063497 30#include <linux/atomic.h>
1da177e4 31#include <linux/device.h>
704e8953 32#include <linux/interrupt.h>
1388cc96 33#include <linux/io.h>
14d76b68 34#include <linux/resource_ext.h>
607ca46e 35#include <uapi/linux/pci.h>
1da177e4 36
7e7a43c3
AB
37#include <linux/pci_ids.h>
38
85467136
SK
39/*
40 * The PCI interface treats multi-function devices as independent
41 * devices. The slot/function address of each device is encoded
42 * in a single byte as follows:
43 *
44 * 7:3 = slot
45 * 2:0 = function
f7625980
BH
46 *
47 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 48 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 49 * the following kernel-only defines are being added here.
85467136 50 */
63ddc0b8 51#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
52/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
53#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
54
f46753c5
AC
55/* pci_slot represents a physical slot */
56struct pci_slot {
57 struct pci_bus *bus; /* The bus this slot is on */
58 struct list_head list; /* node in list of slots on this bus */
59 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
60 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
61 struct kobject kobj;
62};
63
0ad772ec
AC
64static inline const char *pci_slot_name(const struct pci_slot *slot)
65{
66 return kobject_name(&slot->kobj);
67}
68
1da177e4
LT
69/* File state for mmap()s on /proc/bus/pci/X/Y */
70enum pci_mmap_state {
71 pci_mmap_io,
72 pci_mmap_mem
73};
74
fde09c6d
YZ
75/*
76 * For PCI devices, the region numbers are assigned this way:
77 */
78enum {
79 /* #0-5: standard PCI resources */
80 PCI_STD_RESOURCES,
81 PCI_STD_RESOURCE_END = 5,
82
83 /* #6: expansion ROM resource */
84 PCI_ROM_RESOURCE,
85
d1b054da
YZ
86 /* device specific resources */
87#ifdef CONFIG_PCI_IOV
88 PCI_IOV_RESOURCES,
89 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
90#endif
91
fde09c6d
YZ
92 /* resources assigned to buses behind the bridge */
93#define PCI_BRIDGE_RESOURCE_NUM 4
94
95 PCI_BRIDGE_RESOURCES,
96 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
97 PCI_BRIDGE_RESOURCE_NUM - 1,
98
99 /* total resources associated with a PCI device */
100 PCI_NUM_RESOURCES,
101
102 /* preserve this for compatibility */
cda57bf9 103 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 104};
1da177e4 105
b352baf1
PB
106/**
107 * enum pci_interrupt_pin - PCI INTx interrupt values
108 * @PCI_INTERRUPT_UNKNOWN: Unknown or unassigned interrupt
109 * @PCI_INTERRUPT_INTA: PCI INTA pin
110 * @PCI_INTERRUPT_INTB: PCI INTB pin
111 * @PCI_INTERRUPT_INTC: PCI INTC pin
112 * @PCI_INTERRUPT_INTD: PCI INTD pin
113 *
114 * Corresponds to values for legacy PCI INTx interrupts, as can be found in the
115 * PCI_INTERRUPT_PIN register.
116 */
117enum pci_interrupt_pin {
118 PCI_INTERRUPT_UNKNOWN,
119 PCI_INTERRUPT_INTA,
120 PCI_INTERRUPT_INTB,
121 PCI_INTERRUPT_INTC,
122 PCI_INTERRUPT_INTD,
123};
124
125/* The number of legacy PCI INTx interrupts */
126#define PCI_NUM_INTX 4
127
224abb67
BH
128/*
129 * pci_power_t values must match the bits in the Capabilities PME_Support
130 * and Control/Status PowerState fields in the Power Management capability.
131 */
1da177e4
LT
132typedef int __bitwise pci_power_t;
133
4352dfd5
GKH
134#define PCI_D0 ((pci_power_t __force) 0)
135#define PCI_D1 ((pci_power_t __force) 1)
136#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
137#define PCI_D3hot ((pci_power_t __force) 3)
138#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 139#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 140#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 141
00240c38
AS
142/* Remember to update this when the list above changes! */
143extern const char *pci_power_names[];
144
145static inline const char *pci_power_name(pci_power_t state)
146{
9661e783 147 return pci_power_names[1 + (__force int) state];
00240c38
AS
148}
149
448bd857
HY
150#define PCI_PM_D2_DELAY 200
151#define PCI_PM_D3_WAIT 10
152#define PCI_PM_D3COLD_WAIT 100
153#define PCI_PM_BUS_WAIT 50
aa8c6c93 154
392a1ce7
LV
155/** The pci_channel state describes connectivity between the CPU and
156 * the pci device. If some PCI bus between here and the pci device
157 * has crashed or locked up, this info is reflected here.
158 */
159typedef unsigned int __bitwise pci_channel_state_t;
160
161enum pci_channel_state {
162 /* I/O channel is in normal state */
163 pci_channel_io_normal = (__force pci_channel_state_t) 1,
164
165 /* I/O to channel is blocked */
166 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
167
168 /* PCI card is dead */
169 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
170};
171
f7bdd12d
BK
172typedef unsigned int __bitwise pcie_reset_state_t;
173
174enum pcie_reset_state {
175 /* Reset is NOT asserted (Use to deassert reset) */
176 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
177
f7625980 178 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
179 pcie_warm_reset = (__force pcie_reset_state_t) 2,
180
f7625980 181 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
182 pcie_hot_reset = (__force pcie_reset_state_t) 3
183};
184
ba698ad4
DM
185typedef unsigned short __bitwise pci_dev_flags_t;
186enum pci_dev_flags {
187 /* INTX_DISABLE in PCI_COMMAND register disables MSI
188 * generation too.
189 */
6b121592 190 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 191 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 192 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 193 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 194 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 195 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 196 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
197 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
198 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
199 /* Do not use bus resets for device */
200 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
201 /* Do not use PM reset even if device advertises NoSoftRst- */
202 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
203 /* Get VPD from function 0 VPD */
204 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ffff8858
J
205 /* a non-root bridge where translation occurs, stop alias search here */
206 PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT = (__force pci_dev_flags_t) (1 << 9),
f65fd1aa
SN
207 /* Do not use FLR even if device advertises PCI_AF_CAP */
208 PCI_DEV_FLAGS_NO_FLR_RESET = (__force pci_dev_flags_t) (1 << 10),
a99b646a 209 /* Don't use Relaxed Ordering for TLPs directed at this device */
c2eac4d3 210 PCI_DEV_FLAGS_NO_RELAXED_ORDERING = (__force pci_dev_flags_t) (1 << 11),
ba698ad4
DM
211};
212
e1d3a908
SA
213enum pci_irq_reroute_variant {
214 INTEL_IRQ_REROUTE_VARIANT = 1,
215 MAX_IRQ_REROUTE_VARIANTS = 3
216};
217
6e325a62
MT
218typedef unsigned short __bitwise pci_bus_flags_t;
219enum pci_bus_flags {
032c3d86
JD
220 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
221 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
222 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
6e325a62
MT
223};
224
59da381e
JK
225/* These values come from the PCI Express Spec */
226enum pcie_link_width {
227 PCIE_LNK_WIDTH_RESRV = 0x00,
228 PCIE_LNK_X1 = 0x01,
229 PCIE_LNK_X2 = 0x02,
230 PCIE_LNK_X4 = 0x04,
231 PCIE_LNK_X8 = 0x08,
232 PCIE_LNK_X12 = 0x0C,
233 PCIE_LNK_X16 = 0x10,
234 PCIE_LNK_X32 = 0x20,
235 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
236};
237
536c8cb4
MW
238/* Based on the PCI Hotplug Spec, but some values are made up by us */
239enum pci_bus_speed {
240 PCI_SPEED_33MHz = 0x00,
241 PCI_SPEED_66MHz = 0x01,
242 PCI_SPEED_66MHz_PCIX = 0x02,
243 PCI_SPEED_100MHz_PCIX = 0x03,
244 PCI_SPEED_133MHz_PCIX = 0x04,
245 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
246 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
247 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
248 PCI_SPEED_66MHz_PCIX_266 = 0x09,
249 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
250 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
251 AGP_UNKNOWN = 0x0c,
252 AGP_1X = 0x0d,
253 AGP_2X = 0x0e,
254 AGP_4X = 0x0f,
255 AGP_8X = 0x10,
536c8cb4
MW
256 PCI_SPEED_66MHz_PCIX_533 = 0x11,
257 PCI_SPEED_100MHz_PCIX_533 = 0x12,
258 PCI_SPEED_133MHz_PCIX_533 = 0x13,
259 PCIE_SPEED_2_5GT = 0x14,
260 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 261 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
262 PCI_SPEED_UNKNOWN = 0xff,
263};
264
24a4742f 265struct pci_cap_saved_data {
fd0f7f73
AW
266 u16 cap_nr;
267 bool cap_extended;
24a4742f 268 unsigned int size;
41017f0c
SL
269 u32 data[0];
270};
271
24a4742f
AW
272struct pci_cap_saved_state {
273 struct hlist_node next;
274 struct pci_cap_saved_data cap;
275};
276
402723ad 277struct irq_affinity;
7d715a6c 278struct pcie_link_state;
ee69439c 279struct pci_vpd;
d1b054da 280struct pci_sriov;
302b4215 281struct pci_ats;
ee69439c 282
1da177e4
LT
283/*
284 * The pci_dev structure is used to describe PCI devices.
285 */
286struct pci_dev {
1da177e4
LT
287 struct list_head bus_list; /* node in per-bus list */
288 struct pci_bus *bus; /* bus this device is on */
289 struct pci_bus *subordinate; /* bus this device bridges to */
290
291 void *sysdata; /* hook for sys-specific extension */
292 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 293 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
294
295 unsigned int devfn; /* encoded device & function index */
296 unsigned short vendor;
297 unsigned short device;
298 unsigned short subsystem_vendor;
299 unsigned short subsystem_device;
300 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 301 u8 revision; /* PCI revision, low byte of class word */
1da177e4 302 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
66b80809
KB
303#ifdef CONFIG_PCIEAER
304 u16 aer_cap; /* AER capability offset */
305#endif
f7625980 306 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
307 u8 msi_cap; /* MSI capability offset */
308 u8 msix_cap; /* MSI-X capability offset */
f7625980 309 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 310 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
311 u8 pin; /* which interrupt pin this device uses */
312 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
338c3149 313 unsigned long *dma_alias_mask;/* mask of enabled devfn aliases */
1da177e4
LT
314
315 struct pci_driver *driver; /* which driver has allocated this device */
316 u64 dma_mask; /* Mask of the bits of bus address this
317 device implements. Normally this is
318 0xffffffff. You only need to change
319 this if your device has broken DMA
320 or supports 64-bit transfers. */
321
4d57cdfa
FT
322 struct device_dma_parameters dma_parms;
323
1da177e4
LT
324 pci_power_t current_state; /* Current operating state. In ACPI-speak,
325 this is D0-D3, D0 being fully functional,
326 and D3 being off. */
703860ed 327 u8 pm_cap; /* PM capability offset */
337001b6
RW
328 unsigned int pme_support:5; /* Bitmask of states from which PME#
329 can be generated */
379021d5 330 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
331 unsigned int d1_support:1; /* Low power state D1 is supported */
332 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
333 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
334 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 335 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 336 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
337 unsigned int mmio_always_on:1; /* disallow turning off io/mem
338 decoding during bar sizing */
e80bb09d 339 unsigned int wakeup_prepared:1;
448bd857
HY
340 unsigned int runtime_d3cold:1; /* whether go through runtime
341 D3cold, not set for devices
342 powered on/off by the
343 corresponding bridge */
b440bde7 344 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
576243b3
KB
345 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
346 controlled exclusively by
347 user sysfs */
1ae861e6 348 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 349 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 350
7d715a6c 351#ifdef CONFIG_PCIEASPM
f7625980 352 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
353#endif
354
392a1ce7 355 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
356 struct device dev; /* Generic device interface */
357
1da177e4
LT
358 int cfg_size; /* Size of configuration space */
359
360 /*
361 * Instead of touching interrupt line and base address registers
362 * directly, use the values stored here. They might be different!
363 */
364 unsigned int irq;
365 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
366
58d9a38f 367 bool match_driver; /* Skip attaching driver */
1da177e4 368 /* These fields are used by common fixups */
f7625980 369 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
370 unsigned int multifunction:1;/* Part of multi-function device */
371 /* keep track of device state */
8a1bc901 372 unsigned int is_added:1;
1da177e4 373 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 374 unsigned int no_msi:1; /* device may not use msi */
f144d149 375 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 376 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 377 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 378 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 379 unsigned int msi_enabled:1;
99dc804d 380 unsigned int msix_enabled:1;
58c3a727 381 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 382 unsigned int ats_enabled:1; /* Address Translation Service */
a4f4fa68
JPB
383 unsigned int pasid_enabled:1; /* Process Address Space ID */
384 unsigned int pri_enabled:1; /* Page Request Interface */
9ac7849e 385 unsigned int is_managed:1;
260d703a 386 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 387 unsigned int state_saved:1;
d1b054da 388 unsigned int is_physfn:1;
dd7cc44d 389 unsigned int is_virtfn:1;
711d5779 390 unsigned int reset_fn:1;
28760489 391 unsigned int is_hotplug_bridge:1;
8531e283 392 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
affb72c3
HY
393 unsigned int __aer_firmware_first_valid:1;
394 unsigned int __aer_firmware_first:1;
99b3c58f 395 unsigned int broken_intx_masking:1; /* INTx masking can't be used */
2b28ae19 396 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 397 unsigned int irq_managed:1;
d0751b98 398 unsigned int has_secondary_link:1;
b84106b4 399 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
0b2c2a71 400 unsigned int is_probed:1; /* device probing in progress */
ba698ad4 401 pci_dev_flags_t dev_flags;
bae94d02 402 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 403
1da177e4 404 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 405 struct hlist_head saved_cap_space;
1da177e4
LT
406 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
407 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
408 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 409 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c
JY
410
411#ifdef CONFIG_PCIE_PTM
412 unsigned int ptm_root:1;
413 unsigned int ptm_enabled:1;
8b2ec318 414 u8 ptm_granularity;
9bb04a0c 415#endif
ded86d8d 416#ifdef CONFIG_PCI_MSI
1c51b50c 417 const struct attribute_group **msi_irq_groups;
ded86d8d 418#endif
94e61088 419 struct pci_vpd *vpd;
466b3ddf 420#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
421 union {
422 struct pci_sriov *sriov; /* SR-IOV capability related */
423 struct pci_dev *physfn; /* the PF this VF is associated with */
424 };
67930995
BH
425 u16 ats_cap; /* ATS Capability offset */
426 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 427 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
4ebeb1ec
CT
428#endif
429#ifdef CONFIG_PCI_PRI
430 u32 pri_reqs_alloc; /* Number of PRI requests allocated */
431#endif
432#ifdef CONFIG_PCI_PASID
433 u16 pasid_features;
d1b054da 434#endif
dbd3fc33 435 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 436 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 437 char *driver_override; /* Driver name to force a match */
89ee9f76
KB
438
439 unsigned long priv_flags; /* Private flags for the pci driver */
1da177e4
LT
440};
441
dda56549
Y
442static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
443{
444#ifdef CONFIG_PCI_IOV
445 if (dev->is_virtfn)
446 dev = dev->physfn;
447#endif
dda56549
Y
448 return dev;
449}
450
3c6e6ae7 451struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 452
1da177e4
LT
453#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
454#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
455
a7369f1f
LV
456static inline int pci_channel_offline(struct pci_dev *pdev)
457{
458 return (pdev->error_state != pci_channel_io_normal);
459}
460
5a21d70d 461struct pci_host_bridge {
7b543663 462 struct device dev;
5a21d70d 463 struct pci_bus *bus; /* root bus */
37d6a0a6
AB
464 struct pci_ops *ops;
465 void *sysdata;
466 int busnr;
14d76b68 467 struct list_head windows; /* resource_entry */
3aa8a41e
MM
468 u8 (*swizzle_irq)(struct pci_dev *, u8 *); /* platform IRQ swizzler */
469 int (*map_irq)(const struct pci_dev *, u8, u8);
4fa2649a
YL
470 void (*release_fn)(struct pci_host_bridge *);
471 void *release_data;
37d6a0a6 472 struct msi_controller *msi;
e33caa82 473 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
62ce94a7 474 unsigned int no_ext_tags:1; /* no Extended Tags */
7c7a0e94
GP
475 /* Resource alignment requirements */
476 resource_size_t (*align_resource)(struct pci_dev *dev,
477 const struct resource *res,
478 resource_size_t start,
479 resource_size_t size,
480 resource_size_t align);
59094065 481 unsigned long private[0] ____cacheline_aligned;
5a21d70d 482};
41017f0c 483
7b543663 484#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94 485
59094065
TR
486static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
487{
488 return (void *)bridge->private;
489}
490
491static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
492{
493 return container_of(priv, struct pci_host_bridge, private);
494}
495
a52d1443 496struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
5c3f18cc
LP
497struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
498 size_t priv);
dff79b91 499void pci_free_host_bridge(struct pci_host_bridge *bridge);
7c7a0e94
GP
500struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
501
4fa2649a
YL
502void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
503 void (*release_fn)(struct pci_host_bridge *),
504 void *release_data);
7b543663 505
6c0cc950
RW
506int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
507
2fe2abf8
BH
508/*
509 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
510 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
511 * buses below host bridges or subtractive decode bridges) go in the list.
512 * Use pci_bus_for_each_resource() to iterate through all the resources.
513 */
514
515/*
516 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
517 * and there's no way to program the bridge with the details of the window.
518 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
519 * decode bit set, because they are explicit and can be programmed with _SRS.
520 */
521#define PCI_SUBTRACTIVE_DECODE 0x1
522
523struct pci_bus_resource {
524 struct list_head list;
525 struct resource *res;
526 unsigned int flags;
527};
4352dfd5
GKH
528
529#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
530
531struct pci_bus {
532 struct list_head node; /* node in list of buses */
533 struct pci_bus *parent; /* parent bus this bridge is on */
534 struct list_head children; /* list of child buses */
535 struct list_head devices; /* list of devices on this bus */
536 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
537 struct list_head slots; /* list of slots on this bus;
538 protected by pci_slot_mutex */
2fe2abf8
BH
539 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
540 struct list_head resources; /* address space routed to this bus */
92f02430 541 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
542
543 struct pci_ops *ops; /* configuration access functions */
c2791b80 544 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
545 void *sysdata; /* hook for sys-specific extension */
546 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
547
548 unsigned char number; /* bus number */
549 unsigned char primary; /* number of primary bridge */
3749c51a
MW
550 unsigned char max_bus_speed; /* enum pci_bus_speed */
551 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
552#ifdef CONFIG_PCI_DOMAINS_GENERIC
553 int domain_nr;
554#endif
1da177e4
LT
555
556 char name[48];
557
558 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 559 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 560 struct device *bridge;
fd7d1ced 561 struct device dev;
1da177e4
LT
562 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
563 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 564 unsigned int is_added:1;
1da177e4
LT
565};
566
fd7d1ced 567#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 568
79af72d7 569/*
f7625980 570 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 571 * false otherwise
77a0dfcd
BH
572 *
573 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
574 * This is incorrect because "virtual" buses added for SR-IOV (via
575 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
576 */
577static inline bool pci_is_root_bus(struct pci_bus *pbus)
578{
579 return !(pbus->parent);
580}
581
1c86438c
YW
582/**
583 * pci_is_bridge - check if the PCI device is a bridge
584 * @dev: PCI device
585 *
586 * Return true if the PCI device is bridge whether it has subordinate
587 * or not.
588 */
589static inline bool pci_is_bridge(struct pci_dev *dev)
590{
591 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
592 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
593}
594
24a0c654
AS
595#define for_each_pci_bridge(dev, bus) \
596 list_for_each_entry(dev, &bus->devices, bus_list) \
597 if (!pci_is_bridge(dev)) {} else
598
c6bde215
BH
599static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
600{
601 dev = pci_physfn(dev);
602 if (pci_is_root_bus(dev->bus))
603 return NULL;
604
605 return dev->bus->self;
606}
607
6675a601
MK
608struct device *pci_get_host_bridge_device(struct pci_dev *dev);
609void pci_put_host_bridge_device(struct device *dev);
610
16cf0ebc
RW
611#ifdef CONFIG_PCI_MSI
612static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
613{
614 return pci_dev->msi_enabled || pci_dev->msix_enabled;
615}
616#else
617static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
618#endif
619
1da177e4
LT
620/*
621 * Error values that may be returned by PCI functions.
622 */
623#define PCIBIOS_SUCCESSFUL 0x00
624#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
625#define PCIBIOS_BAD_VENDOR_ID 0x83
626#define PCIBIOS_DEVICE_NOT_FOUND 0x86
627#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
628#define PCIBIOS_SET_FAILED 0x88
629#define PCIBIOS_BUFFER_TOO_SMALL 0x89
630
a6961651 631/*
f7625980 632 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
633 */
634static inline int pcibios_err_to_errno(int err)
635{
636 if (err <= PCIBIOS_SUCCESSFUL)
637 return err; /* Assume already errno */
638
639 switch (err) {
640 case PCIBIOS_FUNC_NOT_SUPPORTED:
641 return -ENOENT;
642 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 643 return -ENOTTY;
a6961651
AW
644 case PCIBIOS_DEVICE_NOT_FOUND:
645 return -ENODEV;
646 case PCIBIOS_BAD_REGISTER_NUMBER:
647 return -EFAULT;
648 case PCIBIOS_SET_FAILED:
649 return -EIO;
650 case PCIBIOS_BUFFER_TOO_SMALL:
651 return -ENOSPC;
652 }
653
d97ffe23 654 return -ERANGE;
a6961651
AW
655}
656
1da177e4
LT
657/* Low-level architecture-dependent routines */
658
659struct pci_ops {
057bd2e0
TR
660 int (*add_bus)(struct pci_bus *bus);
661 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 662 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
663 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
664 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
665};
666
b6ce068a
MW
667/*
668 * ACPI needs to be able to access PCI config space before we've done a
669 * PCI bus scan and created pci_bus structures.
670 */
f39d5b72
BH
671int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
672 int reg, int len, u32 *val);
673int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
674 int reg, int len, u32 val);
1da177e4 675
3a9ad0b4
YL
676#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
677typedef u64 pci_bus_addr_t;
678#else
679typedef u32 pci_bus_addr_t;
680#endif
681
1da177e4 682struct pci_bus_region {
3a9ad0b4
YL
683 pci_bus_addr_t start;
684 pci_bus_addr_t end;
1da177e4
LT
685};
686
687struct pci_dynids {
688 spinlock_t lock; /* protects list, index */
689 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
690};
691
f7625980
BH
692
693/*
694 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
695 * a set of callbacks in struct pci_error_handlers, that device driver
696 * will be notified of PCI bus errors, and will be driven to recovery
697 * when an error occurs.
392a1ce7
LV
698 */
699
700typedef unsigned int __bitwise pci_ers_result_t;
701
702enum pci_ers_result {
703 /* no result/none/not supported in device driver */
704 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
705
706 /* Device driver can recover without slot reset */
707 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
708
709 /* Device driver wants slot to be reset. */
710 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
711
712 /* Device has completely failed, is unrecoverable */
713 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
714
715 /* Device driver is fully recovered and operational */
716 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
717
718 /* No AER capabilities registered for the driver */
719 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
720};
721
722/* PCI bus error event callbacks */
05cca6e5 723struct pci_error_handlers {
392a1ce7
LV
724 /* PCI bus error detected on this device */
725 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 726 enum pci_channel_state error);
392a1ce7
LV
727
728 /* MMIO has been re-enabled, but not DMA */
729 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
730
392a1ce7
LV
731 /* PCI slot has been reset */
732 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
733
3ebe7f9f 734 /* PCI function reset prepare or completed */
775755ed
CH
735 void (*reset_prepare)(struct pci_dev *dev);
736 void (*reset_done)(struct pci_dev *dev);
3ebe7f9f 737
392a1ce7
LV
738 /* Device driver may resume normal operations */
739 void (*resume)(struct pci_dev *dev);
740};
741
392a1ce7 742
1da177e4
LT
743struct module;
744struct pci_driver {
745 struct list_head node;
42b21932 746 const char *name;
1da177e4
LT
747 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
748 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
749 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
750 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
751 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
752 int (*resume_early) (struct pci_dev *dev);
1da177e4 753 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 754 void (*shutdown) (struct pci_dev *dev);
1789382a 755 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 756 const struct pci_error_handlers *err_handler;
92d50fc1 757 const struct attribute_group **groups;
1da177e4
LT
758 struct device_driver driver;
759 struct pci_dynids dynids;
760};
761
05cca6e5 762#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
763
764/**
765 * PCI_DEVICE - macro used to describe a specific pci device
766 * @vend: the 16 bit PCI Vendor ID
767 * @dev: the 16 bit PCI Device ID
768 *
769 * This macro is used to create a struct pci_device_id that matches a
770 * specific device. The subvendor and subdevice fields will be set to
771 * PCI_ANY_ID.
772 */
773#define PCI_DEVICE(vend,dev) \
774 .vendor = (vend), .device = (dev), \
775 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
776
3d567e0e
NNS
777/**
778 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
779 * @vend: the 16 bit PCI Vendor ID
780 * @dev: the 16 bit PCI Device ID
781 * @subvend: the 16 bit PCI Subvendor ID
782 * @subdev: the 16 bit PCI Subdevice ID
783 *
784 * This macro is used to create a struct pci_device_id that matches a
785 * specific device with subsystem information.
786 */
787#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
788 .vendor = (vend), .device = (dev), \
789 .subvendor = (subvend), .subdevice = (subdev)
790
1da177e4
LT
791/**
792 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
793 * @dev_class: the class, subclass, prog-if triple for this device
794 * @dev_class_mask: the class mask for this device
795 *
796 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 797 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
798 * fields will be set to PCI_ANY_ID.
799 */
800#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
801 .class = (dev_class), .class_mask = (dev_class_mask), \
802 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
803 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
804
1597cacb
AC
805/**
806 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
807 * @vend: the vendor name
808 * @dev: the 16 bit PCI Device ID
1597cacb
AC
809 *
810 * This macro is used to create a struct pci_device_id that matches a
811 * specific PCI device. The subvendor, and subdevice fields will be set
812 * to PCI_ANY_ID. The macro allows the next field to follow as the device
813 * private data.
814 */
815
c1309040
MR
816#define PCI_VDEVICE(vend, dev) \
817 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
818 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 819
5bbe029f
BH
820enum {
821 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
822 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
823 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
824 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
825 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
826 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
827 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
828};
829
1da177e4
LT
830/* these external functions are only available when PCI support is enabled */
831#ifdef CONFIG_PCI
832
5bbe029f
BH
833extern unsigned int pci_flags;
834
835static inline void pci_set_flags(int flags) { pci_flags = flags; }
836static inline void pci_add_flags(int flags) { pci_flags |= flags; }
837static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
838static inline int pci_has_flag(int flag) { return pci_flags & flag; }
839
a58674ff 840void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
841
842enum pcie_bus_config_types {
27d868b5
KB
843 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
844 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
845 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
846 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
847 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
848};
849
850extern enum pcie_bus_config_types pcie_bus_config;
851
1da177e4
LT
852extern struct bus_type pci_bus_type;
853
f7625980
BH
854/* Do NOT directly access these two variables, unless you are arch-specific PCI
855 * code, or PCI core code. */
1da177e4 856extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 857/* Some device drivers need know if PCI is initiated */
f39d5b72 858int no_pci_devices(void);
1da177e4 859
3c449ed0 860void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 861void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
862void pcibios_add_bus(struct pci_bus *bus);
863void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 864void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 865int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 866/* Architecture-specific versions may override this (weak) */
05cca6e5 867char *pcibios_setup(char *str);
1da177e4
LT
868
869/* Used only when drivers/pci/setup.c is used */
3b7a17fc 870resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 871 resource_size_t,
e31dd6e4 872 resource_size_t);
1da177e4 873
2d1c8618
BH
874/* Weak but can be overriden by arch */
875void pci_fixup_cardbus(struct pci_bus *);
876
1da177e4
LT
877/* Generic PCI functions used internally */
878
fc279850 879void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 880 struct resource *res);
fc279850 881void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 882 struct pci_bus_region *region);
d1fd4fb6 883void pcibios_scan_specific_bus(int busn);
f39d5b72 884struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 885void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 886struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
887struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
888 struct pci_ops *ops, void *sysdata,
889 struct list_head *resources);
98a35831
YL
890int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
891int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
892void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 893struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
894 struct pci_ops *ops, void *sysdata,
895 struct list_head *resources);
1228c4b6 896int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge);
05cca6e5
GKH
897struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
898 int busnr);
3749c51a 899void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 900struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
901 const char *name,
902 struct hotplug_slot *hotplug);
f46753c5 903void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
904#ifdef CONFIG_SYSFS
905void pci_dev_assign_slot(struct pci_dev *dev);
906#else
907static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
908#endif
1da177e4 909int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 910struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 911void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 912unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 913void pci_bus_add_device(struct pci_dev *dev);
1da177e4 914void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
915struct resource *pci_find_parent_resource(const struct pci_dev *dev,
916 struct resource *res);
c56d4450 917struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 918u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 919int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 920u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
921struct pci_dev *pci_dev_get(struct pci_dev *dev);
922void pci_dev_put(struct pci_dev *dev);
923void pci_remove_bus(struct pci_bus *b);
924void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 925void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
926void pci_stop_root_bus(struct pci_bus *bus);
927void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 928void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 929void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 930void pci_sort_breadthfirst(void);
fb8a0d9d
WM
931#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
932#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1da177e4
LT
933
934/* Generic PCI functions exported to card drivers */
935
388c8c16
JB
936enum pci_lost_interrupt_reason {
937 PCI_LOST_IRQ_NO_INFORMATION = 0,
938 PCI_LOST_IRQ_DISABLE_MSI,
939 PCI_LOST_IRQ_DISABLE_MSIX,
940 PCI_LOST_IRQ_DISABLE_ACPI,
941};
942enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
943int pci_find_capability(struct pci_dev *dev, int cap);
944int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
945int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 946int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
947int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
948int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 949struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 950
d42552c3
AM
951struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
952 struct pci_dev *from);
05cca6e5 953struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 954 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 955 struct pci_dev *from);
05cca6e5 956struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
957struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
958 unsigned int devfn);
959static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
960 unsigned int devfn)
961{
962 return pci_get_domain_bus_and_slot(0, bus, devfn);
963}
05cca6e5 964struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
965int pci_dev_present(const struct pci_device_id *ids);
966
05cca6e5
GKH
967int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
968 int where, u8 *val);
969int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
970 int where, u16 *val);
971int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
972 int where, u32 *val);
973int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
974 int where, u8 val);
975int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
976 int where, u16 val);
977int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
978 int where, u32 val);
1f94a94f
RH
979
980int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
981 int where, int size, u32 *val);
982int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
983 int where, int size, u32 val);
984int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
985 int where, int size, u32 *val);
986int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
987 int where, int size, u32 val);
988
a72b46c3 989struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 990
d3881e50
KB
991int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val);
992int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val);
993int pci_read_config_dword(const struct pci_dev *dev, int where, u32 *val);
994int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val);
995int pci_write_config_word(const struct pci_dev *dev, int where, u16 val);
996int pci_write_config_dword(const struct pci_dev *dev, int where, u32 val);
1da177e4 997
8c0d3a02
JL
998int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
999int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
1000int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
1001int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
1002int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
1003 u16 clear, u16 set);
1004int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
1005 u32 clear, u32 set);
1006
1007static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
1008 u16 set)
1009{
1010 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
1011}
1012
1013static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
1014 u32 set)
1015{
1016 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
1017}
1018
1019static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
1020 u16 clear)
1021{
1022 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
1023}
1024
1025static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
1026 u32 clear)
1027{
1028 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1029}
1030
c63587d7
AW
1031/* user-space driven config access */
1032int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1033int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1034int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1035int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1036int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1037int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1038
4a7fb636 1039int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
1040int __must_check pci_enable_device_io(struct pci_dev *dev);
1041int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 1042int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
1043int __must_check pcim_enable_device(struct pci_dev *pdev);
1044void pcim_pin_device(struct pci_dev *pdev);
1045
99b3c58f
PG
1046static inline bool pci_intx_mask_supported(struct pci_dev *pdev)
1047{
1048 /*
1049 * INTx masking is supported if PCI_COMMAND_INTX_DISABLE is
1050 * writable and no quirk has marked the feature broken.
1051 */
1052 return !pdev->broken_intx_masking;
1053}
1054
296ccb08
YS
1055static inline int pci_is_enabled(struct pci_dev *pdev)
1056{
1057 return (atomic_read(&pdev->enable_cnt) > 0);
1058}
1059
9ac7849e
TH
1060static inline int pci_is_managed(struct pci_dev *pdev)
1061{
1062 return pdev->is_managed;
1063}
1064
1da177e4 1065void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1066
1067extern unsigned int pcibios_max_latency;
1da177e4 1068void pci_set_master(struct pci_dev *dev);
6a479079 1069void pci_clear_master(struct pci_dev *dev);
96c55900 1070
f7bdd12d 1071int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1072int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1073#define HAVE_PCI_SET_MWI
4a7fb636 1074int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1075int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1076void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1077void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1078bool pci_check_and_mask_intx(struct pci_dev *dev);
1079bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1080int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1081int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1082int pcix_get_max_mmrbc(struct pci_dev *dev);
1083int pcix_get_mmrbc(struct pci_dev *dev);
1084int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1085int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1086int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1087int pcie_get_mps(struct pci_dev *dev);
1088int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1089int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1090 enum pcie_link_width *width);
a60a2b73 1091void pcie_flr(struct pci_dev *dev);
a96d627a 1092int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1093int pci_reset_function(struct pci_dev *dev);
a477b9cd 1094int pci_reset_function_locked(struct pci_dev *dev);
61cf16d8 1095int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1096int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1097int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1098int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1099int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1100int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1101int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1102void pci_reset_secondary_bus(struct pci_dev *dev);
1103void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1104void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1105void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1106int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1107int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
8bb705e3
CK
1108void pci_release_resource(struct pci_dev *dev, int resno);
1109int __must_check pci_resize_resource(struct pci_dev *dev, int i, int size);
c87deff7 1110int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1111bool pci_device_is_present(struct pci_dev *pdev);
08249651 1112void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4 1113
704e8953
CH
1114int __printf(6, 7) pci_request_irq(struct pci_dev *dev, unsigned int nr,
1115 irq_handler_t handler, irq_handler_t thread_fn, void *dev_id,
1116 const char *fmt, ...);
1117void pci_free_irq(struct pci_dev *dev, unsigned int nr, void *dev_id);
1118
1da177e4 1119/* ROM control related routines */
e416de5e
AC
1120int pci_enable_rom(struct pci_dev *pdev);
1121void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1122void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1123void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1124size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1125void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1126
1127/* Power management related routines */
1128int pci_save_state(struct pci_dev *dev);
1d3c16a8 1129void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1130struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1131int pci_load_saved_state(struct pci_dev *dev,
1132 struct pci_saved_state *state);
ffbdd3f7
AW
1133int pci_load_and_free_saved_state(struct pci_dev *dev,
1134 struct pci_saved_state **state);
fd0f7f73
AW
1135struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1136struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1137 u16 cap);
1138int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1139int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1140 u16 cap, unsigned int size);
0e5dd46b 1141int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1142int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1143pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1144bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1145void pci_pme_active(struct pci_dev *dev, bool enable);
0847684c 1146int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 1147int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1148int pci_prepare_to_sleep(struct pci_dev *dev);
1149int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1150bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1151bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1152void pci_pme_wakeup_bus(struct pci_bus *bus);
9d26d3a8
MW
1153void pci_d3cold_enable(struct pci_dev *dev);
1154void pci_d3cold_disable(struct pci_dev *dev);
a99b646a 1155bool pcie_relaxed_ordering_enabled(struct pci_dev *dev);
1da177e4 1156
425c1b22
AW
1157/* PCI Virtual Channel */
1158int pci_save_vc_state(struct pci_dev *dev);
1159void pci_restore_vc_state(struct pci_dev *dev);
1160void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1161
bb209c82
BH
1162/* For use by arch with custom probe code */
1163void set_pcie_port_type(struct pci_dev *pdev);
1164void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1165
ce5ccdef 1166/* Functions for PCI Hotplug drivers to use */
05cca6e5 1167int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1168unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1169unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1170void pci_lock_rescan_remove(void);
1171void pci_unlock_rescan_remove(void);
ce5ccdef 1172
287d19ce
SH
1173/* Vital product data routines */
1174ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1175ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
cb92148b 1176int pci_set_vpd_size(struct pci_dev *dev, size_t len);
287d19ce 1177
1da177e4 1178/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1179resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1180void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1181void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1182void pci_bus_size_bridges(struct pci_bus *bus);
1183int pci_claim_resource(struct pci_dev *, int);
8505e729 1184int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1185void pci_assign_unassigned_resources(void);
6841ec68 1186void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1187void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1188void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
8bb705e3 1189int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type);
1da177e4 1190void pdev_enable_device(struct pci_dev *);
842de40d 1191int pci_enable_resources(struct pci_dev *, int mask);
47a650f2 1192void pci_assign_irq(struct pci_dev *dev);
afd29f90 1193struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1da177e4 1194#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1195int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1196int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1197void pci_release_regions(struct pci_dev *);
4a7fb636 1198int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1199int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1200void pci_release_region(struct pci_dev *, int);
c87deff7 1201int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1202int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1203void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1204
1205/* drivers/pci/bus.c */
fe830ef6
JL
1206struct pci_bus *pci_bus_get(struct pci_bus *bus);
1207void pci_bus_put(struct pci_bus *bus);
45ca9e97 1208void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1209void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1210 resource_size_t offset);
45ca9e97 1211void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1212void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1213 unsigned int flags);
2fe2abf8
BH
1214struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1215void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1216int devm_request_pci_bus_resources(struct device *dev,
1217 struct list_head *resources);
2fe2abf8 1218
89a74ecc 1219#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1220 for (i = 0; \
1221 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1222 i++)
89a74ecc 1223
4a7fb636
AM
1224int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1225 struct resource *res, resource_size_t size,
1226 resource_size_t align, resource_size_t min,
664c2848 1227 unsigned long type_mask,
3b7a17fc
DB
1228 resource_size_t (*alignf)(void *,
1229 const struct resource *,
b26b2d49
DB
1230 resource_size_t,
1231 resource_size_t),
4a7fb636 1232 void *alignf_data);
1da177e4 1233
8b921acf 1234
c5076cfe
TN
1235int pci_register_io_range(phys_addr_t addr, resource_size_t size);
1236unsigned long pci_address_to_pio(phys_addr_t addr);
1237phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1238int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
4d3f1384 1239void pci_unmap_iospace(struct resource *res);
490cb6dd
LP
1240void __iomem *devm_pci_remap_cfgspace(struct device *dev,
1241 resource_size_t offset,
1242 resource_size_t size);
1243void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
1244 struct resource *res);
8b921acf 1245
3a9ad0b4 1246static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1247{
1248 struct pci_bus_region region;
1249
1250 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1251 return region.start;
1252}
1253
863b18f4 1254/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1255int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1256 const char *mod_name);
bba81165
AM
1257
1258/*
1259 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1260 */
1261#define pci_register_driver(driver) \
1262 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1263
05cca6e5 1264void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1265
1266/**
1267 * module_pci_driver() - Helper macro for registering a PCI driver
1268 * @__pci_driver: pci_driver struct
1269 *
1270 * Helper macro for PCI drivers which do not do anything special in module
1271 * init/exit. This eliminates a lot of boilerplate. Each module may only
1272 * use this macro once, and calling it replaces module_init() and module_exit()
1273 */
1274#define module_pci_driver(__pci_driver) \
1275 module_driver(__pci_driver, pci_register_driver, \
1276 pci_unregister_driver)
1277
b4eb6cdb
PG
1278/**
1279 * builtin_pci_driver() - Helper macro for registering a PCI driver
1280 * @__pci_driver: pci_driver struct
1281 *
1282 * Helper macro for PCI drivers which do not do anything special in their
1283 * init code. This eliminates a lot of boilerplate. Each driver may only
1284 * use this macro once, and calling it replaces device_initcall(...)
1285 */
1286#define builtin_pci_driver(__pci_driver) \
1287 builtin_driver(__pci_driver, pci_register_driver)
1288
05cca6e5 1289struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1290int pci_add_dynid(struct pci_driver *drv,
1291 unsigned int vendor, unsigned int device,
1292 unsigned int subvendor, unsigned int subdevice,
1293 unsigned int class, unsigned int class_mask,
1294 unsigned long driver_data);
05cca6e5
GKH
1295const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1296 struct pci_dev *dev);
1297int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1298 int pass);
1da177e4 1299
70298c6e 1300void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1301 void *userdata);
ac7dc65a 1302int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1303unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1304void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1305resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1306 unsigned long type);
978d2d68 1307resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1308
3448a19d
DA
1309#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1310#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1311
deb2d2ec 1312int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1313 unsigned int command_bits, u32 flags);
fe537670 1314
4fe0d154
CH
1315#define PCI_IRQ_LEGACY (1 << 0) /* allow legacy interrupts */
1316#define PCI_IRQ_MSI (1 << 1) /* allow MSI interrupts */
1317#define PCI_IRQ_MSIX (1 << 2) /* allow MSI-X interrupts */
1318#define PCI_IRQ_AFFINITY (1 << 3) /* auto-assign affinity */
1319#define PCI_IRQ_ALL_TYPES \
1320 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1321
1da177e4
LT
1322/* kmem_cache style wrapper around pci_alloc_consistent() */
1323
f41b1771 1324#include <linux/pci-dma.h>
1da177e4
LT
1325#include <linux/dmapool.h>
1326
1327#define pci_pool dma_pool
1328#define pci_pool_create(name, pdev, size, align, allocation) \
1329 dma_pool_create(name, &pdev->dev, size, align, allocation)
1330#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1331#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1332#define pci_pool_zalloc(pool, flags, handle) \
1333 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1334#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1335
1da177e4 1336struct msix_entry {
16dbef4a 1337 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1338 u16 entry; /* driver uses to specify entry, OS writes */
1339};
1340
4c859804
BH
1341#ifdef CONFIG_PCI_MSI
1342int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72 1343void pci_disable_msi(struct pci_dev *dev);
4c859804 1344int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72 1345void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1346void pci_restore_msi_state(struct pci_dev *dev);
1347int pci_msi_enabled(void);
4fe03955 1348int pci_enable_msi(struct pci_dev *dev);
4c859804
BH
1349int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1350 int minvec, int maxvec);
f7fc32cb
AG
1351static inline int pci_enable_msix_exact(struct pci_dev *dev,
1352 struct msix_entry *entries, int nvec)
1353{
1354 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1355 if (rc < 0)
1356 return rc;
1357 return 0;
1358}
402723ad
CH
1359int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1360 unsigned int max_vecs, unsigned int flags,
1361 const struct irq_affinity *affd);
1362
aff17164
CH
1363void pci_free_irq_vectors(struct pci_dev *dev);
1364int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
ee8d41e5 1365const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
27ddb689 1366int pci_irq_get_node(struct pci_dev *pdev, int vec);
aff17164 1367
4c859804 1368#else
2ee546c4 1369static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1370static inline void pci_disable_msi(struct pci_dev *dev) { }
1371static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4 1372static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1373static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1374static inline int pci_msi_enabled(void) { return 0; }
4fe03955 1375static inline int pci_enable_msi(struct pci_dev *dev)
f7fc32cb 1376{ return -ENOSYS; }
302a2523
AG
1377static inline int pci_enable_msix_range(struct pci_dev *dev,
1378 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1379{ return -ENOSYS; }
f7fc32cb
AG
1380static inline int pci_enable_msix_exact(struct pci_dev *dev,
1381 struct msix_entry *entries, int nvec)
1382{ return -ENOSYS; }
402723ad
CH
1383
1384static inline int
1385pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1386 unsigned int max_vecs, unsigned int flags,
1387 const struct irq_affinity *aff_desc)
aff17164 1388{
83b4605b
CH
1389 if ((flags & PCI_IRQ_LEGACY) && min_vecs == 1 && dev->irq)
1390 return 1;
1391 return -ENOSPC;
aff17164 1392}
402723ad 1393
aff17164
CH
1394static inline void pci_free_irq_vectors(struct pci_dev *dev)
1395{
1396}
1397
1398static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1399{
1400 if (WARN_ON_ONCE(nr > 0))
1401 return -EINVAL;
1402 return dev->irq;
1403}
ee8d41e5
TG
1404static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1405 int vec)
1406{
1407 return cpu_possible_mask;
1408}
27ddb689
SL
1409
1410static inline int pci_irq_get_node(struct pci_dev *pdev, int vec)
1411{
1412 return first_online_node;
1413}
1da177e4
LT
1414#endif
1415
402723ad
CH
1416static inline int
1417pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1418 unsigned int max_vecs, unsigned int flags)
1419{
1420 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1421 NULL);
1422}
1423
0d58e6c1
PB
1424/**
1425 * pci_irqd_intx_xlate() - Translate PCI INTx value to an IRQ domain hwirq
1426 * @d: the INTx IRQ domain
1427 * @node: the DT node for the device whose interrupt we're translating
1428 * @intspec: the interrupt specifier data from the DT
1429 * @intsize: the number of entries in @intspec
1430 * @out_hwirq: pointer at which to write the hwirq number
1431 * @out_type: pointer at which to write the interrupt type
1432 *
1433 * Translate a PCI INTx interrupt number from device tree in the range 1-4, as
1434 * stored in the standard PCI_INTERRUPT_PIN register, to a value in the range
1435 * 0-3 suitable for use in a 4 entry IRQ domain. That is, subtract one from the
1436 * INTx value to obtain the hwirq number.
1437 *
1438 * Returns 0 on success, or -EINVAL if the interrupt specifier is out of range.
1439 */
1440static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1441 struct device_node *node,
1442 const u32 *intspec,
1443 unsigned int intsize,
1444 unsigned long *out_hwirq,
1445 unsigned int *out_type)
1446{
1447 const u32 intx = intspec[0];
1448
1449 if (intx < PCI_INTERRUPT_INTA || intx > PCI_INTERRUPT_INTD)
1450 return -EINVAL;
1451
1452 *out_hwirq = intx - PCI_INTERRUPT_INTA;
1453 return 0;
1454}
1455
ab0724ff 1456#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1457extern bool pcie_ports_disabled;
1458extern bool pcie_ports_auto;
ab0724ff
MT
1459#else
1460#define pcie_ports_disabled true
1461#define pcie_ports_auto false
1462#endif
415e12b2 1463
4c859804 1464#ifdef CONFIG_PCIEASPM
f39d5b72 1465bool pcie_aspm_support_enabled(void);
4c859804
BH
1466#else
1467static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1468#endif
1469
415e12b2
RW
1470#ifdef CONFIG_PCIEAER
1471void pci_no_aer(void);
1472bool pci_aer_available(void);
66b80809 1473int pci_aer_init(struct pci_dev *dev);
415e12b2
RW
1474#else
1475static inline void pci_no_aer(void) { }
1476static inline bool pci_aer_available(void) { return false; }
66b80809 1477static inline int pci_aer_init(struct pci_dev *d) { return -ENODEV; }
415e12b2
RW
1478#endif
1479
4c859804 1480#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1481void pcie_set_ecrc_checking(struct pci_dev *dev);
1482void pcie_ecrc_get_policy(char *str);
4c859804 1483#else
2ee546c4
BH
1484static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1485static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1486#endif
1487
edc90fee
BH
1488#ifdef CONFIG_PCI_ATS
1489/* Address Translation Service */
1490void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1491int pci_enable_ats(struct pci_dev *dev, int ps);
1492void pci_disable_ats(struct pci_dev *dev);
1493int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1494#else
ff9bee89
BH
1495static inline void pci_ats_init(struct pci_dev *d) { }
1496static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1497static inline void pci_disable_ats(struct pci_dev *d) { }
1498static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1499#endif
1500
eec097d4
BH
1501#ifdef CONFIG_PCIE_PTM
1502int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1503#else
1504static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1505{ return -EINVAL; }
1506#endif
1507
f39d5b72
BH
1508void pci_cfg_access_lock(struct pci_dev *dev);
1509bool pci_cfg_access_trylock(struct pci_dev *dev);
1510void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1511
4352dfd5
GKH
1512/*
1513 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1514 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1515 * configuration space.
1516 */
32a2eea7
JG
1517#ifdef CONFIG_PCI_DOMAINS
1518extern int pci_domains_supported;
41e5c0f8 1519int pci_get_new_domain_nr(void);
32a2eea7
JG
1520#else
1521enum { pci_domains_supported = 0 };
2ee546c4
BH
1522static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1523static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1524static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1525#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1526
670ba0c8
CM
1527/*
1528 * Generic implementation for PCI domain support. If your
1529 * architecture does not need custom management of PCI
1530 * domains then this implementation will be used
1531 */
1532#ifdef CONFIG_PCI_DOMAINS_GENERIC
1533static inline int pci_domain_nr(struct pci_bus *bus)
1534{
1535 return bus->domain_nr;
1536}
2ab51dde
TN
1537#ifdef CONFIG_ACPI
1538int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1539#else
2ab51dde
TN
1540static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1541{ return 0; }
1542#endif
9c7cb891 1543int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1544#endif
1545
95a8b6ef
MT
1546/* some architectures require additional setup to direct VGA traffic */
1547typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1548 unsigned int command_bits, u32 flags);
f39d5b72 1549void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1550
be9d2e89
JT
1551static inline int
1552pci_request_io_regions(struct pci_dev *pdev, const char *name)
1553{
1554 return pci_request_selected_regions(pdev,
1555 pci_select_bars(pdev, IORESOURCE_IO), name);
1556}
1557
1558static inline void
1559pci_release_io_regions(struct pci_dev *pdev)
1560{
1561 return pci_release_selected_regions(pdev,
1562 pci_select_bars(pdev, IORESOURCE_IO));
1563}
1564
1565static inline int
1566pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1567{
1568 return pci_request_selected_regions(pdev,
1569 pci_select_bars(pdev, IORESOURCE_MEM), name);
1570}
1571
1572static inline void
1573pci_release_mem_regions(struct pci_dev *pdev)
1574{
1575 return pci_release_selected_regions(pdev,
1576 pci_select_bars(pdev, IORESOURCE_MEM));
1577}
1578
4352dfd5 1579#else /* CONFIG_PCI is not enabled */
1da177e4 1580
5bbe029f
BH
1581static inline void pci_set_flags(int flags) { }
1582static inline void pci_add_flags(int flags) { }
1583static inline void pci_clear_flags(int flags) { }
1584static inline int pci_has_flag(int flag) { return 0; }
1585
1da177e4
LT
1586/*
1587 * If the system does not have PCI, clearly these return errors. Define
1588 * these as simple inline functions to avoid hair in drivers.
1589 */
1590
05cca6e5
GKH
1591#define _PCI_NOP(o, s, t) \
1592 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1593 int where, t val) \
1da177e4 1594 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1595
1596#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1597 _PCI_NOP(o, word, u16 x) \
1598 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1599_PCI_NOP_ALL(read, *)
1600_PCI_NOP_ALL(write,)
1601
d42552c3 1602static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1603 unsigned int device,
1604 struct pci_dev *from)
2ee546c4 1605{ return NULL; }
d42552c3 1606
05cca6e5
GKH
1607static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1608 unsigned int device,
1609 unsigned int ss_vendor,
1610 unsigned int ss_device,
b08508c4 1611 struct pci_dev *from)
2ee546c4 1612{ return NULL; }
1da177e4 1613
05cca6e5
GKH
1614static inline struct pci_dev *pci_get_class(unsigned int class,
1615 struct pci_dev *from)
2ee546c4 1616{ return NULL; }
1da177e4
LT
1617
1618#define pci_dev_present(ids) (0)
ed4aaadb 1619#define no_pci_devices() (1)
1da177e4
LT
1620#define pci_dev_put(dev) do { } while (0)
1621
2ee546c4
BH
1622static inline void pci_set_master(struct pci_dev *dev) { }
1623static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1624static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1625static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1626{ return -EBUSY; }
05cca6e5
GKH
1627static inline int __pci_register_driver(struct pci_driver *drv,
1628 struct module *owner)
2ee546c4 1629{ return 0; }
05cca6e5 1630static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1631{ return 0; }
1632static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1633static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1634{ return 0; }
05cca6e5
GKH
1635static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1636 int cap)
2ee546c4 1637{ return 0; }
05cca6e5 1638static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1639{ return 0; }
05cca6e5 1640
1da177e4 1641/* Power management related routines */
2ee546c4
BH
1642static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1643static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1644static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1645{ return 0; }
3449248c 1646static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1647{ return 0; }
05cca6e5
GKH
1648static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1649 pm_message_t state)
2ee546c4 1650{ return PCI_D0; }
05cca6e5
GKH
1651static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1652 int enable)
2ee546c4 1653{ return 0; }
48a92a81 1654
afd29f90
MW
1655static inline struct resource *pci_find_resource(struct pci_dev *dev,
1656 struct resource *res)
1657{ return NULL; }
05cca6e5 1658static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1659{ return -EIO; }
1660static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1661
c5076cfe
TN
1662static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1663
2ee546c4 1664static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1665static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1666{ return 0; }
2ee546c4 1667static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1668
d80d0217
RD
1669static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1670{ return NULL; }
d80d0217
RD
1671static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1672 unsigned int devfn)
1673{ return NULL; }
d80d0217
RD
1674static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1675 unsigned int devfn)
1676{ return NULL; }
7912af5c
RD
1677static inline struct pci_dev *pci_get_domain_bus_and_slot(int domain,
1678 unsigned int bus, unsigned int devfn)
1679{ return NULL; }
d80d0217 1680
2ee546c4
BH
1681static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1682static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1683static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1684
fb8a0d9d
WM
1685#define dev_is_pci(d) (false)
1686#define dev_is_pf(d) (false)
fe594932
GU
1687static inline bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
1688{ return false; }
4352dfd5 1689#endif /* CONFIG_PCI */
1da177e4 1690
4352dfd5
GKH
1691/* Include architecture-dependent settings and functions */
1692
1693#include <asm/pci.h>
1da177e4 1694
f7195824
DW
1695/* These two functions provide almost identical functionality. Depennding
1696 * on the architecture, one will be implemented as a wrapper around the
1697 * other (in drivers/pci/mmap.c).
1698 *
1699 * pci_mmap_resource_range() maps a specific BAR, and vm->vm_pgoff
1700 * is expected to be an offset within that region.
1701 *
1702 * pci_mmap_page_range() is the legacy architecture-specific interface,
1703 * which accepts a "user visible" resource address converted by
1704 * pci_resource_to_user(), as used in the legacy mmap() interface in
1705 * /proc/bus/pci/.
1706 */
1707int pci_mmap_resource_range(struct pci_dev *dev, int bar,
1708 struct vm_area_struct *vma,
1709 enum pci_mmap_state mmap_state, int write_combine);
f66e2258
DW
1710int pci_mmap_page_range(struct pci_dev *pdev, int bar,
1711 struct vm_area_struct *vma,
11df1954
DW
1712 enum pci_mmap_state mmap_state, int write_combine);
1713
ae749c7a
DW
1714#ifndef arch_can_pci_mmap_wc
1715#define arch_can_pci_mmap_wc() 0
1716#endif
2bea36fd 1717
e854d8b2
DW
1718#ifndef arch_can_pci_mmap_io
1719#define arch_can_pci_mmap_io() 0
2bea36fd
DW
1720#define pci_iobar_pfn(pdev, bar, vma) (-EINVAL)
1721#else
1722int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma);
e854d8b2 1723#endif
ae749c7a 1724
92016ba5
JO
1725#ifndef pci_root_bus_fwnode
1726#define pci_root_bus_fwnode(bus) NULL
1727#endif
1728
1da177e4
LT
1729/* these helpers provide future and backwards compatibility
1730 * for accessing popular PCI BAR info */
05cca6e5
GKH
1731#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1732#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1733#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1734#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1735 ((pci_resource_start((dev), (bar)) == 0 && \
1736 pci_resource_end((dev), (bar)) == \
1737 pci_resource_start((dev), (bar))) ? 0 : \
1738 \
1739 (pci_resource_end((dev), (bar)) - \
1740 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1741
1742/* Similar to the helpers above, these manipulate per-pci_dev
1743 * driver-specific data. They are really just a wrapper around
1744 * the generic device structure functions of these calls.
1745 */
05cca6e5 1746static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1747{
1748 return dev_get_drvdata(&pdev->dev);
1749}
1750
05cca6e5 1751static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1752{
1753 dev_set_drvdata(&pdev->dev, data);
1754}
1755
1756/* If you want to know what to call your pci_dev, ask this function.
1757 * Again, it's a wrapper around the generic device.
1758 */
2fc90f61 1759static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1760{
c6c4f070 1761 return dev_name(&pdev->dev);
1da177e4
LT
1762}
1763
2311b1f2
ME
1764
1765/* Some archs don't want to expose struct resource to userland as-is
1766 * in sysfs and /proc
1767 */
8221a013
BH
1768#ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1769void pci_resource_to_user(const struct pci_dev *dev, int bar,
1770 const struct resource *rsrc,
1771 resource_size_t *start, resource_size_t *end);
1772#else
2311b1f2 1773static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1774 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1775 resource_size_t *end)
2311b1f2
ME
1776{
1777 *start = rsrc->start;
1778 *end = rsrc->end;
1779}
1780#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1781
1782
1da177e4
LT
1783/*
1784 * The world is not perfect and supplies us with broken PCI devices.
1785 * For at least a part of these bugs we need a work-around, so both
1786 * generic (drivers/pci/quirks.c) and per-architecture code can define
1787 * fixup hooks to be called for particular buggy devices.
1788 */
1789
1790struct pci_fixup {
f4ca5c6a
YL
1791 u16 vendor; /* You can use PCI_ANY_ID here of course */
1792 u16 device; /* You can use PCI_ANY_ID here of course */
1793 u32 class; /* You can use PCI_ANY_ID here too */
1794 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1795 void (*hook)(struct pci_dev *dev);
1796};
1797
1798enum pci_fixup_pass {
1799 pci_fixup_early, /* Before probing BARs */
1800 pci_fixup_header, /* After reading configuration header */
1801 pci_fixup_final, /* Final phase of device fixups */
1802 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1803 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1804 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1805 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1806 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1807};
1808
1809/* Anonymous variables would be nice... */
f4ca5c6a
YL
1810#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1811 class_shift, hook) \
ecf61c78 1812 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1813 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1814 = { vendor, device, class, class_shift, hook };
1815
1816#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1817 class_shift, hook) \
1818 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1819 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1820#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1821 class_shift, hook) \
1822 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1823 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1824#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1825 class_shift, hook) \
1826 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1827 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1828#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1829 class_shift, hook) \
1830 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1831 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1832#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1833 class_shift, hook) \
1834 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1835 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1836 class_shift, hook)
1837#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1838 class_shift, hook) \
1839 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1840 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1841 class, class_shift, hook)
1842#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1843 class_shift, hook) \
1844 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1845 suspend##hook, vendor, device, class, \
f4ca5c6a 1846 class_shift, hook)
7d2a01b8
AN
1847#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1848 class_shift, hook) \
1849 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1850 suspend_late##hook, vendor, device, \
1851 class, class_shift, hook)
f4ca5c6a 1852
1da177e4
LT
1853#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1854 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1855 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1856#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1857 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1858 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1859#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1860 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1861 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1862#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1863 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1864 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1865#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1866 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1867 resume##hook, vendor, device, \
f4ca5c6a 1868 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1869#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1870 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1871 resume_early##hook, vendor, device, \
f4ca5c6a 1872 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1873#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1874 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1875 suspend##hook, vendor, device, \
f4ca5c6a 1876 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1877#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1878 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1879 suspend_late##hook, vendor, device, \
1880 PCI_ANY_ID, 0, hook)
1da177e4 1881
93177a74 1882#ifdef CONFIG_PCI_QUIRKS
1da177e4 1883void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1884int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
c1d61c9b 1885int pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1886#else
1887static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1888 struct pci_dev *dev) { }
ad805758
AW
1889static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1890 u16 acs_flags)
1891{
1892 return -ENOTTY;
1893}
c1d61c9b
AW
1894static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1895{
1896 return -ENOTTY;
1897}
93177a74 1898#endif
1da177e4 1899
05cca6e5 1900void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1901void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1902void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1903int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1904int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1905 const char *name);
fb7ebfe4 1906void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1907
1da177e4 1908extern int pci_pci_problems;
236561e5 1909#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1910#define PCIPCI_TRITON 2
1911#define PCIPCI_NATOMA 4
1912#define PCIPCI_VIAETBF 8
1913#define PCIPCI_VSFX 16
236561e5
AC
1914#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1915#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1916
4516a618
AN
1917extern unsigned long pci_cardbus_io_size;
1918extern unsigned long pci_cardbus_mem_size;
15856ad5 1919extern u8 pci_dfl_cache_line_size;
ac1aa47b 1920extern u8 pci_cache_line_size;
4516a618 1921
28760489
EB
1922extern unsigned long pci_hotplug_io_size;
1923extern unsigned long pci_hotplug_mem_size;
e16b4660 1924extern unsigned long pci_hotplug_bus_size;
28760489 1925
f7625980 1926/* Architecture-specific versions may override these (weak) */
19792a08 1927void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1928void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1929int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1930 enum pcie_reset_state state);
eca0d467 1931int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1932void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1933void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1934int pcibios_alloc_irq(struct pci_dev *dev);
1935void pcibios_free_irq(struct pci_dev *dev);
575e3348 1936
699c1985
SO
1937#ifdef CONFIG_HIBERNATE_CALLBACKS
1938extern struct dev_pm_ops pcibios_pm_ops;
1939#endif
1940
935c760e 1941#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
1942void __init pci_mmcfg_early_init(void);
1943void __init pci_mmcfg_late_init(void);
7752d5cf 1944#else
bb63b421 1945static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1946static inline void pci_mmcfg_late_init(void) { }
1947#endif
1948
642c92da 1949int pci_ext_cfg_avail(void);
0ef5f8f6 1950
1684f5dd 1951void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1952void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1953
dd7cc44d 1954#ifdef CONFIG_PCI_IOV
b07579c0
WY
1955int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1956int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1957
f39d5b72
BH
1958int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1959void pci_disable_sriov(struct pci_dev *dev);
753f6124
JS
1960int pci_iov_add_virtfn(struct pci_dev *dev, int id);
1961void pci_iov_remove_virtfn(struct pci_dev *dev, int id);
f39d5b72 1962int pci_num_vf(struct pci_dev *dev);
5a8eb242 1963int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1964int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1965int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1966resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1967#else
b07579c0
WY
1968static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1969{
1970 return -ENOSYS;
1971}
1972static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1973{
1974 return -ENOSYS;
1975}
dd7cc44d 1976static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 1977{ return -ENODEV; }
753f6124 1978static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id)
c194f7ea
WY
1979{
1980 return -ENOSYS;
1981}
1982static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
753f6124 1983 int id) { }
2ee546c4 1984static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1985static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1986static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1987{ return 0; }
bff73156 1988static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1989{ return 0; }
bff73156 1990static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1991{ return 0; }
0e6c9122
WY
1992static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1993{ return 0; }
dd7cc44d
YZ
1994#endif
1995
c825bc94 1996#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1997void pci_hp_create_module_link(struct pci_slot *pci_slot);
1998void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1999#endif
2000
d7b7e605
KK
2001/**
2002 * pci_pcie_cap - get the saved PCIe capability offset
2003 * @dev: PCI device
2004 *
2005 * PCIe capability offset is calculated at PCI device initialization
2006 * time and saved in the data structure. This function returns saved
2007 * PCIe capability offset. Using this instead of pci_find_capability()
2008 * reduces unnecessary search in the PCI configuration space. If you
2009 * need to calculate PCIe capability offset from raw device for some
2010 * reasons, please use pci_find_capability() instead.
2011 */
2012static inline int pci_pcie_cap(struct pci_dev *dev)
2013{
2014 return dev->pcie_cap;
2015}
2016
7eb776c4
KK
2017/**
2018 * pci_is_pcie - check if the PCI device is PCI Express capable
2019 * @dev: PCI device
2020 *
a895c28a 2021 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
2022 */
2023static inline bool pci_is_pcie(struct pci_dev *dev)
2024{
a895c28a 2025 return pci_pcie_cap(dev);
7eb776c4
KK
2026}
2027
7c9c003c
MS
2028/**
2029 * pcie_caps_reg - get the PCIe Capabilities Register
2030 * @dev: PCI device
2031 */
2032static inline u16 pcie_caps_reg(const struct pci_dev *dev)
2033{
2034 return dev->pcie_flags_reg;
2035}
2036
786e2288
YW
2037/**
2038 * pci_pcie_type - get the PCIe device/port type
2039 * @dev: PCI device
2040 */
2041static inline int pci_pcie_type(const struct pci_dev *dev)
2042{
1c531d82 2043 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
2044}
2045
e784930b
JT
2046static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
2047{
2048 while (1) {
2049 if (!pci_is_pcie(dev))
2050 break;
2051 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2052 return dev;
2053 if (!dev->bus->self)
2054 break;
2055 dev = dev->bus->self;
2056 }
2057 return NULL;
2058}
2059
5d990b62 2060void pci_request_acs(void);
ad805758
AW
2061bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
2062bool pci_acs_path_enabled(struct pci_dev *start,
2063 struct pci_dev *end, u16 acs_flags);
a2ce7662 2064
7ad506fa 2065#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 2066#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
2067
2068/* Large Resource Data Type Tag Item Names */
2069#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
2070#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
2071#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
2072
2073#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
2074#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
2075#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
2076
2077/* Small Resource Data Type Tag Item Names */
9eb45d5c 2078#define PCI_VPD_STIN_END 0x0f /* End */
7ad506fa 2079
9eb45d5c 2080#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
7ad506fa
MC
2081
2082#define PCI_VPD_SRDT_TIN_MASK 0x78
2083#define PCI_VPD_SRDT_LEN_MASK 0x07
9eb45d5c 2084#define PCI_VPD_LRDT_TIN_MASK 0x7f
7ad506fa
MC
2085
2086#define PCI_VPD_LRDT_TAG_SIZE 3
2087#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 2088
e1d5bdab
MC
2089#define PCI_VPD_INFO_FLD_HDR_SIZE 3
2090
4067a854
MC
2091#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
2092#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2093#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 2094#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 2095
a2ce7662
MC
2096/**
2097 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
2098 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2099 *
2100 * Returns the extracted Large Resource Data Type length.
2101 */
2102static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
2103{
2104 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
2105}
2106
9eb45d5c
HR
2107/**
2108 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
2109 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2110 *
2111 * Returns the extracted Large Resource Data Type Tag item.
2112 */
2113static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
2114{
2115 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2116}
2117
7ad506fa
MC
2118/**
2119 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
0142626d 2120 * @srdt: Pointer to the beginning of the Small Resource Data Type tag
7ad506fa
MC
2121 *
2122 * Returns the extracted Small Resource Data Type length.
2123 */
2124static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2125{
2126 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2127}
2128
9eb45d5c
HR
2129/**
2130 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
0142626d 2131 * @srdt: Pointer to the beginning of the Small Resource Data Type tag
9eb45d5c
HR
2132 *
2133 * Returns the extracted Small Resource Data Type Tag Item.
2134 */
2135static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2136{
2137 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2138}
2139
e1d5bdab
MC
2140/**
2141 * pci_vpd_info_field_size - Extracts the information field length
2142 * @lrdt: Pointer to the beginning of an information field header
2143 *
2144 * Returns the extracted information field length.
2145 */
2146static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2147{
2148 return info_field[2];
2149}
2150
b55ac1b2
MC
2151/**
2152 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2153 * @buf: Pointer to buffered vpd data
2154 * @off: The offset into the buffer at which to begin the search
2155 * @len: The length of the vpd buffer
2156 * @rdt: The Resource Data Type to search for
2157 *
2158 * Returns the index where the Resource Data Type was found or
2159 * -ENOENT otherwise.
2160 */
2161int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2162
4067a854
MC
2163/**
2164 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2165 * @buf: Pointer to buffered vpd data
2166 * @off: The offset into the buffer at which to begin the search
2167 * @len: The length of the buffer area, relative to off, in which to search
2168 * @kw: The keyword to search for
2169 *
2170 * Returns the index where the information field keyword was found or
2171 * -ENOENT otherwise.
2172 */
2173int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2174 unsigned int len, const char *kw);
2175
98d9f30c
BH
2176/* PCI <-> OF binding helpers */
2177#ifdef CONFIG_OF
2178struct device_node;
b165e2b6 2179struct irq_domain;
f39d5b72
BH
2180void pci_set_of_node(struct pci_dev *dev);
2181void pci_release_of_node(struct pci_dev *dev);
2182void pci_set_bus_of_node(struct pci_bus *bus);
2183void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 2184struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
2185
2186/* Arch may override this (weak) */
723ec4d0 2187struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2188
3df425f3
JC
2189static inline struct device_node *
2190pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
2191{
2192 return pdev ? pdev->dev.of_node : NULL;
2193}
2194
ef3b4f8c
BH
2195static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2196{
2197 return bus ? bus->dev.of_node : NULL;
2198}
2199
98d9f30c
BH
2200#else /* CONFIG_OF */
2201static inline void pci_set_of_node(struct pci_dev *dev) { }
2202static inline void pci_release_of_node(struct pci_dev *dev) { }
2203static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2204static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
2205static inline struct device_node *
2206pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
2207static inline struct irq_domain *
2208pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
2209#endif /* CONFIG_OF */
2210
471036b2
SS
2211#ifdef CONFIG_ACPI
2212struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2213
2214void
2215pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2216#else
2217static inline struct irq_domain *
2218pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2219#endif
2220
eb740b5f
GS
2221#ifdef CONFIG_EEH
2222static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2223{
2224 return pdev->dev.archdata.edev;
2225}
2226#endif
2227
f0af9593 2228void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
338c3149 2229bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2230int pci_for_each_dma_alias(struct pci_dev *pdev,
2231 int (*fn)(struct pci_dev *pdev,
2232 u16 alias, void *data), void *data);
2233
ce052984
EZ
2234/* helper functions for operation of device flag */
2235static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2236{
2237 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2238}
2239static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2240{
2241 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2242}
2243static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2244{
2245 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2246}
19bdb6e4
AW
2247
2248/**
2249 * pci_ari_enabled - query ARI forwarding status
2250 * @bus: the PCI bus
2251 *
2252 * Returns true if ARI forwarding is enabled.
2253 */
2254static inline bool pci_ari_enabled(struct pci_bus *bus)
2255{
2256 return bus->self && bus->self->ari_enabled;
2257}
bc4b024a 2258
8531e283
LW
2259/**
2260 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2261 * @pdev: PCI device to check
2262 *
2263 * Walk upwards from @pdev and check for each encountered bridge if it's part
2264 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2265 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2266 */
2267static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2268{
2269 struct pci_dev *parent = pdev;
2270
2271 if (pdev->is_thunderbolt)
2272 return true;
2273
2274 while ((parent = pci_upstream_bridge(parent)))
2275 if (parent->is_thunderbolt)
2276 return true;
2277
2278 return false;
2279}
2280
bc4b024a
CH
2281/* provide the legacy pci_dma_* API */
2282#include <linux/pci-dma-compat.h>
2283
1da177e4 2284#endif /* LINUX_PCI_H */