]> git.ipfire.org Git - thirdparty/linux.git/blame - include/linux/pci.h
nouveau/acpi: hook up to the MXM method for mux switching.
[thirdparty/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
536c8cb4
MW
190/* Based on the PCI Hotplug Spec, but some values are made up by us */
191enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
536c8cb4
MW
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 213 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
214 PCI_SPEED_UNKNOWN = 0xff,
215};
216
41017f0c
SL
217struct pci_cap_saved_state {
218 struct hlist_node next;
219 char cap_nr;
220 u32 data[0];
221};
222
7d715a6c 223struct pcie_link_state;
ee69439c 224struct pci_vpd;
d1b054da 225struct pci_sriov;
302b4215 226struct pci_ats;
ee69439c 227
1da177e4
LT
228/*
229 * The pci_dev structure is used to describe PCI devices.
230 */
231struct pci_dev {
1da177e4
LT
232 struct list_head bus_list; /* node in per-bus list */
233 struct pci_bus *bus; /* bus this device is on */
234 struct pci_bus *subordinate; /* bus this device bridges to */
235
236 void *sysdata; /* hook for sys-specific extension */
237 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 238 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
239
240 unsigned int devfn; /* encoded device & function index */
241 unsigned short vendor;
242 unsigned short device;
243 unsigned short subsystem_vendor;
244 unsigned short subsystem_device;
245 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 246 u8 revision; /* PCI revision, low byte of class word */
1da177e4 247 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 248 u8 pcie_cap; /* PCI-E capability offset */
994a65e2 249 u8 pcie_type; /* PCI-E device/port type */
1da177e4 250 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 251 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
252
253 struct pci_driver *driver; /* which driver has allocated this device */
254 u64 dma_mask; /* Mask of the bits of bus address this
255 device implements. Normally this is
256 0xffffffff. You only need to change
257 this if your device has broken DMA
258 or supports 64-bit transfers. */
259
4d57cdfa
FT
260 struct device_dma_parameters dma_parms;
261
1da177e4
LT
262 pci_power_t current_state; /* Current operating state. In ACPI-speak,
263 this is D0-D3, D0 being fully functional,
264 and D3 being off. */
337001b6
RW
265 int pm_cap; /* PM capability offset in the
266 configuration space */
267 unsigned int pme_support:5; /* Bitmask of states from which PME#
268 can be generated */
c7f48656 269 unsigned int pme_interrupt:1;
337001b6
RW
270 unsigned int d1_support:1; /* Low power state D1 is supported */
271 unsigned int d2_support:1; /* Low power state D2 is supported */
272 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
253d2e54
JP
273 unsigned int mmio_always_on:1; /* disallow turning off io/mem
274 decoding during bar sizing */
e80bb09d 275 unsigned int wakeup_prepared:1;
1ae861e6 276 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 277
7d715a6c
SL
278#ifdef CONFIG_PCIEASPM
279 struct pcie_link_state *link_state; /* ASPM link state. */
280#endif
281
392a1ce7 282 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
283 struct device dev; /* Generic device interface */
284
1da177e4
LT
285 int cfg_size; /* Size of configuration space */
286
287 /*
288 * Instead of touching interrupt line and base address registers
289 * directly, use the values stored here. They might be different!
290 */
291 unsigned int irq;
292 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
58c84eda 293 resource_size_t fw_addr[DEVICE_COUNT_RESOURCE]; /* FW-assigned addr */
1da177e4
LT
294
295 /* These fields are used by common fixups */
296 unsigned int transparent:1; /* Transparent PCI bridge */
297 unsigned int multifunction:1;/* Part of multi-function device */
298 /* keep track of device state */
8a1bc901 299 unsigned int is_added:1;
1da177e4 300 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 301 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 302 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 303 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 304 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
305 unsigned int msi_enabled:1;
306 unsigned int msix_enabled:1;
58c3a727 307 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 308 unsigned int is_managed:1;
6d3be84a
KK
309 unsigned int is_pcie:1; /* Obsolete. Will be removed.
310 Use pci_is_pcie() instead */
260d703a 311 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 312 unsigned int state_saved:1;
d1b054da 313 unsigned int is_physfn:1;
dd7cc44d 314 unsigned int is_virtfn:1;
711d5779 315 unsigned int reset_fn:1;
28760489 316 unsigned int is_hotplug_bridge:1;
affb72c3
HY
317 unsigned int __aer_firmware_first_valid:1;
318 unsigned int __aer_firmware_first:1;
ba698ad4 319 pci_dev_flags_t dev_flags;
bae94d02 320 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 321
1da177e4 322 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 323 struct hlist_head saved_cap_space;
1da177e4
LT
324 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
325 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
326 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 327 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 328#ifdef CONFIG_PCI_MSI
4aa9bc95 329 struct list_head msi_list;
ded86d8d 330#endif
94e61088 331 struct pci_vpd *vpd;
d1b054da 332#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
333 union {
334 struct pci_sriov *sriov; /* SR-IOV capability related */
335 struct pci_dev *physfn; /* the PF this VF is associated with */
336 };
302b4215 337 struct pci_ats *ats; /* Address Translation Service */
d1b054da 338#endif
1da177e4
LT
339};
340
dda56549
Y
341static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
342{
343#ifdef CONFIG_PCI_IOV
344 if (dev->is_virtfn)
345 dev = dev->physfn;
346#endif
347
348 return dev;
349}
350
65891215
ME
351extern struct pci_dev *alloc_pci_dev(void);
352
1da177e4
LT
353#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
354#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
355#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
356
a7369f1f
LV
357static inline int pci_channel_offline(struct pci_dev *pdev)
358{
359 return (pdev->error_state != pci_channel_io_normal);
360}
361
41017f0c 362static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 363 struct pci_dev *pci_dev, char cap)
41017f0c
SL
364{
365 struct pci_cap_saved_state *tmp;
366 struct hlist_node *pos;
367
368 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
369 if (tmp->cap_nr == cap)
370 return tmp;
371 }
372 return NULL;
373}
374
375static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
376 struct pci_cap_saved_state *new_cap)
377{
378 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
379}
380
2fe2abf8
BH
381/*
382 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
383 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
384 * buses below host bridges or subtractive decode bridges) go in the list.
385 * Use pci_bus_for_each_resource() to iterate through all the resources.
386 */
387
388/*
389 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
390 * and there's no way to program the bridge with the details of the window.
391 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
392 * decode bit set, because they are explicit and can be programmed with _SRS.
393 */
394#define PCI_SUBTRACTIVE_DECODE 0x1
395
396struct pci_bus_resource {
397 struct list_head list;
398 struct resource *res;
399 unsigned int flags;
400};
4352dfd5
GKH
401
402#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
403
404struct pci_bus {
405 struct list_head node; /* node in list of buses */
406 struct pci_bus *parent; /* parent bus this bridge is on */
407 struct list_head children; /* list of child buses */
408 struct list_head devices; /* list of devices on this bus */
409 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 410 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
411 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
412 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
413
414 struct pci_ops *ops; /* configuration access functions */
415 void *sysdata; /* hook for sys-specific extension */
416 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
417
418 unsigned char number; /* bus number */
419 unsigned char primary; /* number of primary bridge */
420 unsigned char secondary; /* number of secondary bridge */
421 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
422 unsigned char max_bus_speed; /* enum pci_bus_speed */
423 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
424
425 char name[48];
426
427 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 428 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 429 struct device *bridge;
fd7d1ced 430 struct device dev;
1da177e4
LT
431 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
432 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 433 unsigned int is_added:1;
1da177e4
LT
434};
435
436#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 437#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 438
79af72d7
KK
439/*
440 * Returns true if the pci bus is root (behind host-pci bridge),
441 * false otherwise
442 */
443static inline bool pci_is_root_bus(struct pci_bus *pbus)
444{
445 return !(pbus->parent);
446}
447
16cf0ebc
RW
448#ifdef CONFIG_PCI_MSI
449static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
450{
451 return pci_dev->msi_enabled || pci_dev->msix_enabled;
452}
453#else
454static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
455#endif
456
1da177e4
LT
457/*
458 * Error values that may be returned by PCI functions.
459 */
460#define PCIBIOS_SUCCESSFUL 0x00
461#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
462#define PCIBIOS_BAD_VENDOR_ID 0x83
463#define PCIBIOS_DEVICE_NOT_FOUND 0x86
464#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
465#define PCIBIOS_SET_FAILED 0x88
466#define PCIBIOS_BUFFER_TOO_SMALL 0x89
467
468/* Low-level architecture-dependent routines */
469
470struct pci_ops {
471 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
472 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
473};
474
b6ce068a
MW
475/*
476 * ACPI needs to be able to access PCI config space before we've done a
477 * PCI bus scan and created pci_bus structures.
478 */
479extern int raw_pci_read(unsigned int domain, unsigned int bus,
480 unsigned int devfn, int reg, int len, u32 *val);
481extern int raw_pci_write(unsigned int domain, unsigned int bus,
482 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
483
484struct pci_bus_region {
c40a22e0
BH
485 resource_size_t start;
486 resource_size_t end;
1da177e4
LT
487};
488
489struct pci_dynids {
490 spinlock_t lock; /* protects list, index */
491 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
492};
493
392a1ce7
LV
494/* ---------------------------------------------------------------- */
495/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 496 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
497 * will be notified of PCI bus errors, and will be driven to recovery
498 * when an error occurs.
499 */
500
501typedef unsigned int __bitwise pci_ers_result_t;
502
503enum pci_ers_result {
504 /* no result/none/not supported in device driver */
505 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
506
507 /* Device driver can recover without slot reset */
508 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
509
510 /* Device driver wants slot to be reset. */
511 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
512
513 /* Device has completely failed, is unrecoverable */
514 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
515
516 /* Device driver is fully recovered and operational */
517 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
518};
519
520/* PCI bus error event callbacks */
05cca6e5 521struct pci_error_handlers {
392a1ce7
LV
522 /* PCI bus error detected on this device */
523 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 524 enum pci_channel_state error);
392a1ce7
LV
525
526 /* MMIO has been re-enabled, but not DMA */
527 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
528
529 /* PCI Express link has been reset */
530 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
531
532 /* PCI slot has been reset */
533 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
534
535 /* Device driver may resume normal operations */
536 void (*resume)(struct pci_dev *dev);
537};
538
539/* ---------------------------------------------------------------- */
540
1da177e4
LT
541struct module;
542struct pci_driver {
543 struct list_head node;
42b21932 544 const char *name;
1da177e4
LT
545 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
546 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
547 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
548 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
549 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
550 int (*resume_early) (struct pci_dev *dev);
1da177e4 551 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 552 void (*shutdown) (struct pci_dev *dev);
392a1ce7 553 struct pci_error_handlers *err_handler;
1da177e4
LT
554 struct device_driver driver;
555 struct pci_dynids dynids;
556};
557
05cca6e5 558#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 559
90a1ba0c 560/**
9f9351bb 561 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
562 * @_table: device table name
563 *
564 * This macro is used to create a struct pci_device_id array (a device table)
565 * in a generic manner.
566 */
9f9351bb 567#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
568 const struct pci_device_id _table[] __devinitconst
569
1da177e4
LT
570/**
571 * PCI_DEVICE - macro used to describe a specific pci device
572 * @vend: the 16 bit PCI Vendor ID
573 * @dev: the 16 bit PCI Device ID
574 *
575 * This macro is used to create a struct pci_device_id that matches a
576 * specific device. The subvendor and subdevice fields will be set to
577 * PCI_ANY_ID.
578 */
579#define PCI_DEVICE(vend,dev) \
580 .vendor = (vend), .device = (dev), \
581 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
582
583/**
584 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
585 * @dev_class: the class, subclass, prog-if triple for this device
586 * @dev_class_mask: the class mask for this device
587 *
588 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 589 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
590 * fields will be set to PCI_ANY_ID.
591 */
592#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
593 .class = (dev_class), .class_mask = (dev_class_mask), \
594 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
595 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
596
1597cacb
AC
597/**
598 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
599 * @vendor: the vendor name
600 * @device: the 16 bit PCI Device ID
1597cacb
AC
601 *
602 * This macro is used to create a struct pci_device_id that matches a
603 * specific PCI device. The subvendor, and subdevice fields will be set
604 * to PCI_ANY_ID. The macro allows the next field to follow as the device
605 * private data.
606 */
607
608#define PCI_VDEVICE(vendor, device) \
609 PCI_VENDOR_ID_##vendor, (device), \
610 PCI_ANY_ID, PCI_ANY_ID, 0, 0
611
1da177e4
LT
612/* these external functions are only available when PCI support is enabled */
613#ifdef CONFIG_PCI
614
615extern struct bus_type pci_bus_type;
616
617/* Do NOT directly access these two variables, unless you are arch specific pci
618 * code, or pci core code. */
619extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
620/* Some device drivers need know if pci is initiated */
621extern int no_pci_devices(void);
1da177e4
LT
622
623void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 624int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 625char *pcibios_setup(char *str);
1da177e4
LT
626
627/* Used only when drivers/pci/setup.c is used */
3b7a17fc 628resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 629 resource_size_t,
e31dd6e4 630 resource_size_t);
1da177e4
LT
631void pcibios_update_irq(struct pci_dev *, int irq);
632
2d1c8618
BH
633/* Weak but can be overriden by arch */
634void pci_fixup_cardbus(struct pci_bus *);
635
1da177e4
LT
636/* Generic PCI functions used internally */
637
d1fd4fb6 638void pcibios_scan_specific_bus(int busn);
1da177e4 639extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 640void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
641struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
642 struct pci_ops *ops, void *sysdata);
98db6f19 643static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 644 void *sysdata)
1da177e4 645{
c431ada4
RS
646 struct pci_bus *root_bus;
647 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
648 if (root_bus)
649 pci_bus_add_devices(root_bus);
650 return root_bus;
1da177e4 651}
05cca6e5
GKH
652struct pci_bus *pci_create_bus(struct device *parent, int bus,
653 struct pci_ops *ops, void *sysdata);
654struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
655 int busnr);
3749c51a 656void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 657struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
658 const char *name,
659 struct hotplug_slot *hotplug);
f46753c5 660void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 661void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 662int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 663struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 664void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 665unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 666int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 667void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
668struct resource *pci_find_parent_resource(const struct pci_dev *dev,
669 struct resource *res);
57c2cf71 670u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 671int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 672u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
673extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
674extern void pci_dev_put(struct pci_dev *dev);
675extern void pci_remove_bus(struct pci_bus *b);
676extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 677extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 678void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 679extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
680#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
681#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
682#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
683
684/* Generic PCI functions exported to card drivers */
685
388c8c16
JB
686enum pci_lost_interrupt_reason {
687 PCI_LOST_IRQ_NO_INFORMATION = 0,
688 PCI_LOST_IRQ_DISABLE_MSI,
689 PCI_LOST_IRQ_DISABLE_MSIX,
690 PCI_LOST_IRQ_DISABLE_ACPI,
691};
692enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
693int pci_find_capability(struct pci_dev *dev, int cap);
694int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
695int pci_find_ext_capability(struct pci_dev *dev, int cap);
cf4c43dd
JB
696int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
697 int cap);
05cca6e5
GKH
698int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
699int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 700struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 701
d42552c3
AM
702struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
703 struct pci_dev *from);
05cca6e5 704struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 705 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 706 struct pci_dev *from);
05cca6e5 707struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
708struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
709 unsigned int devfn);
710static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
711 unsigned int devfn)
712{
713 return pci_get_domain_bus_and_slot(0, bus, devfn);
714}
05cca6e5 715struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
716int pci_dev_present(const struct pci_device_id *ids);
717
05cca6e5
GKH
718int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
719 int where, u8 *val);
720int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
721 int where, u16 *val);
722int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
723 int where, u32 *val);
724int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
725 int where, u8 val);
726int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
727 int where, u16 val);
728int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
729 int where, u32 val);
a72b46c3 730struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
731
732static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
733{
05cca6e5 734 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
735}
736static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
737{
05cca6e5 738 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 739}
05cca6e5
GKH
740static inline int pci_read_config_dword(struct pci_dev *dev, int where,
741 u32 *val)
1da177e4 742{
05cca6e5 743 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
744}
745static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
746{
05cca6e5 747 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
748}
749static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
750{
05cca6e5 751 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 752}
05cca6e5
GKH
753static inline int pci_write_config_dword(struct pci_dev *dev, int where,
754 u32 val)
1da177e4 755{
05cca6e5 756 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
757}
758
4a7fb636 759int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
760int __must_check pci_enable_device_io(struct pci_dev *dev);
761int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 762int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
763int __must_check pcim_enable_device(struct pci_dev *pdev);
764void pcim_pin_device(struct pci_dev *pdev);
765
296ccb08
YS
766static inline int pci_is_enabled(struct pci_dev *pdev)
767{
768 return (atomic_read(&pdev->enable_cnt) > 0);
769}
770
9ac7849e
TH
771static inline int pci_is_managed(struct pci_dev *pdev)
772{
773 return pdev->is_managed;
774}
775
1da177e4
LT
776void pci_disable_device(struct pci_dev *dev);
777void pci_set_master(struct pci_dev *dev);
6a479079 778void pci_clear_master(struct pci_dev *dev);
f7bdd12d 779int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 780int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 781#define HAVE_PCI_SET_MWI
4a7fb636 782int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 783int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 784void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 785void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 786void pci_msi_off(struct pci_dev *dev);
4d57cdfa 787int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 788int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
789int pcix_get_max_mmrbc(struct pci_dev *dev);
790int pcix_get_mmrbc(struct pci_dev *dev);
791int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 792int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 793int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 794int __pci_reset_function(struct pci_dev *dev);
8dd7f803 795int pci_reset_function(struct pci_dev *dev);
14add80b 796void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 797int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 798int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
799
800/* ROM control related routines */
e416de5e
AC
801int pci_enable_rom(struct pci_dev *pdev);
802void pci_disable_rom(struct pci_dev *pdev);
144a50ea 803void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 804void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 805size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
806
807/* Power management related routines */
808int pci_save_state(struct pci_dev *dev);
1d3c16a8 809void pci_restore_state(struct pci_dev *dev);
0e5dd46b 810int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
811int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
812pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 813bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 814void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
815int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
816 bool runtime, bool enable);
0235c4fc 817int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 818pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
819int pci_prepare_to_sleep(struct pci_dev *dev);
820int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 821bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 822bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 823void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 824
6cbf8214
RW
825static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
826 bool enable)
827{
828 return __pci_enable_wake(dev, state, false, enable);
829}
1da177e4 830
bb209c82
BH
831/* For use by arch with custom probe code */
832void set_pcie_port_type(struct pci_dev *pdev);
833void set_pcie_hotplug_bridge(struct pci_dev *pdev);
834
ce5ccdef 835/* Functions for PCI Hotplug drivers to use */
05cca6e5 836int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
837#ifdef CONFIG_HOTPLUG
838unsigned int pci_rescan_bus(struct pci_bus *bus);
839#endif
ce5ccdef 840
287d19ce
SH
841/* Vital product data routines */
842ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
843ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 844int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 845
1da177e4 846/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 847void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
848void pci_bus_size_bridges(struct pci_bus *bus);
849int pci_claim_resource(struct pci_dev *, int);
850void pci_assign_unassigned_resources(void);
6841ec68 851void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4
LT
852void pdev_enable_device(struct pci_dev *);
853void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 854int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
855void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
856 int (*)(struct pci_dev *, u8, u8));
857#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 858int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 859int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 860void pci_release_regions(struct pci_dev *);
4a7fb636 861int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 862int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 863void pci_release_region(struct pci_dev *, int);
c87deff7 864int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 865int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 866void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
867
868/* drivers/pci/bus.c */
2fe2abf8
BH
869void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
870struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
871void pci_bus_remove_resources(struct pci_bus *bus);
872
89a74ecc 873#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
874 for (i = 0; \
875 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
876 i++)
89a74ecc 877
4a7fb636
AM
878int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
879 struct resource *res, resource_size_t size,
880 resource_size_t align, resource_size_t min,
881 unsigned int type_mask,
3b7a17fc
DB
882 resource_size_t (*alignf)(void *,
883 const struct resource *,
b26b2d49
DB
884 resource_size_t,
885 resource_size_t),
4a7fb636 886 void *alignf_data);
1da177e4
LT
887void pci_enable_bridges(struct pci_bus *bus);
888
863b18f4 889/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
890int __must_check __pci_register_driver(struct pci_driver *, struct module *,
891 const char *mod_name);
bba81165
AM
892
893/*
894 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
895 */
896#define pci_register_driver(driver) \
897 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 898
05cca6e5
GKH
899void pci_unregister_driver(struct pci_driver *dev);
900void pci_remove_behind_bridge(struct pci_dev *dev);
901struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
902int pci_add_dynid(struct pci_driver *drv,
903 unsigned int vendor, unsigned int device,
904 unsigned int subvendor, unsigned int subdevice,
905 unsigned int class, unsigned int class_mask,
906 unsigned long driver_data);
05cca6e5
GKH
907const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
908 struct pci_dev *dev);
909int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
910 int pass);
1da177e4 911
70298c6e 912void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 913 void *userdata);
70b9f7dc 914int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 915int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 916unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 917
deb2d2ec
BH
918int pci_set_vga_state(struct pci_dev *pdev, bool decode,
919 unsigned int command_bits, bool change_bridge);
1da177e4
LT
920/* kmem_cache style wrapper around pci_alloc_consistent() */
921
f41b1771 922#include <linux/pci-dma.h>
1da177e4
LT
923#include <linux/dmapool.h>
924
925#define pci_pool dma_pool
926#define pci_pool_create(name, pdev, size, align, allocation) \
927 dma_pool_create(name, &pdev->dev, size, align, allocation)
928#define pci_pool_destroy(pool) dma_pool_destroy(pool)
929#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
930#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
931
e24c2d96
DM
932enum pci_dma_burst_strategy {
933 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
934 strategy_parameter is N/A */
935 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
936 byte boundaries */
937 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
938 strategy_parameter byte boundaries */
939};
940
1da177e4 941struct msix_entry {
16dbef4a 942 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
943 u16 entry; /* driver uses to specify entry, OS writes */
944};
945
0366f8f7 946
1da177e4 947#ifndef CONFIG_PCI_MSI
1c8d7b0a 948static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
949{
950 return -1;
951}
952
d52877c7
YL
953static inline void pci_msi_shutdown(struct pci_dev *dev)
954{ }
05cca6e5
GKH
955static inline void pci_disable_msi(struct pci_dev *dev)
956{ }
957
a52e2e35
RW
958static inline int pci_msix_table_size(struct pci_dev *dev)
959{
960 return 0;
961}
05cca6e5
GKH
962static inline int pci_enable_msix(struct pci_dev *dev,
963 struct msix_entry *entries, int nvec)
964{
965 return -1;
966}
967
d52877c7
YL
968static inline void pci_msix_shutdown(struct pci_dev *dev)
969{ }
05cca6e5
GKH
970static inline void pci_disable_msix(struct pci_dev *dev)
971{ }
972
973static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
974{ }
975
976static inline void pci_restore_msi_state(struct pci_dev *dev)
977{ }
07ae95f9
AP
978static inline int pci_msi_enabled(void)
979{
980 return 0;
981}
1da177e4 982#else
1c8d7b0a 983extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 984extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 985extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 986extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 987extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 988 struct msix_entry *entries, int nvec);
d52877c7 989extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
990extern void pci_disable_msix(struct pci_dev *dev);
991extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 992extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 993extern int pci_msi_enabled(void);
1da177e4
LT
994#endif
995
ab0724ff 996#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
997extern bool pcie_ports_disabled;
998extern bool pcie_ports_auto;
ab0724ff
MT
999#else
1000#define pcie_ports_disabled true
1001#define pcie_ports_auto false
1002#endif
415e12b2 1003
3e1b1600 1004#ifndef CONFIG_PCIEASPM
8b8bae90
RW
1005static inline int pcie_aspm_enabled(void) { return 0; }
1006static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1007#else
1008extern int pcie_aspm_enabled(void);
8b8bae90 1009extern bool pcie_aspm_support_enabled(void);
3e1b1600
AP
1010#endif
1011
415e12b2
RW
1012#ifdef CONFIG_PCIEAER
1013void pci_no_aer(void);
1014bool pci_aer_available(void);
1015#else
1016static inline void pci_no_aer(void) { }
1017static inline bool pci_aer_available(void) { return false; }
1018#endif
1019
43c16408
AP
1020#ifndef CONFIG_PCIE_ECRC
1021static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1022{
1023 return;
1024}
1025static inline void pcie_ecrc_get_policy(char *str) {};
1026#else
1027extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1028extern void pcie_ecrc_get_policy(char *str);
1029#endif
1030
1c8d7b0a
MW
1031#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1032
8b955b0d 1033#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1034/* The functions a driver should call */
1035int ht_create_irq(struct pci_dev *dev, int idx);
1036void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1037#endif /* CONFIG_HT_IRQ */
1038
e04b0ea2
BK
1039extern void pci_block_user_cfg_access(struct pci_dev *dev);
1040extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
1041
4352dfd5
GKH
1042/*
1043 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1044 * a PCI domain is defined to be a set of PCI busses which share
1045 * configuration space.
1046 */
32a2eea7
JG
1047#ifdef CONFIG_PCI_DOMAINS
1048extern int pci_domains_supported;
1049#else
1050enum { pci_domains_supported = 0 };
05cca6e5
GKH
1051static inline int pci_domain_nr(struct pci_bus *bus)
1052{
1053 return 0;
1054}
1055
4352dfd5
GKH
1056static inline int pci_proc_domain(struct pci_bus *bus)
1057{
1058 return 0;
1059}
32a2eea7 1060#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1061
95a8b6ef
MT
1062/* some architectures require additional setup to direct VGA traffic */
1063typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1064 unsigned int command_bits, bool change_bridge);
1065extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1066
4352dfd5 1067#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1068
1069/*
1070 * If the system does not have PCI, clearly these return errors. Define
1071 * these as simple inline functions to avoid hair in drivers.
1072 */
1073
05cca6e5
GKH
1074#define _PCI_NOP(o, s, t) \
1075 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1076 int where, t val) \
1da177e4 1077 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1078
1079#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1080 _PCI_NOP(o, word, u16 x) \
1081 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1082_PCI_NOP_ALL(read, *)
1083_PCI_NOP_ALL(write,)
1084
d42552c3 1085static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1086 unsigned int device,
1087 struct pci_dev *from)
1088{
1089 return NULL;
1090}
d42552c3 1091
05cca6e5
GKH
1092static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1093 unsigned int device,
1094 unsigned int ss_vendor,
1095 unsigned int ss_device,
b08508c4 1096 struct pci_dev *from)
05cca6e5
GKH
1097{
1098 return NULL;
1099}
1da177e4 1100
05cca6e5
GKH
1101static inline struct pci_dev *pci_get_class(unsigned int class,
1102 struct pci_dev *from)
1103{
1104 return NULL;
1105}
1da177e4
LT
1106
1107#define pci_dev_present(ids) (0)
ed4aaadb 1108#define no_pci_devices() (1)
1da177e4
LT
1109#define pci_dev_put(dev) do { } while (0)
1110
05cca6e5
GKH
1111static inline void pci_set_master(struct pci_dev *dev)
1112{ }
1113
1114static inline int pci_enable_device(struct pci_dev *dev)
1115{
1116 return -EIO;
1117}
1118
1119static inline void pci_disable_device(struct pci_dev *dev)
1120{ }
1121
1122static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1123{
1124 return -EIO;
1125}
1126
80be0385
RD
1127static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1128{
1129 return -EIO;
1130}
1131
4d57cdfa
FT
1132static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1133 unsigned int size)
1134{
1135 return -EIO;
1136}
1137
59fc67de
FT
1138static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1139 unsigned long mask)
1140{
1141 return -EIO;
1142}
1143
05cca6e5
GKH
1144static inline int pci_assign_resource(struct pci_dev *dev, int i)
1145{
1146 return -EBUSY;
1147}
1148
1149static inline int __pci_register_driver(struct pci_driver *drv,
1150 struct module *owner)
1151{
1152 return 0;
1153}
1154
1155static inline int pci_register_driver(struct pci_driver *drv)
1156{
1157 return 0;
1158}
1159
1160static inline void pci_unregister_driver(struct pci_driver *drv)
1161{ }
1162
1163static inline int pci_find_capability(struct pci_dev *dev, int cap)
1164{
1165 return 0;
1166}
1167
1168static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1169 int cap)
1170{
1171 return 0;
1172}
1173
1174static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1175{
1176 return 0;
1177}
1178
1da177e4 1179/* Power management related routines */
05cca6e5
GKH
1180static inline int pci_save_state(struct pci_dev *dev)
1181{
1182 return 0;
1183}
1184
1d3c16a8
JM
1185static inline void pci_restore_state(struct pci_dev *dev)
1186{ }
1da177e4 1187
05cca6e5
GKH
1188static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1189{
1190 return 0;
1191}
1192
3449248c
RD
1193static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1194{
1195 return 0;
1196}
1197
05cca6e5
GKH
1198static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1199 pm_message_t state)
1200{
1201 return PCI_D0;
1202}
1203
1204static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1205 int enable)
1206{
1207 return 0;
1208}
1209
1210static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1211{
1212 return -EIO;
1213}
1214
1215static inline void pci_release_regions(struct pci_dev *dev)
1216{ }
0da0ead9 1217
a46e8126
KG
1218#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1219
05cca6e5
GKH
1220static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1221{ }
1222
1223static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1224{ }
e04b0ea2 1225
d80d0217
RD
1226static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1227{ return NULL; }
1228
1229static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1230 unsigned int devfn)
1231{ return NULL; }
1232
1233static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1234 unsigned int devfn)
1235{ return NULL; }
1236
92298e66
DA
1237static inline int pci_domain_nr(struct pci_bus *bus)
1238{ return 0; }
1239
fb8a0d9d
WM
1240#define dev_is_pci(d) (false)
1241#define dev_is_pf(d) (false)
1242#define dev_num_vf(d) (0)
4352dfd5 1243#endif /* CONFIG_PCI */
1da177e4 1244
4352dfd5
GKH
1245/* Include architecture-dependent settings and functions */
1246
1247#include <asm/pci.h>
1da177e4 1248
1f82de10
YL
1249#ifndef PCIBIOS_MAX_MEM_32
1250#define PCIBIOS_MAX_MEM_32 (-1)
1251#endif
1252
1da177e4
LT
1253/* these helpers provide future and backwards compatibility
1254 * for accessing popular PCI BAR info */
05cca6e5
GKH
1255#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1256#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1257#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1258#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1259 ((pci_resource_start((dev), (bar)) == 0 && \
1260 pci_resource_end((dev), (bar)) == \
1261 pci_resource_start((dev), (bar))) ? 0 : \
1262 \
1263 (pci_resource_end((dev), (bar)) - \
1264 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1265
1266/* Similar to the helpers above, these manipulate per-pci_dev
1267 * driver-specific data. They are really just a wrapper around
1268 * the generic device structure functions of these calls.
1269 */
05cca6e5 1270static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1271{
1272 return dev_get_drvdata(&pdev->dev);
1273}
1274
05cca6e5 1275static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1276{
1277 dev_set_drvdata(&pdev->dev, data);
1278}
1279
1280/* If you want to know what to call your pci_dev, ask this function.
1281 * Again, it's a wrapper around the generic device.
1282 */
2fc90f61 1283static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1284{
c6c4f070 1285 return dev_name(&pdev->dev);
1da177e4
LT
1286}
1287
2311b1f2
ME
1288
1289/* Some archs don't want to expose struct resource to userland as-is
1290 * in sysfs and /proc
1291 */
1292#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1293static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1294 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1295 resource_size_t *end)
2311b1f2
ME
1296{
1297 *start = rsrc->start;
1298 *end = rsrc->end;
1299}
1300#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1301
1302
1da177e4
LT
1303/*
1304 * The world is not perfect and supplies us with broken PCI devices.
1305 * For at least a part of these bugs we need a work-around, so both
1306 * generic (drivers/pci/quirks.c) and per-architecture code can define
1307 * fixup hooks to be called for particular buggy devices.
1308 */
1309
1310struct pci_fixup {
1311 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1312 void (*hook)(struct pci_dev *dev);
1313};
1314
1315enum pci_fixup_pass {
1316 pci_fixup_early, /* Before probing BARs */
1317 pci_fixup_header, /* After reading configuration header */
1318 pci_fixup_final, /* Final phase of device fixups */
1319 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1320 pci_fixup_resume, /* pci_device_resume() */
1321 pci_fixup_suspend, /* pci_device_suspend */
1322 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1323};
1324
1325/* Anonymous variables would be nice... */
1326#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1327 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1328 __attribute__((__section__(#section))) = { vendor, device, hook };
1329#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1330 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1331 vendor##device##hook, vendor, device, hook)
1332#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1333 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1334 vendor##device##hook, vendor, device, hook)
1335#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1336 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1337 vendor##device##hook, vendor, device, hook)
1338#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1339 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1340 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1341#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1342 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1343 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1344#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1345 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1346 resume_early##vendor##device##hook, vendor, device, hook)
1347#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1348 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1349 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1350
93177a74 1351#ifdef CONFIG_PCI_QUIRKS
1da177e4 1352void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1353#else
1354static inline void pci_fixup_device(enum pci_fixup_pass pass,
1355 struct pci_dev *dev) {}
1356#endif
1da177e4 1357
05cca6e5 1358void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1359void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1360void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1361int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1362int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1363 const char *name);
ec04b075 1364void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1365
1da177e4 1366extern int pci_pci_problems;
236561e5 1367#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1368#define PCIPCI_TRITON 2
1369#define PCIPCI_NATOMA 4
1370#define PCIPCI_VIAETBF 8
1371#define PCIPCI_VSFX 16
236561e5
AC
1372#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1373#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1374
4516a618
AN
1375extern unsigned long pci_cardbus_io_size;
1376extern unsigned long pci_cardbus_mem_size;
491424c0 1377extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1378extern u8 pci_cache_line_size;
4516a618 1379
28760489
EB
1380extern unsigned long pci_hotplug_io_size;
1381extern unsigned long pci_hotplug_mem_size;
1382
19792a08
AB
1383int pcibios_add_platform_entries(struct pci_dev *dev);
1384void pcibios_disable_device(struct pci_dev *dev);
1385int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1386 enum pcie_reset_state state);
575e3348 1387
7752d5cf 1388#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1389extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1390extern void __init pci_mmcfg_late_init(void);
1391#else
bb63b421 1392static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1393static inline void pci_mmcfg_late_init(void) { }
1394#endif
1395
0ef5f8f6
AP
1396int pci_ext_cfg_avail(struct pci_dev *dev);
1397
1684f5dd 1398void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1399
dd7cc44d
YZ
1400#ifdef CONFIG_PCI_IOV
1401extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1402extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1403extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1404extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1405#else
1406static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1407{
1408 return -ENODEV;
1409}
1410static inline void pci_disable_sriov(struct pci_dev *dev)
1411{
1412}
74bb1bcc
YZ
1413static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1414{
1415 return IRQ_NONE;
1416}
fb8a0d9d
WM
1417static inline int pci_num_vf(struct pci_dev *dev)
1418{
1419 return 0;
1420}
dd7cc44d
YZ
1421#endif
1422
c825bc94
KK
1423#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1424extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1425extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1426#endif
1427
d7b7e605
KK
1428/**
1429 * pci_pcie_cap - get the saved PCIe capability offset
1430 * @dev: PCI device
1431 *
1432 * PCIe capability offset is calculated at PCI device initialization
1433 * time and saved in the data structure. This function returns saved
1434 * PCIe capability offset. Using this instead of pci_find_capability()
1435 * reduces unnecessary search in the PCI configuration space. If you
1436 * need to calculate PCIe capability offset from raw device for some
1437 * reasons, please use pci_find_capability() instead.
1438 */
1439static inline int pci_pcie_cap(struct pci_dev *dev)
1440{
1441 return dev->pcie_cap;
1442}
1443
7eb776c4
KK
1444/**
1445 * pci_is_pcie - check if the PCI device is PCI Express capable
1446 * @dev: PCI device
1447 *
1448 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1449 */
1450static inline bool pci_is_pcie(struct pci_dev *dev)
1451{
1452 return !!pci_pcie_cap(dev);
1453}
1454
5d990b62
CW
1455void pci_request_acs(void);
1456
a2ce7662 1457
7ad506fa
MC
1458#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1459#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1460
1461/* Large Resource Data Type Tag Item Names */
1462#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1463#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1464#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1465
1466#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1467#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1468#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1469
1470/* Small Resource Data Type Tag Item Names */
1471#define PCI_VPD_STIN_END 0x78 /* End */
1472
1473#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1474
1475#define PCI_VPD_SRDT_TIN_MASK 0x78
1476#define PCI_VPD_SRDT_LEN_MASK 0x07
1477
1478#define PCI_VPD_LRDT_TAG_SIZE 3
1479#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1480
e1d5bdab
MC
1481#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1482
4067a854
MC
1483#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1484#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1485#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1486#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1487
a2ce7662
MC
1488/**
1489 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1490 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1491 *
1492 * Returns the extracted Large Resource Data Type length.
1493 */
1494static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1495{
1496 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1497}
1498
7ad506fa
MC
1499/**
1500 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1501 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1502 *
1503 * Returns the extracted Small Resource Data Type length.
1504 */
1505static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1506{
1507 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1508}
1509
e1d5bdab
MC
1510/**
1511 * pci_vpd_info_field_size - Extracts the information field length
1512 * @lrdt: Pointer to the beginning of an information field header
1513 *
1514 * Returns the extracted information field length.
1515 */
1516static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1517{
1518 return info_field[2];
1519}
1520
b55ac1b2
MC
1521/**
1522 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1523 * @buf: Pointer to buffered vpd data
1524 * @off: The offset into the buffer at which to begin the search
1525 * @len: The length of the vpd buffer
1526 * @rdt: The Resource Data Type to search for
1527 *
1528 * Returns the index where the Resource Data Type was found or
1529 * -ENOENT otherwise.
1530 */
1531int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1532
4067a854
MC
1533/**
1534 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1535 * @buf: Pointer to buffered vpd data
1536 * @off: The offset into the buffer at which to begin the search
1537 * @len: The length of the buffer area, relative to off, in which to search
1538 * @kw: The keyword to search for
1539 *
1540 * Returns the index where the information field keyword was found or
1541 * -ENOENT otherwise.
1542 */
1543int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1544 unsigned int len, const char *kw);
1545
1da177e4
LT
1546#endif /* __KERNEL__ */
1547#endif /* LINUX_PCI_H */