]> git.ipfire.org Git - thirdparty/linux.git/blame - include/linux/pci.h
s390/MSI: Use __msi_mask_irq() instead of default_msi_mask_irq()
[thirdparty/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
607ca46e 32#include <uapi/linux/pci.h>
1da177e4 33
7e7a43c3
AB
34#include <linux/pci_ids.h>
35
85467136
SK
36/*
37 * The PCI interface treats multi-function devices as independent
38 * devices. The slot/function address of each device is encoded
39 * in a single byte as follows:
40 *
41 * 7:3 = slot
42 * 2:0 = function
f7625980
BH
43 *
44 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 45 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 46 * the following kernel-only defines are being added here.
85467136 47 */
63ddc0b8 48#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
49/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
50#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
51
f46753c5
AC
52/* pci_slot represents a physical slot */
53struct pci_slot {
54 struct pci_bus *bus; /* The bus this slot is on */
55 struct list_head list; /* node in list of slots on this bus */
56 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
57 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
58 struct kobject kobj;
59};
60
0ad772ec
AC
61static inline const char *pci_slot_name(const struct pci_slot *slot)
62{
63 return kobject_name(&slot->kobj);
64}
65
1da177e4
LT
66/* File state for mmap()s on /proc/bus/pci/X/Y */
67enum pci_mmap_state {
68 pci_mmap_io,
69 pci_mmap_mem
70};
71
72/* This defines the direction arg to the DMA mapping routines. */
73#define PCI_DMA_BIDIRECTIONAL 0
74#define PCI_DMA_TODEVICE 1
75#define PCI_DMA_FROMDEVICE 2
76#define PCI_DMA_NONE 3
77
fde09c6d
YZ
78/*
79 * For PCI devices, the region numbers are assigned this way:
80 */
81enum {
82 /* #0-5: standard PCI resources */
83 PCI_STD_RESOURCES,
84 PCI_STD_RESOURCE_END = 5,
85
86 /* #6: expansion ROM resource */
87 PCI_ROM_RESOURCE,
88
d1b054da
YZ
89 /* device specific resources */
90#ifdef CONFIG_PCI_IOV
91 PCI_IOV_RESOURCES,
92 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
93#endif
94
fde09c6d
YZ
95 /* resources assigned to buses behind the bridge */
96#define PCI_BRIDGE_RESOURCE_NUM 4
97
98 PCI_BRIDGE_RESOURCES,
99 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
100 PCI_BRIDGE_RESOURCE_NUM - 1,
101
102 /* total resources associated with a PCI device */
103 PCI_NUM_RESOURCES,
104
105 /* preserve this for compatibility */
cda57bf9 106 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 107};
1da177e4
LT
108
109typedef int __bitwise pci_power_t;
110
4352dfd5
GKH
111#define PCI_D0 ((pci_power_t __force) 0)
112#define PCI_D1 ((pci_power_t __force) 1)
113#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
114#define PCI_D3hot ((pci_power_t __force) 3)
115#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 116#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 117#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 118
00240c38
AS
119/* Remember to update this when the list above changes! */
120extern const char *pci_power_names[];
121
122static inline const char *pci_power_name(pci_power_t state)
123{
124 return pci_power_names[1 + (int) state];
125}
126
448bd857
HY
127#define PCI_PM_D2_DELAY 200
128#define PCI_PM_D3_WAIT 10
129#define PCI_PM_D3COLD_WAIT 100
130#define PCI_PM_BUS_WAIT 50
aa8c6c93 131
392a1ce7
LV
132/** The pci_channel state describes connectivity between the CPU and
133 * the pci device. If some PCI bus between here and the pci device
134 * has crashed or locked up, this info is reflected here.
135 */
136typedef unsigned int __bitwise pci_channel_state_t;
137
138enum pci_channel_state {
139 /* I/O channel is in normal state */
140 pci_channel_io_normal = (__force pci_channel_state_t) 1,
141
142 /* I/O to channel is blocked */
143 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
144
145 /* PCI card is dead */
146 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
147};
148
f7bdd12d
BK
149typedef unsigned int __bitwise pcie_reset_state_t;
150
151enum pcie_reset_state {
152 /* Reset is NOT asserted (Use to deassert reset) */
153 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
154
f7625980 155 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
156 pcie_warm_reset = (__force pcie_reset_state_t) 2,
157
f7625980 158 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
159 pcie_hot_reset = (__force pcie_reset_state_t) 3
160};
161
ba698ad4
DM
162typedef unsigned short __bitwise pci_dev_flags_t;
163enum pci_dev_flags {
164 /* INTX_DISABLE in PCI_COMMAND register disables MSI
165 * generation too.
166 */
6b121592 167 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 168 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 169 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 170 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 171 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 172 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 173 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
174 /* Flag to indicate the device uses dma_alias_devfn */
175 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
176 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
177 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
ba698ad4
DM
178};
179
e1d3a908
SA
180enum pci_irq_reroute_variant {
181 INTEL_IRQ_REROUTE_VARIANT = 1,
182 MAX_IRQ_REROUTE_VARIANTS = 3
183};
184
6e325a62
MT
185typedef unsigned short __bitwise pci_bus_flags_t;
186enum pci_bus_flags {
d556ad4b
PO
187 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
188 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
189};
190
59da381e
JK
191/* These values come from the PCI Express Spec */
192enum pcie_link_width {
193 PCIE_LNK_WIDTH_RESRV = 0x00,
194 PCIE_LNK_X1 = 0x01,
195 PCIE_LNK_X2 = 0x02,
196 PCIE_LNK_X4 = 0x04,
197 PCIE_LNK_X8 = 0x08,
198 PCIE_LNK_X12 = 0x0C,
199 PCIE_LNK_X16 = 0x10,
200 PCIE_LNK_X32 = 0x20,
201 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
202};
203
536c8cb4
MW
204/* Based on the PCI Hotplug Spec, but some values are made up by us */
205enum pci_bus_speed {
206 PCI_SPEED_33MHz = 0x00,
207 PCI_SPEED_66MHz = 0x01,
208 PCI_SPEED_66MHz_PCIX = 0x02,
209 PCI_SPEED_100MHz_PCIX = 0x03,
210 PCI_SPEED_133MHz_PCIX = 0x04,
211 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
212 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
213 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
214 PCI_SPEED_66MHz_PCIX_266 = 0x09,
215 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
216 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
217 AGP_UNKNOWN = 0x0c,
218 AGP_1X = 0x0d,
219 AGP_2X = 0x0e,
220 AGP_4X = 0x0f,
221 AGP_8X = 0x10,
536c8cb4
MW
222 PCI_SPEED_66MHz_PCIX_533 = 0x11,
223 PCI_SPEED_100MHz_PCIX_533 = 0x12,
224 PCI_SPEED_133MHz_PCIX_533 = 0x13,
225 PCIE_SPEED_2_5GT = 0x14,
226 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 227 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
228 PCI_SPEED_UNKNOWN = 0xff,
229};
230
24a4742f 231struct pci_cap_saved_data {
fd0f7f73
AW
232 u16 cap_nr;
233 bool cap_extended;
24a4742f 234 unsigned int size;
41017f0c
SL
235 u32 data[0];
236};
237
24a4742f
AW
238struct pci_cap_saved_state {
239 struct hlist_node next;
240 struct pci_cap_saved_data cap;
241};
242
7d715a6c 243struct pcie_link_state;
ee69439c 244struct pci_vpd;
d1b054da 245struct pci_sriov;
302b4215 246struct pci_ats;
ee69439c 247
1da177e4
LT
248/*
249 * The pci_dev structure is used to describe PCI devices.
250 */
251struct pci_dev {
1da177e4
LT
252 struct list_head bus_list; /* node in per-bus list */
253 struct pci_bus *bus; /* bus this device is on */
254 struct pci_bus *subordinate; /* bus this device bridges to */
255
256 void *sysdata; /* hook for sys-specific extension */
257 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 258 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
259
260 unsigned int devfn; /* encoded device & function index */
261 unsigned short vendor;
262 unsigned short device;
263 unsigned short subsystem_vendor;
264 unsigned short subsystem_device;
265 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 266 u8 revision; /* PCI revision, low byte of class word */
1da177e4 267 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 268 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
269 u8 msi_cap; /* MSI capability offset */
270 u8 msix_cap; /* MSI-X capability offset */
f7625980 271 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 272 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
273 u8 pin; /* which interrupt pin this device uses */
274 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 275 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
276
277 struct pci_driver *driver; /* which driver has allocated this device */
278 u64 dma_mask; /* Mask of the bits of bus address this
279 device implements. Normally this is
280 0xffffffff. You only need to change
281 this if your device has broken DMA
282 or supports 64-bit transfers. */
283
4d57cdfa
FT
284 struct device_dma_parameters dma_parms;
285
1da177e4
LT
286 pci_power_t current_state; /* Current operating state. In ACPI-speak,
287 this is D0-D3, D0 being fully functional,
288 and D3 being off. */
703860ed 289 u8 pm_cap; /* PM capability offset */
337001b6
RW
290 unsigned int pme_support:5; /* Bitmask of states from which PME#
291 can be generated */
c7f48656 292 unsigned int pme_interrupt:1;
379021d5 293 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
294 unsigned int d1_support:1; /* Low power state D1 is supported */
295 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
296 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
297 unsigned int no_d3cold:1; /* D3cold is forbidden */
298 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
299 unsigned int mmio_always_on:1; /* disallow turning off io/mem
300 decoding during bar sizing */
e80bb09d 301 unsigned int wakeup_prepared:1;
448bd857
HY
302 unsigned int runtime_d3cold:1; /* whether go through runtime
303 D3cold, not set for devices
304 powered on/off by the
305 corresponding bridge */
b440bde7 306 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
1ae861e6 307 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 308 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 309
7d715a6c 310#ifdef CONFIG_PCIEASPM
f7625980 311 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
312#endif
313
392a1ce7 314 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
315 struct device dev; /* Generic device interface */
316
1da177e4
LT
317 int cfg_size; /* Size of configuration space */
318
319 /*
320 * Instead of touching interrupt line and base address registers
321 * directly, use the values stored here. They might be different!
322 */
323 unsigned int irq;
324 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
325
58d9a38f 326 bool match_driver; /* Skip attaching driver */
1da177e4 327 /* These fields are used by common fixups */
f7625980 328 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
329 unsigned int multifunction:1;/* Part of multi-function device */
330 /* keep track of device state */
8a1bc901 331 unsigned int is_added:1;
1da177e4 332 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 333 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 334 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 335 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 336 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 337 unsigned int msi_enabled:1;
99dc804d 338 unsigned int msix_enabled:1;
58c3a727 339 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 340 unsigned int is_managed:1;
260d703a 341 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 342 unsigned int state_saved:1;
d1b054da 343 unsigned int is_physfn:1;
dd7cc44d 344 unsigned int is_virtfn:1;
711d5779 345 unsigned int reset_fn:1;
28760489 346 unsigned int is_hotplug_bridge:1;
affb72c3
HY
347 unsigned int __aer_firmware_first_valid:1;
348 unsigned int __aer_firmware_first:1;
fbebb9fd 349 unsigned int broken_intx_masking:1;
2b28ae19 350 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
ba698ad4 351 pci_dev_flags_t dev_flags;
bae94d02 352 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 353
1da177e4 354 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 355 struct hlist_head saved_cap_space;
1da177e4
LT
356 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
357 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
358 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 359 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 360#ifdef CONFIG_PCI_MSI
4aa9bc95 361 struct list_head msi_list;
1c51b50c 362 const struct attribute_group **msi_irq_groups;
ded86d8d 363#endif
94e61088 364 struct pci_vpd *vpd;
466b3ddf 365#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
366 union {
367 struct pci_sriov *sriov; /* SR-IOV capability related */
368 struct pci_dev *physfn; /* the PF this VF is associated with */
369 };
302b4215 370 struct pci_ats *ats; /* Address Translation Service */
d1b054da 371#endif
dbd3fc33 372 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 373 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 374 char *driver_override; /* Driver name to force a match */
1da177e4
LT
375};
376
dda56549
Y
377static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
378{
379#ifdef CONFIG_PCI_IOV
380 if (dev->is_virtfn)
381 dev = dev->physfn;
382#endif
dda56549
Y
383 return dev;
384}
385
3c6e6ae7 386struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 387
1da177e4
LT
388#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
389#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
390
a7369f1f
LV
391static inline int pci_channel_offline(struct pci_dev *pdev)
392{
393 return (pdev->error_state != pci_channel_io_normal);
394}
395
0efd5aab
BH
396struct pci_host_bridge_window {
397 struct list_head list;
398 struct resource *res; /* host bridge aperture (CPU address) */
399 resource_size_t offset; /* bus address + offset = CPU address */
400};
41017f0c 401
5a21d70d 402struct pci_host_bridge {
7b543663 403 struct device dev;
5a21d70d 404 struct pci_bus *bus; /* root bus */
0efd5aab 405 struct list_head windows; /* pci_host_bridge_windows */
4fa2649a
YL
406 void (*release_fn)(struct pci_host_bridge *);
407 void *release_data;
5a21d70d 408};
41017f0c 409
7b543663 410#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
411void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
412 void (*release_fn)(struct pci_host_bridge *),
413 void *release_data);
7b543663 414
6c0cc950
RW
415int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
416
2fe2abf8
BH
417/*
418 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
419 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
420 * buses below host bridges or subtractive decode bridges) go in the list.
421 * Use pci_bus_for_each_resource() to iterate through all the resources.
422 */
423
424/*
425 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
426 * and there's no way to program the bridge with the details of the window.
427 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
428 * decode bit set, because they are explicit and can be programmed with _SRS.
429 */
430#define PCI_SUBTRACTIVE_DECODE 0x1
431
432struct pci_bus_resource {
433 struct list_head list;
434 struct resource *res;
435 unsigned int flags;
436};
4352dfd5
GKH
437
438#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
439
440struct pci_bus {
441 struct list_head node; /* node in list of buses */
442 struct pci_bus *parent; /* parent bus this bridge is on */
443 struct list_head children; /* list of child buses */
444 struct list_head devices; /* list of devices on this bus */
445 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 446 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
447 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
448 struct list_head resources; /* address space routed to this bus */
92f02430 449 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
450
451 struct pci_ops *ops; /* configuration access functions */
0cbdcfcf 452 struct msi_chip *msi; /* MSI controller */
1da177e4
LT
453 void *sysdata; /* hook for sys-specific extension */
454 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
455
456 unsigned char number; /* bus number */
457 unsigned char primary; /* number of primary bridge */
3749c51a
MW
458 unsigned char max_bus_speed; /* enum pci_bus_speed */
459 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
460#ifdef CONFIG_PCI_DOMAINS_GENERIC
461 int domain_nr;
462#endif
1da177e4
LT
463
464 char name[48];
465
466 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 467 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 468 struct device *bridge;
fd7d1ced 469 struct device dev;
1da177e4
LT
470 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
471 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 472 unsigned int is_added:1;
1da177e4
LT
473};
474
fd7d1ced 475#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 476
79af72d7 477/*
f7625980 478 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 479 * false otherwise
77a0dfcd
BH
480 *
481 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
482 * This is incorrect because "virtual" buses added for SR-IOV (via
483 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
484 */
485static inline bool pci_is_root_bus(struct pci_bus *pbus)
486{
487 return !(pbus->parent);
488}
489
1c86438c
YW
490/**
491 * pci_is_bridge - check if the PCI device is a bridge
492 * @dev: PCI device
493 *
494 * Return true if the PCI device is bridge whether it has subordinate
495 * or not.
496 */
497static inline bool pci_is_bridge(struct pci_dev *dev)
498{
499 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
500 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
501}
502
c6bde215
BH
503static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
504{
505 dev = pci_physfn(dev);
506 if (pci_is_root_bus(dev->bus))
507 return NULL;
508
509 return dev->bus->self;
510}
511
16cf0ebc
RW
512#ifdef CONFIG_PCI_MSI
513static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
514{
515 return pci_dev->msi_enabled || pci_dev->msix_enabled;
516}
517#else
518static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
519#endif
520
1da177e4
LT
521/*
522 * Error values that may be returned by PCI functions.
523 */
524#define PCIBIOS_SUCCESSFUL 0x00
525#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
526#define PCIBIOS_BAD_VENDOR_ID 0x83
527#define PCIBIOS_DEVICE_NOT_FOUND 0x86
528#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
529#define PCIBIOS_SET_FAILED 0x88
530#define PCIBIOS_BUFFER_TOO_SMALL 0x89
531
a6961651 532/*
f7625980 533 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
534 */
535static inline int pcibios_err_to_errno(int err)
536{
537 if (err <= PCIBIOS_SUCCESSFUL)
538 return err; /* Assume already errno */
539
540 switch (err) {
541 case PCIBIOS_FUNC_NOT_SUPPORTED:
542 return -ENOENT;
543 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 544 return -ENOTTY;
a6961651
AW
545 case PCIBIOS_DEVICE_NOT_FOUND:
546 return -ENODEV;
547 case PCIBIOS_BAD_REGISTER_NUMBER:
548 return -EFAULT;
549 case PCIBIOS_SET_FAILED:
550 return -EIO;
551 case PCIBIOS_BUFFER_TOO_SMALL:
552 return -ENOSPC;
553 }
554
d97ffe23 555 return -ERANGE;
a6961651
AW
556}
557
1da177e4
LT
558/* Low-level architecture-dependent routines */
559
560struct pci_ops {
561 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
562 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
563};
564
b6ce068a
MW
565/*
566 * ACPI needs to be able to access PCI config space before we've done a
567 * PCI bus scan and created pci_bus structures.
568 */
f39d5b72
BH
569int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
570 int reg, int len, u32 *val);
571int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
572 int reg, int len, u32 val);
1da177e4
LT
573
574struct pci_bus_region {
0a5ef7b9
BH
575 dma_addr_t start;
576 dma_addr_t end;
1da177e4
LT
577};
578
579struct pci_dynids {
580 spinlock_t lock; /* protects list, index */
581 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
582};
583
f7625980
BH
584
585/*
586 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
587 * a set of callbacks in struct pci_error_handlers, that device driver
588 * will be notified of PCI bus errors, and will be driven to recovery
589 * when an error occurs.
392a1ce7
LV
590 */
591
592typedef unsigned int __bitwise pci_ers_result_t;
593
594enum pci_ers_result {
595 /* no result/none/not supported in device driver */
596 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
597
598 /* Device driver can recover without slot reset */
599 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
600
601 /* Device driver wants slot to be reset. */
602 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
603
604 /* Device has completely failed, is unrecoverable */
605 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
606
607 /* Device driver is fully recovered and operational */
608 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
609
610 /* No AER capabilities registered for the driver */
611 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
612};
613
614/* PCI bus error event callbacks */
05cca6e5 615struct pci_error_handlers {
392a1ce7
LV
616 /* PCI bus error detected on this device */
617 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 618 enum pci_channel_state error);
392a1ce7
LV
619
620 /* MMIO has been re-enabled, but not DMA */
621 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
622
623 /* PCI Express link has been reset */
624 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
625
626 /* PCI slot has been reset */
627 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
628
3ebe7f9f
KB
629 /* PCI function reset prepare or completed */
630 void (*reset_notify)(struct pci_dev *dev, bool prepare);
631
392a1ce7
LV
632 /* Device driver may resume normal operations */
633 void (*resume)(struct pci_dev *dev);
634};
635
392a1ce7 636
1da177e4
LT
637struct module;
638struct pci_driver {
639 struct list_head node;
42b21932 640 const char *name;
1da177e4
LT
641 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
642 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
643 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
644 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
645 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
646 int (*resume_early) (struct pci_dev *dev);
1da177e4 647 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 648 void (*shutdown) (struct pci_dev *dev);
1789382a 649 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 650 const struct pci_error_handlers *err_handler;
1da177e4
LT
651 struct device_driver driver;
652 struct pci_dynids dynids;
653};
654
05cca6e5 655#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 656
90a1ba0c 657/**
9f9351bb 658 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
659 * @_table: device table name
660 *
92e112fd 661 * This macro is deprecated and should not be used in new code.
90a1ba0c 662 */
9f9351bb 663#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 664 const struct pci_device_id _table[]
90a1ba0c 665
1da177e4
LT
666/**
667 * PCI_DEVICE - macro used to describe a specific pci device
668 * @vend: the 16 bit PCI Vendor ID
669 * @dev: the 16 bit PCI Device ID
670 *
671 * This macro is used to create a struct pci_device_id that matches a
672 * specific device. The subvendor and subdevice fields will be set to
673 * PCI_ANY_ID.
674 */
675#define PCI_DEVICE(vend,dev) \
676 .vendor = (vend), .device = (dev), \
677 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
678
3d567e0e
NNS
679/**
680 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
681 * @vend: the 16 bit PCI Vendor ID
682 * @dev: the 16 bit PCI Device ID
683 * @subvend: the 16 bit PCI Subvendor ID
684 * @subdev: the 16 bit PCI Subdevice ID
685 *
686 * This macro is used to create a struct pci_device_id that matches a
687 * specific device with subsystem information.
688 */
689#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
690 .vendor = (vend), .device = (dev), \
691 .subvendor = (subvend), .subdevice = (subdev)
692
1da177e4
LT
693/**
694 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
695 * @dev_class: the class, subclass, prog-if triple for this device
696 * @dev_class_mask: the class mask for this device
697 *
698 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 699 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
700 * fields will be set to PCI_ANY_ID.
701 */
702#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
703 .class = (dev_class), .class_mask = (dev_class_mask), \
704 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
705 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
706
1597cacb
AC
707/**
708 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
709 * @vend: the vendor name
710 * @dev: the 16 bit PCI Device ID
1597cacb
AC
711 *
712 * This macro is used to create a struct pci_device_id that matches a
713 * specific PCI device. The subvendor, and subdevice fields will be set
714 * to PCI_ANY_ID. The macro allows the next field to follow as the device
715 * private data.
716 */
717
c1309040
MR
718#define PCI_VDEVICE(vend, dev) \
719 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
720 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 721
1da177e4
LT
722/* these external functions are only available when PCI support is enabled */
723#ifdef CONFIG_PCI
724
a58674ff 725void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
726
727enum pcie_bus_config_types {
5f39e670 728 PCIE_BUS_TUNE_OFF,
b03e7495 729 PCIE_BUS_SAFE,
5f39e670 730 PCIE_BUS_PERFORMANCE,
b03e7495
JM
731 PCIE_BUS_PEER2PEER,
732};
733
734extern enum pcie_bus_config_types pcie_bus_config;
735
1da177e4
LT
736extern struct bus_type pci_bus_type;
737
f7625980
BH
738/* Do NOT directly access these two variables, unless you are arch-specific PCI
739 * code, or PCI core code. */
1da177e4 740extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 741/* Some device drivers need know if PCI is initiated */
f39d5b72 742int no_pci_devices(void);
1da177e4 743
3c449ed0 744void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
745void pcibios_add_bus(struct pci_bus *bus);
746void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 747void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 748int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 749/* Architecture-specific versions may override this (weak) */
05cca6e5 750char *pcibios_setup(char *str);
1da177e4
LT
751
752/* Used only when drivers/pci/setup.c is used */
3b7a17fc 753resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 754 resource_size_t,
e31dd6e4 755 resource_size_t);
1da177e4
LT
756void pcibios_update_irq(struct pci_dev *, int irq);
757
2d1c8618
BH
758/* Weak but can be overriden by arch */
759void pci_fixup_cardbus(struct pci_bus *);
760
1da177e4
LT
761/* Generic PCI functions used internally */
762
fc279850 763void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 764 struct resource *res);
fc279850 765void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 766 struct pci_bus_region *region);
d1fd4fb6 767void pcibios_scan_specific_bus(int busn);
f39d5b72 768struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 769void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
770struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
771 struct pci_ops *ops, void *sysdata);
de4b2f76 772struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
773struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
774 struct pci_ops *ops, void *sysdata,
775 struct list_head *resources);
98a35831
YL
776int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
777int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
778void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 779struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
780 struct pci_ops *ops, void *sysdata,
781 struct list_head *resources);
05cca6e5
GKH
782struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
783 int busnr);
3749c51a 784void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 785struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
786 const char *name,
787 struct hotplug_slot *hotplug);
f46753c5 788void pci_destroy_slot(struct pci_slot *slot);
1da177e4 789int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 790struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 791void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 792unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 793void pci_bus_add_device(struct pci_dev *dev);
1da177e4 794void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
795struct resource *pci_find_parent_resource(const struct pci_dev *dev,
796 struct resource *res);
3df425f3 797u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 798int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 799u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
800struct pci_dev *pci_dev_get(struct pci_dev *dev);
801void pci_dev_put(struct pci_dev *dev);
802void pci_remove_bus(struct pci_bus *b);
803void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 804void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
805void pci_stop_root_bus(struct pci_bus *bus);
806void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 807void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 808void pci_sort_breadthfirst(void);
fb8a0d9d
WM
809#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
810#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
811#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
812
813/* Generic PCI functions exported to card drivers */
814
388c8c16
JB
815enum pci_lost_interrupt_reason {
816 PCI_LOST_IRQ_NO_INFORMATION = 0,
817 PCI_LOST_IRQ_DISABLE_MSI,
818 PCI_LOST_IRQ_DISABLE_MSIX,
819 PCI_LOST_IRQ_DISABLE_ACPI,
820};
821enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
822int pci_find_capability(struct pci_dev *dev, int cap);
823int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
824int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 825int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
826int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
827int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 828struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 829
d42552c3
AM
830struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
831 struct pci_dev *from);
05cca6e5 832struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 833 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 834 struct pci_dev *from);
05cca6e5 835struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
836struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
837 unsigned int devfn);
838static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
839 unsigned int devfn)
840{
841 return pci_get_domain_bus_and_slot(0, bus, devfn);
842}
05cca6e5 843struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
844int pci_dev_present(const struct pci_device_id *ids);
845
05cca6e5
GKH
846int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
847 int where, u8 *val);
848int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
849 int where, u16 *val);
850int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
851 int where, u32 *val);
852int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
853 int where, u8 val);
854int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
855 int where, u16 val);
856int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
857 int where, u32 val);
a72b46c3 858struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 859
bf362f75 860static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 861{
05cca6e5 862 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 863}
bf362f75 864static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 865{
05cca6e5 866 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 867}
bf362f75 868static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 869 u32 *val)
1da177e4 870{
05cca6e5 871 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 872}
bf362f75 873static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 874{
05cca6e5 875 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 876}
bf362f75 877static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 878{
05cca6e5 879 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 880}
bf362f75 881static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 882 u32 val)
1da177e4 883{
05cca6e5 884 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
885}
886
8c0d3a02
JL
887int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
888int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
889int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
890int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
891int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
892 u16 clear, u16 set);
893int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
894 u32 clear, u32 set);
895
896static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
897 u16 set)
898{
899 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
900}
901
902static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
903 u32 set)
904{
905 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
906}
907
908static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
909 u16 clear)
910{
911 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
912}
913
914static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
915 u32 clear)
916{
917 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
918}
919
c63587d7
AW
920/* user-space driven config access */
921int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
922int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
923int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
924int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
925int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
926int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
927
4a7fb636 928int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
929int __must_check pci_enable_device_io(struct pci_dev *dev);
930int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 931int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
932int __must_check pcim_enable_device(struct pci_dev *pdev);
933void pcim_pin_device(struct pci_dev *pdev);
934
296ccb08
YS
935static inline int pci_is_enabled(struct pci_dev *pdev)
936{
937 return (atomic_read(&pdev->enable_cnt) > 0);
938}
939
9ac7849e
TH
940static inline int pci_is_managed(struct pci_dev *pdev)
941{
942 return pdev->is_managed;
943}
944
1da177e4 945void pci_disable_device(struct pci_dev *dev);
96c55900
MS
946
947extern unsigned int pcibios_max_latency;
1da177e4 948void pci_set_master(struct pci_dev *dev);
6a479079 949void pci_clear_master(struct pci_dev *dev);
96c55900 950
f7bdd12d 951int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 952int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 953#define HAVE_PCI_SET_MWI
4a7fb636 954int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 955int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 956void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 957void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
958bool pci_intx_mask_supported(struct pci_dev *dev);
959bool pci_check_and_mask_intx(struct pci_dev *dev);
960bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 961void pci_msi_off(struct pci_dev *dev);
4d57cdfa 962int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 963int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 964int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 965int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
966int pcix_get_max_mmrbc(struct pci_dev *dev);
967int pcix_get_mmrbc(struct pci_dev *dev);
968int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 969int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 970int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
971int pcie_get_mps(struct pci_dev *dev);
972int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
973int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
974 enum pcie_link_width *width);
8c1c699f 975int __pci_reset_function(struct pci_dev *dev);
a96d627a 976int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 977int pci_reset_function(struct pci_dev *dev);
61cf16d8 978int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 979int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 980int pci_reset_slot(struct pci_slot *slot);
61cf16d8 981int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 982int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 983int pci_reset_bus(struct pci_bus *bus);
61cf16d8 984int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
985void pci_reset_secondary_bus(struct pci_dev *dev);
986void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 987void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 988void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 989int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 990int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 991int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 992bool pci_device_is_present(struct pci_dev *pdev);
1da177e4
LT
993
994/* ROM control related routines */
e416de5e
AC
995int pci_enable_rom(struct pci_dev *pdev);
996void pci_disable_rom(struct pci_dev *pdev);
144a50ea 997void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 998void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 999size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1000void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1001
1002/* Power management related routines */
1003int pci_save_state(struct pci_dev *dev);
1d3c16a8 1004void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1005struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
ffbdd3f7
AW
1006int pci_load_and_free_saved_state(struct pci_dev *dev,
1007 struct pci_saved_state **state);
fd0f7f73
AW
1008struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1009struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1010 u16 cap);
1011int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1012int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1013 u16 cap, unsigned int size);
0e5dd46b 1014int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1015int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1016pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1017bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1018void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1019int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1020 bool runtime, bool enable);
0235c4fc 1021int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1022int pci_prepare_to_sleep(struct pci_dev *dev);
1023int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1024bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1025bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1026void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1027
b440bde7
BH
1028static inline void pci_ignore_hotplug(struct pci_dev *dev)
1029{
1030 dev->ignore_hotplug = 1;
1031}
1032
6cbf8214
RW
1033static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1034 bool enable)
1035{
1036 return __pci_enable_wake(dev, state, false, enable);
1037}
1da177e4 1038
425c1b22
AW
1039/* PCI Virtual Channel */
1040int pci_save_vc_state(struct pci_dev *dev);
1041void pci_restore_vc_state(struct pci_dev *dev);
1042void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1043
bb209c82
BH
1044/* For use by arch with custom probe code */
1045void set_pcie_port_type(struct pci_dev *pdev);
1046void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1047
ce5ccdef 1048/* Functions for PCI Hotplug drivers to use */
05cca6e5 1049int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1050unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1051unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1052void pci_lock_rescan_remove(void);
1053void pci_unlock_rescan_remove(void);
ce5ccdef 1054
287d19ce
SH
1055/* Vital product data routines */
1056ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1057ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1058
1da177e4 1059/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1060resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1061void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1062void pci_bus_size_bridges(struct pci_bus *bus);
1063int pci_claim_resource(struct pci_dev *, int);
1064void pci_assign_unassigned_resources(void);
6841ec68 1065void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1066void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1067void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1068void pdev_enable_device(struct pci_dev *);
842de40d 1069int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1070void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1071 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1072#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1073int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1074int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1075void pci_release_regions(struct pci_dev *);
4a7fb636 1076int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1077int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1078void pci_release_region(struct pci_dev *, int);
c87deff7 1079int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1080int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1081void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1082
1083/* drivers/pci/bus.c */
fe830ef6
JL
1084struct pci_bus *pci_bus_get(struct pci_bus *bus);
1085void pci_bus_put(struct pci_bus *bus);
45ca9e97 1086void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1087void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1088 resource_size_t offset);
45ca9e97 1089void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1090void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1091struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1092void pci_bus_remove_resources(struct pci_bus *bus);
1093
89a74ecc 1094#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1095 for (i = 0; \
1096 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1097 i++)
89a74ecc 1098
4a7fb636
AM
1099int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1100 struct resource *res, resource_size_t size,
1101 resource_size_t align, resource_size_t min,
664c2848 1102 unsigned long type_mask,
3b7a17fc
DB
1103 resource_size_t (*alignf)(void *,
1104 const struct resource *,
b26b2d49
DB
1105 resource_size_t,
1106 resource_size_t),
4a7fb636 1107 void *alignf_data);
1da177e4 1108
8b921acf
LD
1109
1110int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1111
06cf56e4
BH
1112static inline dma_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1113{
1114 struct pci_bus_region region;
1115
1116 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1117 return region.start;
1118}
1119
863b18f4 1120/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1121int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1122 const char *mod_name);
bba81165
AM
1123
1124/*
1125 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1126 */
1127#define pci_register_driver(driver) \
1128 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1129
05cca6e5 1130void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1131
1132/**
1133 * module_pci_driver() - Helper macro for registering a PCI driver
1134 * @__pci_driver: pci_driver struct
1135 *
1136 * Helper macro for PCI drivers which do not do anything special in module
1137 * init/exit. This eliminates a lot of boilerplate. Each module may only
1138 * use this macro once, and calling it replaces module_init() and module_exit()
1139 */
1140#define module_pci_driver(__pci_driver) \
1141 module_driver(__pci_driver, pci_register_driver, \
1142 pci_unregister_driver)
1143
05cca6e5 1144struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1145int pci_add_dynid(struct pci_driver *drv,
1146 unsigned int vendor, unsigned int device,
1147 unsigned int subvendor, unsigned int subdevice,
1148 unsigned int class, unsigned int class_mask,
1149 unsigned long driver_data);
05cca6e5
GKH
1150const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1151 struct pci_dev *dev);
1152int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1153 int pass);
1da177e4 1154
70298c6e 1155void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1156 void *userdata);
ac7dc65a 1157int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1158unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1159void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1160resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1161 unsigned long type);
cecf4864 1162
3448a19d
DA
1163#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1164#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1165
deb2d2ec 1166int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1167 unsigned int command_bits, u32 flags);
1da177e4
LT
1168/* kmem_cache style wrapper around pci_alloc_consistent() */
1169
f41b1771 1170#include <linux/pci-dma.h>
1da177e4
LT
1171#include <linux/dmapool.h>
1172
1173#define pci_pool dma_pool
1174#define pci_pool_create(name, pdev, size, align, allocation) \
1175 dma_pool_create(name, &pdev->dev, size, align, allocation)
1176#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1177#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1178#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1179
e24c2d96
DM
1180enum pci_dma_burst_strategy {
1181 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1182 strategy_parameter is N/A */
1183 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1184 byte boundaries */
1185 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1186 strategy_parameter byte boundaries */
1187};
1188
1da177e4 1189struct msix_entry {
16dbef4a 1190 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1191 u16 entry; /* driver uses to specify entry, OS writes */
1192};
1193
0366f8f7 1194
4c859804
BH
1195#ifdef CONFIG_PCI_MSI
1196int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1197void pci_msi_shutdown(struct pci_dev *dev);
1198void pci_disable_msi(struct pci_dev *dev);
4c859804 1199int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1200int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1201void pci_msix_shutdown(struct pci_dev *dev);
1202void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1203void pci_restore_msi_state(struct pci_dev *dev);
1204int pci_msi_enabled(void);
4c859804 1205int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1206static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1207{
1208 int rc = pci_enable_msi_range(dev, nvec, nvec);
1209 if (rc < 0)
1210 return rc;
1211 return 0;
1212}
4c859804
BH
1213int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1214 int minvec, int maxvec);
f7fc32cb
AG
1215static inline int pci_enable_msix_exact(struct pci_dev *dev,
1216 struct msix_entry *entries, int nvec)
1217{
1218 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1219 if (rc < 0)
1220 return rc;
1221 return 0;
1222}
4c859804 1223#else
2ee546c4 1224static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1225static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1226static inline void pci_disable_msi(struct pci_dev *dev) { }
1227static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1228static inline int pci_enable_msix(struct pci_dev *dev,
1229 struct msix_entry *entries, int nvec)
2ee546c4
BH
1230{ return -ENOSYS; }
1231static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1232static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1233static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1234static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1235static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1236 int maxvec)
2ee546c4 1237{ return -ENOSYS; }
f7fc32cb
AG
1238static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1239{ return -ENOSYS; }
302a2523
AG
1240static inline int pci_enable_msix_range(struct pci_dev *dev,
1241 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1242{ return -ENOSYS; }
f7fc32cb
AG
1243static inline int pci_enable_msix_exact(struct pci_dev *dev,
1244 struct msix_entry *entries, int nvec)
1245{ return -ENOSYS; }
1da177e4
LT
1246#endif
1247
ab0724ff 1248#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1249extern bool pcie_ports_disabled;
1250extern bool pcie_ports_auto;
ab0724ff
MT
1251#else
1252#define pcie_ports_disabled true
1253#define pcie_ports_auto false
1254#endif
415e12b2 1255
4c859804 1256#ifdef CONFIG_PCIEASPM
f39d5b72 1257bool pcie_aspm_support_enabled(void);
4c859804
BH
1258#else
1259static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1260#endif
1261
415e12b2
RW
1262#ifdef CONFIG_PCIEAER
1263void pci_no_aer(void);
1264bool pci_aer_available(void);
1265#else
1266static inline void pci_no_aer(void) { }
1267static inline bool pci_aer_available(void) { return false; }
1268#endif
1269
4c859804 1270#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1271void pcie_set_ecrc_checking(struct pci_dev *dev);
1272void pcie_ecrc_get_policy(char *str);
4c859804 1273#else
2ee546c4
BH
1274static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1275static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1276#endif
1277
034cd97e 1278#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1279
8b955b0d 1280#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1281/* The functions a driver should call */
1282int ht_create_irq(struct pci_dev *dev, int idx);
1283void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1284#endif /* CONFIG_HT_IRQ */
1285
f39d5b72
BH
1286void pci_cfg_access_lock(struct pci_dev *dev);
1287bool pci_cfg_access_trylock(struct pci_dev *dev);
1288void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1289
4352dfd5
GKH
1290/*
1291 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1292 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1293 * configuration space.
1294 */
32a2eea7
JG
1295#ifdef CONFIG_PCI_DOMAINS
1296extern int pci_domains_supported;
41e5c0f8 1297int pci_get_new_domain_nr(void);
32a2eea7
JG
1298#else
1299enum { pci_domains_supported = 0 };
2ee546c4
BH
1300static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1301static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1302static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1303#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1304
670ba0c8
CM
1305/*
1306 * Generic implementation for PCI domain support. If your
1307 * architecture does not need custom management of PCI
1308 * domains then this implementation will be used
1309 */
1310#ifdef CONFIG_PCI_DOMAINS_GENERIC
1311static inline int pci_domain_nr(struct pci_bus *bus)
1312{
1313 return bus->domain_nr;
1314}
1315void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1316#else
1317static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1318 struct device *parent)
1319{
1320}
1321#endif
1322
95a8b6ef
MT
1323/* some architectures require additional setup to direct VGA traffic */
1324typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1325 unsigned int command_bits, u32 flags);
f39d5b72 1326void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1327
4352dfd5 1328#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1329
1330/*
1331 * If the system does not have PCI, clearly these return errors. Define
1332 * these as simple inline functions to avoid hair in drivers.
1333 */
1334
05cca6e5
GKH
1335#define _PCI_NOP(o, s, t) \
1336 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1337 int where, t val) \
1da177e4 1338 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1339
1340#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1341 _PCI_NOP(o, word, u16 x) \
1342 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1343_PCI_NOP_ALL(read, *)
1344_PCI_NOP_ALL(write,)
1345
d42552c3 1346static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1347 unsigned int device,
1348 struct pci_dev *from)
2ee546c4 1349{ return NULL; }
d42552c3 1350
05cca6e5
GKH
1351static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1352 unsigned int device,
1353 unsigned int ss_vendor,
1354 unsigned int ss_device,
b08508c4 1355 struct pci_dev *from)
2ee546c4 1356{ return NULL; }
1da177e4 1357
05cca6e5
GKH
1358static inline struct pci_dev *pci_get_class(unsigned int class,
1359 struct pci_dev *from)
2ee546c4 1360{ return NULL; }
1da177e4
LT
1361
1362#define pci_dev_present(ids) (0)
ed4aaadb 1363#define no_pci_devices() (1)
1da177e4
LT
1364#define pci_dev_put(dev) do { } while (0)
1365
2ee546c4
BH
1366static inline void pci_set_master(struct pci_dev *dev) { }
1367static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1368static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1369static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1370{ return -EIO; }
80be0385 1371static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1372{ return -EIO; }
4d57cdfa
FT
1373static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1374 unsigned int size)
2ee546c4 1375{ return -EIO; }
59fc67de
FT
1376static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1377 unsigned long mask)
2ee546c4 1378{ return -EIO; }
05cca6e5 1379static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1380{ return -EBUSY; }
05cca6e5
GKH
1381static inline int __pci_register_driver(struct pci_driver *drv,
1382 struct module *owner)
2ee546c4 1383{ return 0; }
05cca6e5 1384static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1385{ return 0; }
1386static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1387static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1388{ return 0; }
05cca6e5
GKH
1389static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1390 int cap)
2ee546c4 1391{ return 0; }
05cca6e5 1392static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1393{ return 0; }
05cca6e5 1394
1da177e4 1395/* Power management related routines */
2ee546c4
BH
1396static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1397static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1398static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1399{ return 0; }
3449248c 1400static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1401{ return 0; }
05cca6e5
GKH
1402static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1403 pm_message_t state)
2ee546c4 1404{ return PCI_D0; }
05cca6e5
GKH
1405static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1406 int enable)
2ee546c4 1407{ return 0; }
48a92a81 1408
05cca6e5 1409static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1410{ return -EIO; }
1411static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1412
a46e8126
KG
1413#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1414
2ee546c4 1415static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1416static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1417{ return 0; }
2ee546c4 1418static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1419
d80d0217
RD
1420static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1421{ return NULL; }
d80d0217
RD
1422static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1423 unsigned int devfn)
1424{ return NULL; }
d80d0217
RD
1425static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1426 unsigned int devfn)
1427{ return NULL; }
1428
2ee546c4
BH
1429static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1430static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1431static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1432
fb8a0d9d
WM
1433#define dev_is_pci(d) (false)
1434#define dev_is_pf(d) (false)
1435#define dev_num_vf(d) (0)
4352dfd5 1436#endif /* CONFIG_PCI */
1da177e4 1437
4352dfd5
GKH
1438/* Include architecture-dependent settings and functions */
1439
1440#include <asm/pci.h>
1da177e4
LT
1441
1442/* these helpers provide future and backwards compatibility
1443 * for accessing popular PCI BAR info */
05cca6e5
GKH
1444#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1445#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1446#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1447#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1448 ((pci_resource_start((dev), (bar)) == 0 && \
1449 pci_resource_end((dev), (bar)) == \
1450 pci_resource_start((dev), (bar))) ? 0 : \
1451 \
1452 (pci_resource_end((dev), (bar)) - \
1453 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1454
1455/* Similar to the helpers above, these manipulate per-pci_dev
1456 * driver-specific data. They are really just a wrapper around
1457 * the generic device structure functions of these calls.
1458 */
05cca6e5 1459static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1460{
1461 return dev_get_drvdata(&pdev->dev);
1462}
1463
05cca6e5 1464static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1465{
1466 dev_set_drvdata(&pdev->dev, data);
1467}
1468
1469/* If you want to know what to call your pci_dev, ask this function.
1470 * Again, it's a wrapper around the generic device.
1471 */
2fc90f61 1472static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1473{
c6c4f070 1474 return dev_name(&pdev->dev);
1da177e4
LT
1475}
1476
2311b1f2
ME
1477
1478/* Some archs don't want to expose struct resource to userland as-is
1479 * in sysfs and /proc
1480 */
1481#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1482static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1483 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1484 resource_size_t *end)
2311b1f2
ME
1485{
1486 *start = rsrc->start;
1487 *end = rsrc->end;
1488}
1489#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1490
1491
1da177e4
LT
1492/*
1493 * The world is not perfect and supplies us with broken PCI devices.
1494 * For at least a part of these bugs we need a work-around, so both
1495 * generic (drivers/pci/quirks.c) and per-architecture code can define
1496 * fixup hooks to be called for particular buggy devices.
1497 */
1498
1499struct pci_fixup {
f4ca5c6a
YL
1500 u16 vendor; /* You can use PCI_ANY_ID here of course */
1501 u16 device; /* You can use PCI_ANY_ID here of course */
1502 u32 class; /* You can use PCI_ANY_ID here too */
1503 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1504 void (*hook)(struct pci_dev *dev);
1505};
1506
1507enum pci_fixup_pass {
1508 pci_fixup_early, /* Before probing BARs */
1509 pci_fixup_header, /* After reading configuration header */
1510 pci_fixup_final, /* Final phase of device fixups */
1511 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1512 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1513 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1514 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1515 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1516};
1517
1518/* Anonymous variables would be nice... */
f4ca5c6a
YL
1519#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1520 class_shift, hook) \
ecf61c78 1521 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1522 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1523 = { vendor, device, class, class_shift, hook };
1524
1525#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1526 class_shift, hook) \
1527 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1528 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1529#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1530 class_shift, hook) \
1531 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1532 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1533#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1534 class_shift, hook) \
1535 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1536 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1537#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1538 class_shift, hook) \
1539 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1540 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1541#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1542 class_shift, hook) \
1543 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1544 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1545 class_shift, hook)
1546#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1547 class_shift, hook) \
1548 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1549 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1550 class, class_shift, hook)
1551#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1552 class_shift, hook) \
1553 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1554 suspend##hook, vendor, device, class, \
f4ca5c6a 1555 class_shift, hook)
7d2a01b8
AN
1556#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1557 class_shift, hook) \
1558 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1559 suspend_late##hook, vendor, device, \
1560 class, class_shift, hook)
f4ca5c6a 1561
1da177e4
LT
1562#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1563 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1564 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1565#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1566 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1567 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1568#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1569 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1570 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1571#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1572 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1573 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1574#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1575 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1576 resume##hook, vendor, device, \
f4ca5c6a 1577 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1578#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1579 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1580 resume_early##hook, vendor, device, \
f4ca5c6a 1581 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1582#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1583 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1584 suspend##hook, vendor, device, \
f4ca5c6a 1585 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1586#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1587 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1588 suspend_late##hook, vendor, device, \
1589 PCI_ANY_ID, 0, hook)
1da177e4 1590
93177a74 1591#ifdef CONFIG_PCI_QUIRKS
1da177e4 1592void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1593int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1594void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1595#else
1596static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1597 struct pci_dev *dev) { }
ad805758
AW
1598static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1599 u16 acs_flags)
1600{
1601 return -ENOTTY;
1602}
2c744244 1603static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1604#endif
1da177e4 1605
05cca6e5 1606void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1607void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1608void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1609int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1610int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1611 const char *name);
fb7ebfe4 1612void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1613
1da177e4 1614extern int pci_pci_problems;
236561e5 1615#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1616#define PCIPCI_TRITON 2
1617#define PCIPCI_NATOMA 4
1618#define PCIPCI_VIAETBF 8
1619#define PCIPCI_VSFX 16
236561e5
AC
1620#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1621#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1622
4516a618
AN
1623extern unsigned long pci_cardbus_io_size;
1624extern unsigned long pci_cardbus_mem_size;
15856ad5 1625extern u8 pci_dfl_cache_line_size;
ac1aa47b 1626extern u8 pci_cache_line_size;
4516a618 1627
28760489
EB
1628extern unsigned long pci_hotplug_io_size;
1629extern unsigned long pci_hotplug_mem_size;
1630
f7625980 1631/* Architecture-specific versions may override these (weak) */
19792a08 1632void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1633void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1634int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1635 enum pcie_reset_state state);
eca0d467 1636int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1637void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1638void pcibios_penalize_isa_irq(int irq, int active);
575e3348 1639
699c1985
SO
1640#ifdef CONFIG_HIBERNATE_CALLBACKS
1641extern struct dev_pm_ops pcibios_pm_ops;
1642#endif
1643
7752d5cf 1644#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1645void __init pci_mmcfg_early_init(void);
1646void __init pci_mmcfg_late_init(void);
7752d5cf 1647#else
bb63b421 1648static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1649static inline void pci_mmcfg_late_init(void) { }
1650#endif
1651
642c92da 1652int pci_ext_cfg_avail(void);
0ef5f8f6 1653
1684f5dd 1654void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1655
dd7cc44d 1656#ifdef CONFIG_PCI_IOV
f39d5b72
BH
1657int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1658void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1659int pci_num_vf(struct pci_dev *dev);
5a8eb242 1660int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1661int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1662int pci_sriov_get_totalvfs(struct pci_dev *dev);
dd7cc44d
YZ
1663#else
1664static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1665{ return -ENODEV; }
1666static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1667static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1668static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1669{ return 0; }
bff73156 1670static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1671{ return 0; }
bff73156 1672static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1673{ return 0; }
dd7cc44d
YZ
1674#endif
1675
c825bc94 1676#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1677void pci_hp_create_module_link(struct pci_slot *pci_slot);
1678void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1679#endif
1680
d7b7e605
KK
1681/**
1682 * pci_pcie_cap - get the saved PCIe capability offset
1683 * @dev: PCI device
1684 *
1685 * PCIe capability offset is calculated at PCI device initialization
1686 * time and saved in the data structure. This function returns saved
1687 * PCIe capability offset. Using this instead of pci_find_capability()
1688 * reduces unnecessary search in the PCI configuration space. If you
1689 * need to calculate PCIe capability offset from raw device for some
1690 * reasons, please use pci_find_capability() instead.
1691 */
1692static inline int pci_pcie_cap(struct pci_dev *dev)
1693{
1694 return dev->pcie_cap;
1695}
1696
7eb776c4
KK
1697/**
1698 * pci_is_pcie - check if the PCI device is PCI Express capable
1699 * @dev: PCI device
1700 *
a895c28a 1701 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1702 */
1703static inline bool pci_is_pcie(struct pci_dev *dev)
1704{
a895c28a 1705 return pci_pcie_cap(dev);
7eb776c4
KK
1706}
1707
7c9c003c
MS
1708/**
1709 * pcie_caps_reg - get the PCIe Capabilities Register
1710 * @dev: PCI device
1711 */
1712static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1713{
1714 return dev->pcie_flags_reg;
1715}
1716
786e2288
YW
1717/**
1718 * pci_pcie_type - get the PCIe device/port type
1719 * @dev: PCI device
1720 */
1721static inline int pci_pcie_type(const struct pci_dev *dev)
1722{
1c531d82 1723 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1724}
1725
5d990b62 1726void pci_request_acs(void);
ad805758
AW
1727bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1728bool pci_acs_path_enabled(struct pci_dev *start,
1729 struct pci_dev *end, u16 acs_flags);
a2ce7662 1730
7ad506fa 1731#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1732#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1733
1734/* Large Resource Data Type Tag Item Names */
1735#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1736#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1737#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1738
1739#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1740#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1741#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1742
1743/* Small Resource Data Type Tag Item Names */
1744#define PCI_VPD_STIN_END 0x78 /* End */
1745
1746#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1747
1748#define PCI_VPD_SRDT_TIN_MASK 0x78
1749#define PCI_VPD_SRDT_LEN_MASK 0x07
1750
1751#define PCI_VPD_LRDT_TAG_SIZE 3
1752#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1753
e1d5bdab
MC
1754#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1755
4067a854
MC
1756#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1757#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1758#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1759#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1760
a2ce7662
MC
1761/**
1762 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1763 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1764 *
1765 * Returns the extracted Large Resource Data Type length.
1766 */
1767static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1768{
1769 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1770}
1771
7ad506fa
MC
1772/**
1773 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1774 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1775 *
1776 * Returns the extracted Small Resource Data Type length.
1777 */
1778static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1779{
1780 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1781}
1782
e1d5bdab
MC
1783/**
1784 * pci_vpd_info_field_size - Extracts the information field length
1785 * @lrdt: Pointer to the beginning of an information field header
1786 *
1787 * Returns the extracted information field length.
1788 */
1789static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1790{
1791 return info_field[2];
1792}
1793
b55ac1b2
MC
1794/**
1795 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1796 * @buf: Pointer to buffered vpd data
1797 * @off: The offset into the buffer at which to begin the search
1798 * @len: The length of the vpd buffer
1799 * @rdt: The Resource Data Type to search for
1800 *
1801 * Returns the index where the Resource Data Type was found or
1802 * -ENOENT otherwise.
1803 */
1804int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1805
4067a854
MC
1806/**
1807 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1808 * @buf: Pointer to buffered vpd data
1809 * @off: The offset into the buffer at which to begin the search
1810 * @len: The length of the buffer area, relative to off, in which to search
1811 * @kw: The keyword to search for
1812 *
1813 * Returns the index where the information field keyword was found or
1814 * -ENOENT otherwise.
1815 */
1816int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1817 unsigned int len, const char *kw);
1818
98d9f30c
BH
1819/* PCI <-> OF binding helpers */
1820#ifdef CONFIG_OF
1821struct device_node;
f39d5b72
BH
1822void pci_set_of_node(struct pci_dev *dev);
1823void pci_release_of_node(struct pci_dev *dev);
1824void pci_set_bus_of_node(struct pci_bus *bus);
1825void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1826
1827/* Arch may override this (weak) */
723ec4d0 1828struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1829
3df425f3
JC
1830static inline struct device_node *
1831pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1832{
1833 return pdev ? pdev->dev.of_node : NULL;
1834}
1835
ef3b4f8c
BH
1836static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1837{
1838 return bus ? bus->dev.of_node : NULL;
1839}
1840
98d9f30c
BH
1841#else /* CONFIG_OF */
1842static inline void pci_set_of_node(struct pci_dev *dev) { }
1843static inline void pci_release_of_node(struct pci_dev *dev) { }
1844static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1845static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1846#endif /* CONFIG_OF */
1847
eb740b5f
GS
1848#ifdef CONFIG_EEH
1849static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1850{
1851 return pdev->dev.archdata.edev;
1852}
1853#endif
1854
c25dc828
AW
1855int pci_for_each_dma_alias(struct pci_dev *pdev,
1856 int (*fn)(struct pci_dev *pdev,
1857 u16 alias, void *data), void *data);
1858
ce052984
EZ
1859/* helper functions for operation of device flag */
1860static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1861{
1862 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
1863}
1864static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
1865{
1866 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
1867}
1868static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
1869{
1870 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
1871}
1da177e4 1872#endif /* LINUX_PCI_H */