]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/mmc.h
sysreset: switch to using SYSRESET_POWER_OFF for poweroff
[thirdparty/u-boot.git] / include / mmc.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
71f95118 2/*
4a6ee172 3 * Copyright 2008,2010 Freescale Semiconductor, Inc
272cc70b
AF
4 * Andy Fleming
5 *
6 * Based (loosely) on the Linux code
71f95118
WD
7 */
8
9#ifndef _MMC_H_
10#define _MMC_H_
71f95118 11
272cc70b 12#include <linux/list.h>
3697e599 13#include <linux/sizes.h>
0d986e61 14#include <linux/compiler.h>
07a2d42c 15#include <part.h>
272cc70b 16
f99c2efe
JJH
17#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
18#define MMC_SUPPORTS_TUNING
19#endif
20#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
21#define MMC_SUPPORTS_TUNING
22#endif
23
4b7cee53
PA
24/* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
25#define SD_VERSION_SD (1U << 31)
26#define MMC_VERSION_MMC (1U << 30)
27
28#define MAKE_SDMMC_VERSION(a, b, c) \
29 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
30#define MAKE_SD_VERSION(a, b, c) \
31 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
32#define MAKE_MMC_VERSION(a, b, c) \
33 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
34
35#define EXTRACT_SDMMC_MAJOR_VERSION(x) \
36 (((u32)(x) >> 16) & 0xff)
37#define EXTRACT_SDMMC_MINOR_VERSION(x) \
38 (((u32)(x) >> 8) & 0xff)
39#define EXTRACT_SDMMC_CHANGE_VERSION(x) \
40 ((u32)(x) & 0xff)
41
42#define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
43#define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
44#define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
45#define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
46
47#define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
48#define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
49#define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
50#define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
51#define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
52#define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
53#define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
54#define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
55#define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
ace1bed3 56#define MMC_VERSION_4_4 MAKE_MMC_VERSION(4, 4, 0)
4b7cee53
PA
57#define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
58#define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
59#define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
1a3619cf 60#define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
272cc70b 61
35f9e196
JJH
62#define MMC_CAP(mode) (1 << mode)
63#define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS))
64#define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52)
65#define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52)
634d4849 66#define MMC_MODE_HS200 MMC_CAP(MMC_HS_200)
3dd2626f 67#define MMC_MODE_HS400 MMC_CAP(MMC_HS_400)
44acd492 68#define MMC_MODE_HS400_ES MMC_CAP(MMC_HS_400_ES)
35f9e196 69
86a94e7b
KR
70#define MMC_CAP_NONREMOVABLE BIT(14)
71#define MMC_CAP_NEEDS_POLL BIT(15)
72#define MMC_CAP_CD_ACTIVE_HIGH BIT(16)
73
35f9e196
JJH
74#define MMC_MODE_8BIT BIT(30)
75#define MMC_MODE_4BIT BIT(29)
d0c221fe 76#define MMC_MODE_1BIT BIT(28)
35f9e196
JJH
77#define MMC_MODE_SPI BIT(27)
78
62722036 79
272cc70b
AF
80#define SD_DATA_4BIT 0x00040000
81
4b7cee53 82#define IS_SD(x) ((x)->version & SD_VERSION_SD)
3f2da751 83#define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
272cc70b
AF
84
85#define MMC_DATA_READ 1
86#define MMC_DATA_WRITE 2
87
341188b9
HS
88#define MMC_CMD_GO_IDLE_STATE 0
89#define MMC_CMD_SEND_OP_COND 1
90#define MMC_CMD_ALL_SEND_CID 2
91#define MMC_CMD_SET_RELATIVE_ADDR 3
92#define MMC_CMD_SET_DSR 4
272cc70b 93#define MMC_CMD_SWITCH 6
341188b9 94#define MMC_CMD_SELECT_CARD 7
272cc70b 95#define MMC_CMD_SEND_EXT_CSD 8
341188b9
HS
96#define MMC_CMD_SEND_CSD 9
97#define MMC_CMD_SEND_CID 10
272cc70b 98#define MMC_CMD_STOP_TRANSMISSION 12
341188b9
HS
99#define MMC_CMD_SEND_STATUS 13
100#define MMC_CMD_SET_BLOCKLEN 16
101#define MMC_CMD_READ_SINGLE_BLOCK 17
102#define MMC_CMD_READ_MULTIPLE_BLOCK 18
c10b85d6 103#define MMC_CMD_SEND_TUNING_BLOCK 19
634d4849 104#define MMC_CMD_SEND_TUNING_BLOCK_HS200 21
91fdabc6 105#define MMC_CMD_SET_BLOCK_COUNT 23
272cc70b
AF
106#define MMC_CMD_WRITE_SINGLE_BLOCK 24
107#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
e6f99a56
LW
108#define MMC_CMD_ERASE_GROUP_START 35
109#define MMC_CMD_ERASE_GROUP_END 36
110#define MMC_CMD_ERASE 38
341188b9 111#define MMC_CMD_APP_CMD 55
d52ebf10
TC
112#define MMC_CMD_SPI_READ_OCR 58
113#define MMC_CMD_SPI_CRC_ON_OFF 59
3690d6d6
A
114#define MMC_CMD_RES_MAN 62
115
116#define MMC_CMD62_ARG1 0xefac62ec
117#define MMC_CMD62_ARG2 0xcbaea7
118
341188b9 119
341188b9 120#define SD_CMD_SEND_RELATIVE_ADDR 3
272cc70b 121#define SD_CMD_SWITCH_FUNC 6
341188b9 122#define SD_CMD_SEND_IF_COND 8
f022d36e 123#define SD_CMD_SWITCH_UHS18V 11
341188b9
HS
124
125#define SD_CMD_APP_SET_BUS_WIDTH 6
3697e599 126#define SD_CMD_APP_SD_STATUS 13
e6f99a56
LW
127#define SD_CMD_ERASE_WR_BLK_START 32
128#define SD_CMD_ERASE_WR_BLK_END 33
341188b9 129#define SD_CMD_APP_SEND_OP_COND 41
272cc70b
AF
130#define SD_CMD_APP_SEND_SCR 51
131
634d4849
KVA
132static inline bool mmc_is_tuning_cmd(uint cmdidx)
133{
c10b85d6
JJH
134 if ((cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) ||
135 (cmdidx == MMC_CMD_SEND_TUNING_BLOCK))
634d4849
KVA
136 return true;
137 return false;
138}
139
272cc70b
AF
140/* SCR definitions in different words */
141#define SD_HIGHSPEED_BUSY 0x00020000
142#define SD_HIGHSPEED_SUPPORTED 0x00020000
143
c10b85d6
JJH
144#define UHS_SDR12_BUS_SPEED 0
145#define HIGH_SPEED_BUS_SPEED 1
146#define UHS_SDR25_BUS_SPEED 1
147#define UHS_SDR50_BUS_SPEED 2
148#define UHS_SDR104_BUS_SPEED 3
149#define UHS_DDR50_BUS_SPEED 4
150
151#define SD_MODE_UHS_SDR12 BIT(UHS_SDR12_BUS_SPEED)
152#define SD_MODE_UHS_SDR25 BIT(UHS_SDR25_BUS_SPEED)
153#define SD_MODE_UHS_SDR50 BIT(UHS_SDR50_BUS_SPEED)
154#define SD_MODE_UHS_SDR104 BIT(UHS_SDR104_BUS_SPEED)
155#define SD_MODE_UHS_DDR50 BIT(UHS_DDR50_BUS_SPEED)
156
abe2c93f
TC
157#define OCR_BUSY 0x80000000
158#define OCR_HCS 0x40000000
c10b85d6 159#define OCR_S18R 0x1000000
31cacbab
RR
160#define OCR_VOLTAGE_MASK 0x007FFF80
161#define OCR_ACCESS_MODE 0x60000000
272cc70b 162
1aa2d074
EN
163#define MMC_ERASE_ARG 0x00000000
164#define MMC_SECURE_ERASE_ARG 0x80000000
165#define MMC_TRIM_ARG 0x00000001
166#define MMC_DISCARD_ARG 0x00000003
167#define MMC_SECURE_TRIM1_ARG 0x80000001
168#define MMC_SECURE_TRIM2_ARG 0x80008000
e6f99a56 169
5d4fc8d9 170#define MMC_STATUS_MASK (~0x0206BF7F)
6b2221b0 171#define MMC_STATUS_SWITCH_ERROR (1 << 7)
abe2c93f
TC
172#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
173#define MMC_STATUS_CURR_STATE (0xf << 9)
ed018b21 174#define MMC_STATUS_ERROR (1 << 19)
5d4fc8d9 175
d617c426
JK
176#define MMC_STATE_PRG (7 << 9)
177
272cc70b
AF
178#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
179#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
180#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
181#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
182#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
183#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
184#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
185#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
186#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
187#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
188#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
189#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
190#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
191#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
192#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
193#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
194#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
195
196#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
197#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
198 addressed by index which are
199 1 in value field */
200#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
201 addressed by index, which are
202 1 in value field */
203#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
204
205#define SD_SWITCH_CHECK 0
206#define SD_SWITCH_SWITCH 1
207
208/*
209 * EXT_CSD fields
210 */
a7f852b6
DSC
211#define EXT_CSD_ENH_START_ADDR 136 /* R/W */
212#define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
f866a46d 213#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
d7b29129 214#define EXT_CSD_PARTITION_SETTING 155 /* R/W */
1937e5aa 215#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
ac9da0e0 216#define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
0560db18 217#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
33ace362 218#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
cd3d4880 219#define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
8dda5b0e
DSC
220#define EXT_CSD_WR_REL_PARAM 166 /* R */
221#define EXT_CSD_WR_REL_SET 167 /* R/W */
f866a46d 222#define EXT_CSD_RPMB_MULT 168 /* RO */
0560db18 223#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
3690d6d6 224#define EXT_CSD_BOOT_BUS_WIDTH 177
0560db18
LW
225#define EXT_CSD_PART_CONF 179 /* R/W */
226#define EXT_CSD_BUS_WIDTH 183 /* R/W */
44acd492 227#define EXT_CSD_STROBE_SUPPORT 184 /* R/W */
0560db18
LW
228#define EXT_CSD_HS_TIMING 185 /* R/W */
229#define EXT_CSD_REV 192 /* RO */
230#define EXT_CSD_CARD_TYPE 196 /* RO */
513e00b6 231#define EXT_CSD_PART_SWITCH_TIME 199 /* RO */
0560db18 232#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
f866a46d 233#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
0560db18 234#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
8948ea83 235#define EXT_CSD_BOOT_MULT 226 /* RO */
39320c53 236#define EXT_CSD_GENERIC_CMD6_TIME 248 /* RO */
cd3d4880 237#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
272cc70b
AF
238
239/*
240 * EXT_CSD field definitions
241 */
242
abe2c93f
TC
243#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
244#define EXT_CSD_CMD_SET_SECURE (1 << 1)
245#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
272cc70b 246
abe2c93f
TC
247#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
248#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
d22e3d46
JC
249#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
250#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
251#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
252 | EXT_CSD_CARD_TYPE_DDR_1_2V)
272cc70b 253
634d4849
KVA
254#define EXT_CSD_CARD_TYPE_HS200_1_8V BIT(4) /* Card can run at 200MHz */
255 /* SDR mode @1.8V I/O */
256#define EXT_CSD_CARD_TYPE_HS200_1_2V BIT(5) /* Card can run at 200MHz */
257 /* SDR mode @1.2V I/O */
258#define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \
259 EXT_CSD_CARD_TYPE_HS200_1_2V)
3dd2626f
PF
260#define EXT_CSD_CARD_TYPE_HS400_1_8V BIT(6)
261#define EXT_CSD_CARD_TYPE_HS400_1_2V BIT(7)
262#define EXT_CSD_CARD_TYPE_HS400 (EXT_CSD_CARD_TYPE_HS400_1_8V | \
263 EXT_CSD_CARD_TYPE_HS400_1_2V)
634d4849 264
272cc70b
AF
265#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
266#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
267#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
d22e3d46
JC
268#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
269#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
3862b854 270#define EXT_CSD_DDR_FLAG BIT(2) /* Flag for DDR mode */
44acd492 271#define EXT_CSD_BUS_WIDTH_STROBE BIT(7) /* Enhanced strobe mode */
341188b9 272
3862b854
JJH
273#define EXT_CSD_TIMING_LEGACY 0 /* no high speed */
274#define EXT_CSD_TIMING_HS 1 /* HS */
634d4849 275#define EXT_CSD_TIMING_HS200 2 /* HS200 */
3dd2626f 276#define EXT_CSD_TIMING_HS400 3 /* HS400 */
44acd492 277#define EXT_CSD_DRV_STR_SHIFT 4 /* Driver Strength shift */
634d4849 278
3690d6d6
A
279#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
280#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
281#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
282#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
283
284#define EXT_CSD_BOOT_ACK(x) (x << 6)
285#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
286#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
287
bdb60996
AD
288#define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1)
289#define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7)
290#define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7)
291
5a99b9de
TR
292#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
293#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
294#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
3690d6d6 295
d7b29129
MN
296#define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
297
c3dbb4f9
DSC
298#define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
299#define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
300
8dda5b0e
DSC
301#define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
302
303#define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
304#define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
305
1de97f98
AF
306#define R1_ILLEGAL_COMMAND (1 << 22)
307#define R1_APP_CMD (1 << 5)
308
272cc70b 309#define MMC_RSP_PRESENT (1 << 0)
abe2c93f
TC
310#define MMC_RSP_136 (1 << 1) /* 136 bit response */
311#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
312#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
313#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
272cc70b 314
abe2c93f
TC
315#define MMC_RSP_NONE (0)
316#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
272cc70b
AF
317#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
318 MMC_RSP_BUSY)
abe2c93f
TC
319#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
320#define MMC_RSP_R3 (MMC_RSP_PRESENT)
321#define MMC_RSP_R4 (MMC_RSP_PRESENT)
322#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
323#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
324#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
272cc70b 325
bc897b1d
LW
326#define MMCPART_NOAVAILABLE (0xff)
327#define PART_ACCESS_MASK (0x7)
328#define PART_SUPPORT (0x1)
c3dbb4f9 329#define ENHNCD_SUPPORT (0x2)
1937e5aa 330#define PART_ENH_ATTRIB (0x1f)
71f95118 331
83dc4227
KVA
332#define MMC_QUIRK_RETRY_SEND_CID BIT(0)
333#define MMC_QUIRK_RETRY_SET_BLOCKLEN BIT(1)
334
aff5d3c8
KVA
335enum mmc_voltage {
336 MMC_SIGNAL_VOLTAGE_000 = 0,
bc1e3272
JJH
337 MMC_SIGNAL_VOLTAGE_120 = 1,
338 MMC_SIGNAL_VOLTAGE_180 = 2,
339 MMC_SIGNAL_VOLTAGE_330 = 4,
aff5d3c8
KVA
340};
341
bc1e3272
JJH
342#define MMC_ALL_SIGNAL_VOLTAGE (MMC_SIGNAL_VOLTAGE_120 |\
343 MMC_SIGNAL_VOLTAGE_180 |\
344 MMC_SIGNAL_VOLTAGE_330)
345
8bfa195e
SG
346/* Maximum block size for MMC */
347#define MMC_MAX_BLOCK_LEN 512
348
3690d6d6
A
349/* The number of MMC physical partitions. These consist of:
350 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
351 */
352#define MMC_NUM_BOOT_PARTITION 2
91fdabc6 353#define MMC_PART_RPMB 3 /* RPMB partition number */
3690d6d6 354
e7ecf7cb
SG
355/* Driver model support */
356
357/**
358 * struct mmc_uclass_priv - Holds information about a device used by the uclass
359 */
360struct mmc_uclass_priv {
361 struct mmc *mmc;
362};
363
364/**
365 * mmc_get_mmc_dev() - get the MMC struct pointer for a device
366 *
367 * Provided that the device is already probed and ready for use, this value
368 * will be available.
369 *
370 * @dev: Device
371 * @return associated mmc struct pointer if available, else NULL
372 */
373struct mmc *mmc_get_mmc_dev(struct udevice *dev);
374
375/* End of driver model support */
376
1de97f98
AF
377struct mmc_cid {
378 unsigned long psn;
379 unsigned short oid;
380 unsigned char mid;
381 unsigned char prv;
382 unsigned char mdt;
383 char pnm[7];
384};
385
272cc70b
AF
386struct mmc_cmd {
387 ushort cmdidx;
388 uint resp_type;
389 uint cmdarg;
0b453ffe 390 uint response[4];
272cc70b
AF
391};
392
393struct mmc_data {
394 union {
395 char *dest;
396 const char *src; /* src buffers don't get written to */
397 };
398 uint flags;
399 uint blocks;
400 uint blocksize;
401};
402
ab769f22
PA
403/* forward decl. */
404struct mmc;
405
e7881d85 406#if CONFIG_IS_ENABLED(DM_MMC)
8ca51e51
SG
407struct dm_mmc_ops {
408 /**
409 * send_cmd() - Send a command to the MMC device
410 *
411 * @dev: Device to receive the command
412 * @cmd: Command to send
413 * @data: Additional data to send/receive
414 * @return 0 if OK, -ve on error
415 */
416 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
417 struct mmc_data *data);
418
419 /**
420 * set_ios() - Set the I/O speed/width for an MMC device
421 *
422 * @dev: Device to update
423 * @return 0 if OK, -ve on error
424 */
425 int (*set_ios)(struct udevice *dev);
426
427 /**
428 * get_cd() - See whether a card is present
429 *
430 * @dev: Device to check
431 * @return 0 if not present, 1 if present, -ve on error
432 */
433 int (*get_cd)(struct udevice *dev);
434
435 /**
436 * get_wp() - See whether a card has write-protect enabled
437 *
438 * @dev: Device to check
439 * @return 0 if write-enabled, 1 if write-protected, -ve on error
440 */
441 int (*get_wp)(struct udevice *dev);
ec841209 442
f99c2efe 443#ifdef MMC_SUPPORTS_TUNING
ec841209
KVA
444 /**
445 * execute_tuning() - Start the tuning process
446 *
447 * @dev: Device to start the tuning
448 * @opcode: Command opcode to send
449 * @return 0 if OK, -ve on error
450 */
451 int (*execute_tuning)(struct udevice *dev, uint opcode);
f99c2efe 452#endif
c10b85d6
JJH
453
454 /**
455 * wait_dat0() - wait until dat0 is in the target state
456 * (CLK must be running during the wait)
457 *
458 * @dev: Device to check
459 * @state: target state
460 * @timeout: timeout in us
461 * @return 0 if dat0 is in the target state, -ve on error
462 */
463 int (*wait_dat0)(struct udevice *dev, int state, int timeout);
44acd492
PF
464
465#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
466 /* set_enhanced_strobe() - set HS400 enhanced strobe */
467 int (*set_enhanced_strobe)(struct udevice *dev);
468#endif
8ca51e51
SG
469};
470
471#define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
472
473int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
474 struct mmc_data *data);
475int dm_mmc_set_ios(struct udevice *dev);
476int dm_mmc_get_cd(struct udevice *dev);
477int dm_mmc_get_wp(struct udevice *dev);
ec841209 478int dm_mmc_execute_tuning(struct udevice *dev, uint opcode);
c10b85d6 479int dm_mmc_wait_dat0(struct udevice *dev, int state, int timeout);
8ca51e51
SG
480
481/* Transition functions for compatibility */
482int mmc_set_ios(struct mmc *mmc);
483int mmc_getcd(struct mmc *mmc);
484int mmc_getwp(struct mmc *mmc);
ec841209 485int mmc_execute_tuning(struct mmc *mmc, uint opcode);
c10b85d6 486int mmc_wait_dat0(struct mmc *mmc, int state, int timeout);
44acd492 487int mmc_set_enhanced_strobe(struct mmc *mmc);
8ca51e51
SG
488
489#else
ab769f22
PA
490struct mmc_ops {
491 int (*send_cmd)(struct mmc *mmc,
492 struct mmc_cmd *cmd, struct mmc_data *data);
07b0b9c0 493 int (*set_ios)(struct mmc *mmc);
ab769f22
PA
494 int (*init)(struct mmc *mmc);
495 int (*getcd)(struct mmc *mmc);
496 int (*getwp)(struct mmc *mmc);
497};
8ca51e51 498#endif
ab769f22 499
93bfd616
PA
500struct mmc_config {
501 const char *name;
e7881d85 502#if !CONFIG_IS_ENABLED(DM_MMC)
93bfd616 503 const struct mmc_ops *ops;
8ca51e51 504#endif
93bfd616
PA
505 uint host_caps;
506 uint voltages;
507 uint f_min;
508 uint f_max;
509 uint b_max;
510 unsigned char part_type;
511};
512
3697e599
PF
513struct sd_ssr {
514 unsigned int au; /* In sectors */
515 unsigned int erase_timeout; /* In milliseconds */
516 unsigned int erase_offset; /* In milliseconds */
517};
518
35f9e196
JJH
519enum bus_mode {
520 MMC_LEGACY,
521 SD_LEGACY,
522 MMC_HS,
523 SD_HS,
f99c2efe
JJH
524 MMC_HS_52,
525 MMC_DDR_52,
35f9e196
JJH
526 UHS_SDR12,
527 UHS_SDR25,
528 UHS_SDR50,
35f9e196 529 UHS_DDR50,
f99c2efe 530 UHS_SDR104,
35f9e196 531 MMC_HS_200,
3dd2626f 532 MMC_HS_400,
44acd492 533 MMC_HS_400_ES,
35f9e196
JJH
534 MMC_MODES_END
535};
536
537const char *mmc_mode_name(enum bus_mode mode);
4c9d2aaa 538void mmc_dump_capabilities(const char *text, uint caps);
35f9e196 539
3862b854
JJH
540static inline bool mmc_is_mode_ddr(enum bus_mode mode)
541{
f99c2efe
JJH
542 if (mode == MMC_DDR_52)
543 return true;
544#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
545 else if (mode == UHS_DDR50)
3862b854 546 return true;
3dd2626f
PF
547#endif
548#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
549 else if (mode == MMC_HS_400)
550 return true;
44acd492
PF
551#endif
552#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
553 else if (mode == MMC_HS_400_ES)
554 return true;
f99c2efe 555#endif
3862b854
JJH
556 else
557 return false;
558}
559
c10b85d6
JJH
560#define UHS_CAPS (MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) | \
561 MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_SDR104) | \
562 MMC_CAP(UHS_DDR50))
563
564static inline bool supports_uhs(uint caps)
565{
f99c2efe 566#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
c10b85d6 567 return (caps & UHS_CAPS) ? true : false;
f99c2efe
JJH
568#else
569 return false;
570#endif
c10b85d6
JJH
571}
572
8ca51e51
SG
573/*
574 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
575 * with mmc_get_mmc_dev().
576 *
577 * TODO struct mmc should be in mmc_private but it's hard to fix right now
578 */
272cc70b 579struct mmc {
c4d660d4 580#if !CONFIG_IS_ENABLED(BLK)
272cc70b 581 struct list_head link;
33fb211d 582#endif
93bfd616 583 const struct mmc_config *cfg; /* provided configuration */
272cc70b 584 uint version;
93bfd616 585 void *priv;
bc897b1d 586 uint has_init;
272cc70b 587 int high_capacity;
35f67820 588 bool clk_disable; /* true if the clock can be turned off */
272cc70b
AF
589 uint bus_width;
590 uint clock;
aff5d3c8 591 enum mmc_voltage signal_voltage;
272cc70b 592 uint card_caps;
04a2ea24 593 uint host_caps;
272cc70b 594 uint ocr;
ab71188c
MN
595 uint dsr;
596 uint dsr_imp;
272cc70b
AF
597 uint scr[2];
598 uint csd[4];
0b453ffe 599 uint cid[4];
272cc70b 600 ushort rca;
c3dbb4f9
DSC
601 u8 part_support;
602 u8 part_attr;
9e41a00b 603 u8 wr_rel_set;
7ca0d3dd 604 u8 part_config;
39320c53 605 u8 gen_cmd6_time;
513e00b6 606 u8 part_switch_time;
272cc70b 607 uint tran_speed;
35f9e196 608 uint legacy_speed; /* speed for the legacy mode provided by the card */
272cc70b 609 uint read_bl_len;
e6fa5a54 610#if CONFIG_IS_ENABLED(MMC_WRITE)
272cc70b 611 uint write_bl_len;
a4ff9f83 612 uint erase_grp_size; /* in 512-byte sectors */
e6fa5a54 613#endif
b7a6e2c9 614#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
037dc0ab 615 uint hc_wp_grp_size; /* in 512-byte sectors */
b7a6e2c9 616#endif
5b2e72f3 617#if CONFIG_IS_ENABLED(MMC_WRITE)
3697e599 618 struct sd_ssr ssr; /* SD status register */
5b2e72f3 619#endif
272cc70b 620 u64 capacity;
f866a46d
SW
621 u64 capacity_user;
622 u64 capacity_boot;
623 u64 capacity_rpmb;
624 u64 capacity_gp[4];
173c06df 625#ifndef CONFIG_SPL_BUILD
a7f852b6
DSC
626 u64 enh_user_start;
627 u64 enh_user_size;
173c06df 628#endif
c4d660d4 629#if !CONFIG_IS_ENABLED(BLK)
4101f687 630 struct blk_desc block_dev;
33fb211d 631#endif
e9550449
CLC
632 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
633 char init_in_progress; /* 1 if we have done mmc_start_init() */
634 char preinit; /* start init as early as possible */
786e8f81 635 int ddr_mode;
c4d660d4 636#if CONFIG_IS_ENABLED(DM_MMC)
cffe5d86 637 struct udevice *dev; /* Device for this MMC controller */
06ec045f
JJH
638#if CONFIG_IS_ENABLED(DM_REGULATOR)
639 struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/
640 struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/
641#endif
cffe5d86 642#endif
dfda9d88 643 u8 *ext_csd;
bc1e3272
JJH
644 u32 cardtype; /* cardtype read from the MMC */
645 enum mmc_voltage current_voltage;
01298da3
JJH
646 enum bus_mode selected_mode; /* mode currently used */
647 enum bus_mode best_mode; /* best mode is the supported mode with the
648 * highest bandwidth. It may not always be the
649 * operating mode due to limitations when
650 * accessing the boot partitions
651 */
83dc4227 652 u32 quirks;
272cc70b
AF
653};
654
ac9da0e0
DSC
655struct mmc_hwpart_conf {
656 struct {
657 uint enh_start; /* in 512-byte sectors */
658 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
8dda5b0e
DSC
659 unsigned wr_rel_change : 1;
660 unsigned wr_rel_set : 1;
ac9da0e0
DSC
661 } user;
662 struct {
663 uint size; /* in 512-byte sectors */
8dda5b0e
DSC
664 unsigned enhanced : 1;
665 unsigned wr_rel_change : 1;
666 unsigned wr_rel_set : 1;
ac9da0e0
DSC
667 } gp_part[4];
668};
669
670enum mmc_hwpart_conf_mode {
671 MMC_HWPART_CONF_CHECK,
672 MMC_HWPART_CONF_SET,
673 MMC_HWPART_CONF_COMPLETE,
674};
675
93bfd616 676struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
ad27dd5e
SG
677
678/**
679 * mmc_bind() - Set up a new MMC device ready for probing
680 *
681 * A child block device is bound with the IF_TYPE_MMC interface type. This
682 * allows the device to be used with CONFIG_BLK
683 *
684 * @dev: MMC device to set up
685 * @mmc: MMC struct
686 * @cfg: MMC configuration
687 * @return 0 if OK, -ve on error
688 */
689int mmc_bind(struct udevice *dev, struct mmc *mmc,
690 const struct mmc_config *cfg);
93bfd616 691void mmc_destroy(struct mmc *mmc);
ad27dd5e
SG
692
693/**
694 * mmc_unbind() - Unbind a MMC device's child block device
695 *
696 * @dev: MMC device
697 * @return 0 if OK, -ve on error
698 */
699int mmc_unbind(struct udevice *dev);
272cc70b
AF
700int mmc_initialize(bd_t *bis);
701int mmc_init(struct mmc *mmc);
9815e3ba 702int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error);
7abff2c3 703
fceea992
MV
704#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
705 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
706 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
707int mmc_deinit(struct mmc *mmc);
708#endif
709
7abff2c3
JJH
710/**
711 * mmc_of_parse() - Parse the device tree to get the capabilities of the host
712 *
713 * @dev: MMC device
714 * @cfg: MMC configuration
715 * @return 0 if OK, -ve on error
716 */
717int mmc_of_parse(struct udevice *dev, struct mmc_config *cfg);
718
272cc70b 719int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
35f67820 720
bc1e3272
JJH
721/**
722 * mmc_voltage_to_mv() - Convert a mmc_voltage in mV
723 *
724 * @voltage: The mmc_voltage to convert
725 * @return the value in mV if OK, -EINVAL on error (invalid mmc_voltage value)
726 */
727int mmc_voltage_to_mv(enum mmc_voltage voltage);
728
35f67820
KVA
729/**
730 * mmc_set_clock() - change the bus clock
731 * @mmc: MMC struct
732 * @clock: bus frequency in Hz
733 * @disable: flag indicating if the clock must on or off
734 * @return 0 if OK, -ve on error
735 */
736int mmc_set_clock(struct mmc *mmc, uint clock, bool disable);
737
65117182
JC
738#define MMC_CLK_ENABLE false
739#define MMC_CLK_DISABLE true
740
272cc70b 741struct mmc *find_mmc_device(int dev_num);
89716964 742int mmc_set_dev(int dev_num);
272cc70b 743void print_mmc_devices(char separator);
46683f3d
KY
744
745/**
746 * get_mmc_num() - get the total MMC device number
747 *
748 * @return 0 if there is no MMC device, else the number of devices
749 */
ea6ebe21 750int get_mmc_num(void);
b5b838f1 751int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
ac9da0e0
DSC
752int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
753 enum mmc_hwpart_conf_mode mode);
8ca51e51 754
e7881d85 755#if !CONFIG_IS_ENABLED(DM_MMC)
48972d90 756int mmc_getcd(struct mmc *mmc);
750121c3 757int board_mmc_getcd(struct mmc *mmc);
d23d8d7e 758int mmc_getwp(struct mmc *mmc);
750121c3 759int board_mmc_getwp(struct mmc *mmc);
8ca51e51
SG
760#endif
761
ab71188c 762int mmc_set_dsr(struct mmc *mmc, u16 val);
3690d6d6
A
763/* Function to change the size of boot partition and rpmb partitions */
764int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
765 unsigned long rpmbsize);
792970b0
TR
766/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
767int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
5a99b9de
TR
768/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
769int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
33ace362
TR
770/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
771int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
91fdabc6
PA
772/* Functions to read / write the RPMB partition */
773int mmc_rpmb_set_key(struct mmc *mmc, void *key);
774int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
775int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
776 unsigned short cnt, unsigned char *key);
777int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
778 unsigned short cnt, unsigned char *key);
4853ad3e
JW
779
780/**
781 * mmc_rpmb_route_frames() - route RPMB data frames
782 * @mmc Pointer to a MMC device struct
783 * @req Request data frames
784 * @reqlen Length of data frames in bytes
785 * @rsp Supplied buffer for response data frames
786 * @rsplen Length of supplied buffer for response data frames
787 *
788 * The RPMB data frames are routed to/from some external entity, for
789 * example a Trusted Exectuion Environment in an arm TrustZone protected
790 * secure world. It's expected that it's the external entity who is in
791 * control of the RPMB key.
792 *
793 * Returns 0 on success, < 0 on error.
794 */
795int mmc_rpmb_route_frames(struct mmc *mmc, void *req, unsigned long reqlen,
796 void *rsp, unsigned long rsplen);
797
cd3d4880
TM
798#ifdef CONFIG_CMD_BKOPS_ENABLE
799int mmc_set_bkops_enable(struct mmc *mmc);
800#endif
801
6c09eba5
JN
802/**
803 * Start device initialization and return immediately; it does not block on
804 * polling OCR (operation condition register) status. Useful for checking
805 * the presence of SD/eMMC when no card detect logic is available.
806 *
807 * @param mmc Pointer to a MMC device struct
808 * @return 0 on success, <0 on error.
809 */
810int mmc_get_op_cond(struct mmc *mmc);
811
e9550449
CLC
812/**
813 * Start device initialization and return immediately; it does not block on
814 * polling OCR (operation condition register) status. Then you should call
815 * mmc_init, which would block on polling OCR status and complete the device
816 * initializatin.
817 *
818 * @param mmc Pointer to a MMC device struct
31d95004 819 * @return 0 on success, <0 on error.
e9550449
CLC
820 */
821int mmc_start_init(struct mmc *mmc);
822
823/**
824 * Set preinit flag of mmc device.
825 *
826 * This will cause the device to be pre-inited during mmc_initialize(),
827 * which may save boot time if the device is not accessed until later.
828 * Some eMMC devices take 200-300ms to init, but unfortunately they
829 * must be sent a series of commands to even get them to start preparing
830 * for operation.
831 *
832 * @param mmc Pointer to a MMC device struct
833 * @param preinit preinit flag value
834 */
835void mmc_set_preinit(struct mmc *mmc, int preinit);
836
8687d5c8 837#ifdef CONFIG_MMC_SPI
0b2da7e2 838#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
8687d5c8
PB
839#else
840#define mmc_host_is_spi(mmc) 0
841#endif
1592ef85 842
95de9ab2 843void board_mmc_power_init(void);
3c7ca967 844int board_mmc_init(bd_t *bis);
750121c3 845int cpu_mmc_init(bd_t *bis);
aeb80555 846int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
43d17c48
RB
847# ifdef CONFIG_SYS_MMC_ENV_PART
848extern uint mmc_get_env_part(struct mmc *mmc);
849# endif
aa844fe1 850int mmc_get_env_dev(void);
3c7ca967 851
513e00b6
JJH
852/* Minimum partition switch timeout in units of 10-milliseconds */
853#define MMC_MIN_PART_SWITCH_TIME 30 /* 300 ms */
854
93bfd616
PA
855/* Set block count limit because of 16 bit register limit on some hardware*/
856#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
857#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
858#endif
859
cb5ec33d
SG
860/**
861 * mmc_get_blk_desc() - Get the block descriptor for an MMC device
862 *
863 * @mmc: MMC device
864 * @return block device if found, else NULL
865 */
866struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
867
71f95118 868#endif /* _MMC_H_ */