]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/mmc.h
env: mmc : align erase address and size on erase_grp_size
[thirdparty/u-boot.git] / include / mmc.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
71f95118 2/*
4a6ee172 3 * Copyright 2008,2010 Freescale Semiconductor, Inc
272cc70b
AF
4 * Andy Fleming
5 *
6 * Based (loosely) on the Linux code
71f95118
WD
7 */
8
9#ifndef _MMC_H_
10#define _MMC_H_
71f95118 11
cd93d625 12#include <linux/bitops.h>
272cc70b 13#include <linux/list.h>
3697e599 14#include <linux/sizes.h>
0d986e61 15#include <linux/compiler.h>
a7b2b6cc 16#include <linux/dma-direction.h>
07a2d42c 17#include <part.h>
272cc70b 18
bd602c53
MY
19struct bd_info;
20
f99c2efe
JJH
21#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
22#define MMC_SUPPORTS_TUNING
23#endif
24#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
25#define MMC_SUPPORTS_TUNING
26#endif
27
4b7cee53
PA
28/* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
29#define SD_VERSION_SD (1U << 31)
30#define MMC_VERSION_MMC (1U << 30)
31
32#define MAKE_SDMMC_VERSION(a, b, c) \
33 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
34#define MAKE_SD_VERSION(a, b, c) \
35 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
36#define MAKE_MMC_VERSION(a, b, c) \
37 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
38
39#define EXTRACT_SDMMC_MAJOR_VERSION(x) \
40 (((u32)(x) >> 16) & 0xff)
41#define EXTRACT_SDMMC_MINOR_VERSION(x) \
42 (((u32)(x) >> 8) & 0xff)
43#define EXTRACT_SDMMC_CHANGE_VERSION(x) \
44 ((u32)(x) & 0xff)
45
46#define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
47#define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
48#define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
49#define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
50
51#define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
52#define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
53#define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
54#define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
55#define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
56#define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
57#define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
58#define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
59#define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
ace1bed3 60#define MMC_VERSION_4_4 MAKE_MMC_VERSION(4, 4, 0)
4b7cee53
PA
61#define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
62#define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
63#define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
1a3619cf 64#define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
272cc70b 65
35f9e196
JJH
66#define MMC_CAP(mode) (1 << mode)
67#define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS))
68#define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52)
69#define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52)
634d4849 70#define MMC_MODE_HS200 MMC_CAP(MMC_HS_200)
3dd2626f 71#define MMC_MODE_HS400 MMC_CAP(MMC_HS_400)
44acd492 72#define MMC_MODE_HS400_ES MMC_CAP(MMC_HS_400_ES)
35f9e196 73
86a94e7b
KR
74#define MMC_CAP_NONREMOVABLE BIT(14)
75#define MMC_CAP_NEEDS_POLL BIT(15)
76#define MMC_CAP_CD_ACTIVE_HIGH BIT(16)
77
35f9e196
JJH
78#define MMC_MODE_8BIT BIT(30)
79#define MMC_MODE_4BIT BIT(29)
d0c221fe 80#define MMC_MODE_1BIT BIT(28)
35f9e196
JJH
81#define MMC_MODE_SPI BIT(27)
82
62722036 83
272cc70b
AF
84#define SD_DATA_4BIT 0x00040000
85
4b7cee53 86#define IS_SD(x) ((x)->version & SD_VERSION_SD)
3f2da751 87#define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
272cc70b
AF
88
89#define MMC_DATA_READ 1
90#define MMC_DATA_WRITE 2
91
341188b9
HS
92#define MMC_CMD_GO_IDLE_STATE 0
93#define MMC_CMD_SEND_OP_COND 1
94#define MMC_CMD_ALL_SEND_CID 2
95#define MMC_CMD_SET_RELATIVE_ADDR 3
96#define MMC_CMD_SET_DSR 4
272cc70b 97#define MMC_CMD_SWITCH 6
341188b9 98#define MMC_CMD_SELECT_CARD 7
272cc70b 99#define MMC_CMD_SEND_EXT_CSD 8
341188b9
HS
100#define MMC_CMD_SEND_CSD 9
101#define MMC_CMD_SEND_CID 10
272cc70b 102#define MMC_CMD_STOP_TRANSMISSION 12
341188b9
HS
103#define MMC_CMD_SEND_STATUS 13
104#define MMC_CMD_SET_BLOCKLEN 16
105#define MMC_CMD_READ_SINGLE_BLOCK 17
106#define MMC_CMD_READ_MULTIPLE_BLOCK 18
c10b85d6 107#define MMC_CMD_SEND_TUNING_BLOCK 19
634d4849 108#define MMC_CMD_SEND_TUNING_BLOCK_HS200 21
91fdabc6 109#define MMC_CMD_SET_BLOCK_COUNT 23
272cc70b
AF
110#define MMC_CMD_WRITE_SINGLE_BLOCK 24
111#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
e6f99a56
LW
112#define MMC_CMD_ERASE_GROUP_START 35
113#define MMC_CMD_ERASE_GROUP_END 36
114#define MMC_CMD_ERASE 38
341188b9 115#define MMC_CMD_APP_CMD 55
d52ebf10
TC
116#define MMC_CMD_SPI_READ_OCR 58
117#define MMC_CMD_SPI_CRC_ON_OFF 59
3690d6d6
A
118#define MMC_CMD_RES_MAN 62
119
120#define MMC_CMD62_ARG1 0xefac62ec
121#define MMC_CMD62_ARG2 0xcbaea7
122
341188b9 123
341188b9 124#define SD_CMD_SEND_RELATIVE_ADDR 3
272cc70b 125#define SD_CMD_SWITCH_FUNC 6
341188b9 126#define SD_CMD_SEND_IF_COND 8
f022d36e 127#define SD_CMD_SWITCH_UHS18V 11
341188b9
HS
128
129#define SD_CMD_APP_SET_BUS_WIDTH 6
3697e599 130#define SD_CMD_APP_SD_STATUS 13
e6f99a56
LW
131#define SD_CMD_ERASE_WR_BLK_START 32
132#define SD_CMD_ERASE_WR_BLK_END 33
341188b9 133#define SD_CMD_APP_SEND_OP_COND 41
272cc70b
AF
134#define SD_CMD_APP_SEND_SCR 51
135
634d4849
KVA
136static inline bool mmc_is_tuning_cmd(uint cmdidx)
137{
c10b85d6
JJH
138 if ((cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) ||
139 (cmdidx == MMC_CMD_SEND_TUNING_BLOCK))
634d4849
KVA
140 return true;
141 return false;
142}
143
272cc70b
AF
144/* SCR definitions in different words */
145#define SD_HIGHSPEED_BUSY 0x00020000
146#define SD_HIGHSPEED_SUPPORTED 0x00020000
147
c10b85d6
JJH
148#define UHS_SDR12_BUS_SPEED 0
149#define HIGH_SPEED_BUS_SPEED 1
150#define UHS_SDR25_BUS_SPEED 1
151#define UHS_SDR50_BUS_SPEED 2
152#define UHS_SDR104_BUS_SPEED 3
153#define UHS_DDR50_BUS_SPEED 4
154
155#define SD_MODE_UHS_SDR12 BIT(UHS_SDR12_BUS_SPEED)
156#define SD_MODE_UHS_SDR25 BIT(UHS_SDR25_BUS_SPEED)
157#define SD_MODE_UHS_SDR50 BIT(UHS_SDR50_BUS_SPEED)
158#define SD_MODE_UHS_SDR104 BIT(UHS_SDR104_BUS_SPEED)
159#define SD_MODE_UHS_DDR50 BIT(UHS_DDR50_BUS_SPEED)
160
abe2c93f
TC
161#define OCR_BUSY 0x80000000
162#define OCR_HCS 0x40000000
c10b85d6 163#define OCR_S18R 0x1000000
31cacbab
RR
164#define OCR_VOLTAGE_MASK 0x007FFF80
165#define OCR_ACCESS_MODE 0x60000000
272cc70b 166
1aa2d074
EN
167#define MMC_ERASE_ARG 0x00000000
168#define MMC_SECURE_ERASE_ARG 0x80000000
169#define MMC_TRIM_ARG 0x00000001
170#define MMC_DISCARD_ARG 0x00000003
171#define MMC_SECURE_TRIM1_ARG 0x80000001
172#define MMC_SECURE_TRIM2_ARG 0x80008000
e6f99a56 173
5d4fc8d9 174#define MMC_STATUS_MASK (~0x0206BF7F)
6b2221b0 175#define MMC_STATUS_SWITCH_ERROR (1 << 7)
abe2c93f
TC
176#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
177#define MMC_STATUS_CURR_STATE (0xf << 9)
ed018b21 178#define MMC_STATUS_ERROR (1 << 19)
5d4fc8d9 179
d617c426 180#define MMC_STATE_PRG (7 << 9)
8e2b0af7 181#define MMC_STATE_TRANS (4 << 9)
d617c426 182
272cc70b
AF
183#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
184#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
185#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
186#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
187#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
188#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
189#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
190#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
191#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
192#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
193#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
194#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
195#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
196#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
197#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
198#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
199#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
200
201#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
202#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
203 addressed by index which are
204 1 in value field */
205#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
206 addressed by index, which are
207 1 in value field */
208#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
209
210#define SD_SWITCH_CHECK 0
211#define SD_SWITCH_SWITCH 1
212
213/*
214 * EXT_CSD fields
215 */
a7f852b6
DSC
216#define EXT_CSD_ENH_START_ADDR 136 /* R/W */
217#define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
f866a46d 218#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
d7b29129 219#define EXT_CSD_PARTITION_SETTING 155 /* R/W */
1937e5aa 220#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
ac9da0e0 221#define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
0560db18 222#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
33ace362 223#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
cd3d4880 224#define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
8dda5b0e
DSC
225#define EXT_CSD_WR_REL_PARAM 166 /* R */
226#define EXT_CSD_WR_REL_SET 167 /* R/W */
f866a46d 227#define EXT_CSD_RPMB_MULT 168 /* RO */
9abfe33d
HS
228#define EXT_CSD_USER_WP 171 /* R/W & R/W/C_P & R/W/E_P */
229#define EXT_CSD_BOOT_WP 173 /* R/W & R/W/C_P */
230#define EXT_CSD_BOOT_WP_STATUS 174 /* R */
0560db18 231#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
3690d6d6 232#define EXT_CSD_BOOT_BUS_WIDTH 177
0560db18
LW
233#define EXT_CSD_PART_CONF 179 /* R/W */
234#define EXT_CSD_BUS_WIDTH 183 /* R/W */
44acd492 235#define EXT_CSD_STROBE_SUPPORT 184 /* R/W */
0560db18
LW
236#define EXT_CSD_HS_TIMING 185 /* R/W */
237#define EXT_CSD_REV 192 /* RO */
238#define EXT_CSD_CARD_TYPE 196 /* RO */
513e00b6 239#define EXT_CSD_PART_SWITCH_TIME 199 /* RO */
0560db18 240#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
f866a46d 241#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
0560db18 242#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
8948ea83 243#define EXT_CSD_BOOT_MULT 226 /* RO */
39320c53 244#define EXT_CSD_GENERIC_CMD6_TIME 248 /* RO */
cd3d4880 245#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
272cc70b
AF
246
247/*
248 * EXT_CSD field definitions
249 */
250
abe2c93f
TC
251#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
252#define EXT_CSD_CMD_SET_SECURE (1 << 1)
253#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
272cc70b 254
abe2c93f
TC
255#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
256#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
d22e3d46
JC
257#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
258#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
259#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
260 | EXT_CSD_CARD_TYPE_DDR_1_2V)
272cc70b 261
634d4849
KVA
262#define EXT_CSD_CARD_TYPE_HS200_1_8V BIT(4) /* Card can run at 200MHz */
263 /* SDR mode @1.8V I/O */
264#define EXT_CSD_CARD_TYPE_HS200_1_2V BIT(5) /* Card can run at 200MHz */
265 /* SDR mode @1.2V I/O */
266#define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \
267 EXT_CSD_CARD_TYPE_HS200_1_2V)
3dd2626f
PF
268#define EXT_CSD_CARD_TYPE_HS400_1_8V BIT(6)
269#define EXT_CSD_CARD_TYPE_HS400_1_2V BIT(7)
270#define EXT_CSD_CARD_TYPE_HS400 (EXT_CSD_CARD_TYPE_HS400_1_8V | \
271 EXT_CSD_CARD_TYPE_HS400_1_2V)
634d4849 272
272cc70b
AF
273#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
274#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
275#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
d22e3d46
JC
276#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
277#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
3862b854 278#define EXT_CSD_DDR_FLAG BIT(2) /* Flag for DDR mode */
44acd492 279#define EXT_CSD_BUS_WIDTH_STROBE BIT(7) /* Enhanced strobe mode */
341188b9 280
3862b854
JJH
281#define EXT_CSD_TIMING_LEGACY 0 /* no high speed */
282#define EXT_CSD_TIMING_HS 1 /* HS */
634d4849 283#define EXT_CSD_TIMING_HS200 2 /* HS200 */
3dd2626f 284#define EXT_CSD_TIMING_HS400 3 /* HS400 */
44acd492 285#define EXT_CSD_DRV_STR_SHIFT 4 /* Driver Strength shift */
634d4849 286
3690d6d6
A
287#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
288#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
289#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
290#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
291
292#define EXT_CSD_BOOT_ACK(x) (x << 6)
293#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
294#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
295
bdb60996
AD
296#define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1)
297#define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7)
298#define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7)
299
5a99b9de
TR
300#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
301#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
302#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
3690d6d6 303
d7b29129
MN
304#define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
305
c3dbb4f9
DSC
306#define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
307#define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
308
8dda5b0e
DSC
309#define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
310
311#define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
312#define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
313
1de97f98
AF
314#define R1_ILLEGAL_COMMAND (1 << 22)
315#define R1_APP_CMD (1 << 5)
316
272cc70b 317#define MMC_RSP_PRESENT (1 << 0)
abe2c93f
TC
318#define MMC_RSP_136 (1 << 1) /* 136 bit response */
319#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
320#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
321#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
272cc70b 322
abe2c93f
TC
323#define MMC_RSP_NONE (0)
324#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
272cc70b
AF
325#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
326 MMC_RSP_BUSY)
abe2c93f
TC
327#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
328#define MMC_RSP_R3 (MMC_RSP_PRESENT)
329#define MMC_RSP_R4 (MMC_RSP_PRESENT)
330#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
331#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
332#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
272cc70b 333
bc897b1d
LW
334#define MMCPART_NOAVAILABLE (0xff)
335#define PART_ACCESS_MASK (0x7)
336#define PART_SUPPORT (0x1)
c3dbb4f9 337#define ENHNCD_SUPPORT (0x2)
1937e5aa 338#define PART_ENH_ATTRIB (0x1f)
71f95118 339
83dc4227
KVA
340#define MMC_QUIRK_RETRY_SEND_CID BIT(0)
341#define MMC_QUIRK_RETRY_SET_BLOCKLEN BIT(1)
d4a5fa31 342#define MMC_QUIRK_RETRY_APP_CMD BIT(2)
83dc4227 343
aff5d3c8
KVA
344enum mmc_voltage {
345 MMC_SIGNAL_VOLTAGE_000 = 0,
bc1e3272
JJH
346 MMC_SIGNAL_VOLTAGE_120 = 1,
347 MMC_SIGNAL_VOLTAGE_180 = 2,
348 MMC_SIGNAL_VOLTAGE_330 = 4,
aff5d3c8
KVA
349};
350
bc1e3272
JJH
351#define MMC_ALL_SIGNAL_VOLTAGE (MMC_SIGNAL_VOLTAGE_120 |\
352 MMC_SIGNAL_VOLTAGE_180 |\
353 MMC_SIGNAL_VOLTAGE_330)
354
8bfa195e
SG
355/* Maximum block size for MMC */
356#define MMC_MAX_BLOCK_LEN 512
357
3690d6d6
A
358/* The number of MMC physical partitions. These consist of:
359 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
360 */
361#define MMC_NUM_BOOT_PARTITION 2
91fdabc6 362#define MMC_PART_RPMB 3 /* RPMB partition number */
3690d6d6 363
17a42abb
ARS
364/* timing specification used */
365#define MMC_TIMING_LEGACY 0
366#define MMC_TIMING_MMC_HS 1
367#define MMC_TIMING_SD_HS 2
368#define MMC_TIMING_UHS_SDR12 3
369#define MMC_TIMING_UHS_SDR25 4
370#define MMC_TIMING_UHS_SDR50 5
371#define MMC_TIMING_UHS_SDR104 6
372#define MMC_TIMING_UHS_DDR50 7
373#define MMC_TIMING_MMC_DDR52 8
374#define MMC_TIMING_MMC_HS200 9
375#define MMC_TIMING_MMC_HS400 10
376
e7ecf7cb
SG
377/* Driver model support */
378
379/**
380 * struct mmc_uclass_priv - Holds information about a device used by the uclass
381 */
382struct mmc_uclass_priv {
383 struct mmc *mmc;
384};
385
386/**
387 * mmc_get_mmc_dev() - get the MMC struct pointer for a device
388 *
389 * Provided that the device is already probed and ready for use, this value
390 * will be available.
391 *
392 * @dev: Device
185f812c 393 * Return: associated mmc struct pointer if available, else NULL
e7ecf7cb 394 */
3a905cd2 395struct mmc *mmc_get_mmc_dev(const struct udevice *dev);
e7ecf7cb
SG
396
397/* End of driver model support */
398
1de97f98
AF
399struct mmc_cid {
400 unsigned long psn;
401 unsigned short oid;
402 unsigned char mid;
403 unsigned char prv;
404 unsigned char mdt;
405 char pnm[7];
406};
407
272cc70b
AF
408struct mmc_cmd {
409 ushort cmdidx;
410 uint resp_type;
411 uint cmdarg;
0b453ffe 412 uint response[4];
272cc70b
AF
413};
414
415struct mmc_data {
416 union {
417 char *dest;
418 const char *src; /* src buffers don't get written to */
419 };
420 uint flags;
421 uint blocks;
422 uint blocksize;
423};
424
ab769f22
PA
425/* forward decl. */
426struct mmc;
427
e7881d85 428#if CONFIG_IS_ENABLED(DM_MMC)
8ca51e51 429struct dm_mmc_ops {
32860bdb
FA
430 /**
431 * deferred_probe() - Some configurations that need to be deferred
432 * to just before enumerating the device
433 *
434 * @dev: Device to init
435 * @return 0 if Ok, -ve if error
436 */
437 int (*deferred_probe)(struct udevice *dev);
390f9bdd
YL
438 /**
439 * reinit() - Re-initialization to clear old configuration for
440 * mmc rescan.
441 *
442 * @dev: Device to reinit
443 * @return 0 if Ok, -ve if error
444 */
445 int (*reinit)(struct udevice *dev);
8ca51e51
SG
446 /**
447 * send_cmd() - Send a command to the MMC device
448 *
449 * @dev: Device to receive the command
450 * @cmd: Command to send
451 * @data: Additional data to send/receive
452 * @return 0 if OK, -ve on error
453 */
454 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
455 struct mmc_data *data);
456
457 /**
458 * set_ios() - Set the I/O speed/width for an MMC device
459 *
460 * @dev: Device to update
461 * @return 0 if OK, -ve on error
462 */
463 int (*set_ios)(struct udevice *dev);
464
465 /**
466 * get_cd() - See whether a card is present
467 *
468 * @dev: Device to check
469 * @return 0 if not present, 1 if present, -ve on error
470 */
471 int (*get_cd)(struct udevice *dev);
472
473 /**
474 * get_wp() - See whether a card has write-protect enabled
475 *
476 * @dev: Device to check
477 * @return 0 if write-enabled, 1 if write-protected, -ve on error
478 */
479 int (*get_wp)(struct udevice *dev);
ec841209 480
f99c2efe 481#ifdef MMC_SUPPORTS_TUNING
ec841209
KVA
482 /**
483 * execute_tuning() - Start the tuning process
484 *
485 * @dev: Device to start the tuning
486 * @opcode: Command opcode to send
487 * @return 0 if OK, -ve on error
488 */
489 int (*execute_tuning)(struct udevice *dev, uint opcode);
f99c2efe 490#endif
c10b85d6
JJH
491
492 /**
493 * wait_dat0() - wait until dat0 is in the target state
494 * (CLK must be running during the wait)
495 *
496 * @dev: Device to check
497 * @state: target state
6cf8a903 498 * @timeout_us: timeout in us
c10b85d6
JJH
499 * @return 0 if dat0 is in the target state, -ve on error
500 */
6cf8a903 501 int (*wait_dat0)(struct udevice *dev, int state, int timeout_us);
44acd492
PF
502
503#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
504 /* set_enhanced_strobe() - set HS400 enhanced strobe */
505 int (*set_enhanced_strobe)(struct udevice *dev);
506#endif
3602a56a
YG
507
508 /**
509 * host_power_cycle - host specific tasks in power cycle sequence
510 * Called between mmc_power_off() and
511 * mmc_power_on()
512 *
513 * @dev: Device to check
514 * @return 0 if not present, 1 if present, -ve on error
515 */
516 int (*host_power_cycle)(struct udevice *dev);
145429aa
MV
517
518 /**
519 * get_b_max - get maximum length of single transfer
520 * Called before reading blocks from the card,
521 * useful for system which have e.g. DMA limits
522 * on various memory ranges.
523 *
524 * @dev: Device to check
525 * @dst: Destination buffer in memory
526 * @blkcnt: Total number of blocks in this transfer
527 * @return maximum number of blocks for this transfer
528 */
529 int (*get_b_max)(struct udevice *dev, void *dst, lbaint_t blkcnt);
d271e105
YL
530
531 /**
532 * hs400_prepare_ddr - prepare to switch to DDR mode
533 *
534 * @dev: Device to check
535 * @return 0 if success, -ve on error
536 */
537 int (*hs400_prepare_ddr)(struct udevice *dev);
8ca51e51
SG
538};
539
540#define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
541
8ca51e51
SG
542/* Transition functions for compatibility */
543int mmc_set_ios(struct mmc *mmc);
544int mmc_getcd(struct mmc *mmc);
545int mmc_getwp(struct mmc *mmc);
ec841209 546int mmc_execute_tuning(struct mmc *mmc, uint opcode);
6cf8a903 547int mmc_wait_dat0(struct mmc *mmc, int state, int timeout_us);
44acd492 548int mmc_set_enhanced_strobe(struct mmc *mmc);
3602a56a 549int mmc_host_power_cycle(struct mmc *mmc);
32860bdb 550int mmc_deferred_probe(struct mmc *mmc);
390f9bdd 551int mmc_reinit(struct mmc *mmc);
145429aa 552int mmc_get_b_max(struct mmc *mmc, void *dst, lbaint_t blkcnt);
d271e105 553int mmc_hs400_prepare_ddr(struct mmc *mmc);
8ca51e51 554#else
ab769f22
PA
555struct mmc_ops {
556 int (*send_cmd)(struct mmc *mmc,
557 struct mmc_cmd *cmd, struct mmc_data *data);
07b0b9c0 558 int (*set_ios)(struct mmc *mmc);
ab769f22
PA
559 int (*init)(struct mmc *mmc);
560 int (*getcd)(struct mmc *mmc);
561 int (*getwp)(struct mmc *mmc);
3602a56a 562 int (*host_power_cycle)(struct mmc *mmc);
145429aa 563 int (*get_b_max)(struct mmc *mmc, void *dst, lbaint_t blkcnt);
ab769f22 564};
d271e105
YL
565
566static inline int mmc_hs400_prepare_ddr(struct mmc *mmc)
567{
568 return 0;
569}
8ca51e51 570#endif
ab769f22 571
93bfd616
PA
572struct mmc_config {
573 const char *name;
e7881d85 574#if !CONFIG_IS_ENABLED(DM_MMC)
93bfd616 575 const struct mmc_ops *ops;
8ca51e51 576#endif
93bfd616
PA
577 uint host_caps;
578 uint voltages;
579 uint f_min;
580 uint f_max;
581 uint b_max;
582 unsigned char part_type;
caee38ae
JC
583#ifdef CONFIG_MMC_PWRSEQ
584 struct udevice *pwr_dev;
585#endif
93bfd616
PA
586};
587
3697e599
PF
588struct sd_ssr {
589 unsigned int au; /* In sectors */
590 unsigned int erase_timeout; /* In milliseconds */
591 unsigned int erase_offset; /* In milliseconds */
592};
593
35f9e196
JJH
594enum bus_mode {
595 MMC_LEGACY,
35f9e196
JJH
596 MMC_HS,
597 SD_HS,
f99c2efe
JJH
598 MMC_HS_52,
599 MMC_DDR_52,
35f9e196
JJH
600 UHS_SDR12,
601 UHS_SDR25,
602 UHS_SDR50,
35f9e196 603 UHS_DDR50,
f99c2efe 604 UHS_SDR104,
35f9e196 605 MMC_HS_200,
3dd2626f 606 MMC_HS_400,
44acd492 607 MMC_HS_400_ES,
35f9e196
JJH
608 MMC_MODES_END
609};
610
611const char *mmc_mode_name(enum bus_mode mode);
4c9d2aaa 612void mmc_dump_capabilities(const char *text, uint caps);
35f9e196 613
3862b854
JJH
614static inline bool mmc_is_mode_ddr(enum bus_mode mode)
615{
f99c2efe
JJH
616 if (mode == MMC_DDR_52)
617 return true;
618#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
619 else if (mode == UHS_DDR50)
3862b854 620 return true;
3dd2626f
PF
621#endif
622#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
623 else if (mode == MMC_HS_400)
624 return true;
44acd492
PF
625#endif
626#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
627 else if (mode == MMC_HS_400_ES)
628 return true;
f99c2efe 629#endif
3862b854
JJH
630 else
631 return false;
632}
633
c10b85d6
JJH
634#define UHS_CAPS (MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) | \
635 MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_SDR104) | \
636 MMC_CAP(UHS_DDR50))
637
638static inline bool supports_uhs(uint caps)
639{
f99c2efe 640#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
c10b85d6 641 return (caps & UHS_CAPS) ? true : false;
f99c2efe
JJH
642#else
643 return false;
644#endif
c10b85d6
JJH
645}
646
8ca51e51
SG
647/*
648 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
649 * with mmc_get_mmc_dev().
650 *
651 * TODO struct mmc should be in mmc_private but it's hard to fix right now
652 */
272cc70b 653struct mmc {
c4d660d4 654#if !CONFIG_IS_ENABLED(BLK)
272cc70b 655 struct list_head link;
33fb211d 656#endif
93bfd616 657 const struct mmc_config *cfg; /* provided configuration */
272cc70b 658 uint version;
93bfd616 659 void *priv;
bc897b1d 660 uint has_init;
272cc70b 661 int high_capacity;
35f67820 662 bool clk_disable; /* true if the clock can be turned off */
272cc70b
AF
663 uint bus_width;
664 uint clock;
0d3c8584 665 uint saved_clock;
aff5d3c8 666 enum mmc_voltage signal_voltage;
272cc70b 667 uint card_caps;
04a2ea24 668 uint host_caps;
272cc70b 669 uint ocr;
ab71188c
MN
670 uint dsr;
671 uint dsr_imp;
272cc70b
AF
672 uint scr[2];
673 uint csd[4];
0b453ffe 674 uint cid[4];
272cc70b 675 ushort rca;
c3dbb4f9
DSC
676 u8 part_support;
677 u8 part_attr;
9e41a00b 678 u8 wr_rel_set;
7ca0d3dd 679 u8 part_config;
6cf8a903
SP
680 u8 gen_cmd6_time; /* units: 10 ms */
681 u8 part_switch_time; /* units: 10 ms */
272cc70b 682 uint tran_speed;
35f9e196 683 uint legacy_speed; /* speed for the legacy mode provided by the card */
272cc70b 684 uint read_bl_len;
e6fa5a54 685#if CONFIG_IS_ENABLED(MMC_WRITE)
272cc70b 686 uint write_bl_len;
a4ff9f83 687 uint erase_grp_size; /* in 512-byte sectors */
e6fa5a54 688#endif
b7a6e2c9 689#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
037dc0ab 690 uint hc_wp_grp_size; /* in 512-byte sectors */
b7a6e2c9 691#endif
5b2e72f3 692#if CONFIG_IS_ENABLED(MMC_WRITE)
3697e599 693 struct sd_ssr ssr; /* SD status register */
5b2e72f3 694#endif
272cc70b 695 u64 capacity;
f866a46d
SW
696 u64 capacity_user;
697 u64 capacity_boot;
698 u64 capacity_rpmb;
699 u64 capacity_gp[4];
173c06df 700#ifndef CONFIG_SPL_BUILD
a7f852b6
DSC
701 u64 enh_user_start;
702 u64 enh_user_size;
173c06df 703#endif
c4d660d4 704#if !CONFIG_IS_ENABLED(BLK)
4101f687 705 struct blk_desc block_dev;
33fb211d 706#endif
e9550449
CLC
707 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
708 char init_in_progress; /* 1 if we have done mmc_start_init() */
709 char preinit; /* start init as early as possible */
786e8f81 710 int ddr_mode;
c4d660d4 711#if CONFIG_IS_ENABLED(DM_MMC)
cffe5d86 712 struct udevice *dev; /* Device for this MMC controller */
06ec045f
JJH
713#if CONFIG_IS_ENABLED(DM_REGULATOR)
714 struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/
715 struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/
716#endif
cffe5d86 717#endif
dfda9d88 718 u8 *ext_csd;
bc1e3272
JJH
719 u32 cardtype; /* cardtype read from the MMC */
720 enum mmc_voltage current_voltage;
01298da3
JJH
721 enum bus_mode selected_mode; /* mode currently used */
722 enum bus_mode best_mode; /* best mode is the supported mode with the
723 * highest bandwidth. It may not always be the
724 * operating mode due to limitations when
725 * accessing the boot partitions
726 */
83dc4227 727 u32 quirks;
8c968808 728 u8 hs400_tuning;
19f7a34a
AG
729
730 enum bus_mode user_speed_mode; /* input speed mode from user */
272cc70b
AF
731};
732
c89c96d3
NSJ
733#if CONFIG_IS_ENABLED(DM_MMC)
734#define mmc_to_dev(_mmc) _mmc->dev
735#else
736#define mmc_to_dev(_mmc) NULL
737#endif
738
ac9da0e0
DSC
739struct mmc_hwpart_conf {
740 struct {
741 uint enh_start; /* in 512-byte sectors */
742 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
8dda5b0e
DSC
743 unsigned wr_rel_change : 1;
744 unsigned wr_rel_set : 1;
ac9da0e0
DSC
745 } user;
746 struct {
747 uint size; /* in 512-byte sectors */
8dda5b0e
DSC
748 unsigned enhanced : 1;
749 unsigned wr_rel_change : 1;
750 unsigned wr_rel_set : 1;
ac9da0e0
DSC
751 } gp_part[4];
752};
753
754enum mmc_hwpart_conf_mode {
755 MMC_HWPART_CONF_CHECK,
756 MMC_HWPART_CONF_SET,
757 MMC_HWPART_CONF_COMPLETE,
758};
759
93bfd616 760struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
ad27dd5e
SG
761
762/**
763 * mmc_bind() - Set up a new MMC device ready for probing
764 *
765 * A child block device is bound with the IF_TYPE_MMC interface type. This
766 * allows the device to be used with CONFIG_BLK
767 *
768 * @dev: MMC device to set up
769 * @mmc: MMC struct
770 * @cfg: MMC configuration
185f812c 771 * Return: 0 if OK, -ve on error
ad27dd5e
SG
772 */
773int mmc_bind(struct udevice *dev, struct mmc *mmc,
774 const struct mmc_config *cfg);
93bfd616 775void mmc_destroy(struct mmc *mmc);
ad27dd5e
SG
776
777/**
778 * mmc_unbind() - Unbind a MMC device's child block device
779 *
780 * @dev: MMC device
185f812c 781 * Return: 0 if OK, -ve on error
ad27dd5e
SG
782 */
783int mmc_unbind(struct udevice *dev);
bd602c53 784int mmc_initialize(struct bd_info *bis);
80f02019 785int mmc_init_device(int num);
272cc70b 786int mmc_init(struct mmc *mmc);
9815e3ba 787int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error);
2da2335a 788int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data);
fceea992 789int mmc_deinit(struct mmc *mmc);
fceea992 790
7abff2c3
JJH
791/**
792 * mmc_of_parse() - Parse the device tree to get the capabilities of the host
793 *
794 * @dev: MMC device
795 * @cfg: MMC configuration
185f812c 796 * Return: 0 if OK, -ve on error
7abff2c3
JJH
797 */
798int mmc_of_parse(struct udevice *dev, struct mmc_config *cfg);
799
caee38ae
JC
800#ifdef CONFIG_MMC_PWRSEQ
801/**
802 * mmc_pwrseq_get_power() - get a power device from device tree
803 *
804 * @dev: MMC device
805 * @cfg: MMC configuration
185f812c 806 * Return: 0 if OK, -ve on error
caee38ae
JC
807 */
808int mmc_pwrseq_get_power(struct udevice *dev, struct mmc_config *cfg);
809#endif
810
272cc70b 811int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
35f67820 812
bc1e3272
JJH
813/**
814 * mmc_voltage_to_mv() - Convert a mmc_voltage in mV
815 *
816 * @voltage: The mmc_voltage to convert
185f812c 817 * Return: the value in mV if OK, -EINVAL on error (invalid mmc_voltage value)
bc1e3272
JJH
818 */
819int mmc_voltage_to_mv(enum mmc_voltage voltage);
820
35f67820
KVA
821/**
822 * mmc_set_clock() - change the bus clock
823 * @mmc: MMC struct
824 * @clock: bus frequency in Hz
825 * @disable: flag indicating if the clock must on or off
185f812c 826 * Return: 0 if OK, -ve on error
35f67820
KVA
827 */
828int mmc_set_clock(struct mmc *mmc, uint clock, bool disable);
829
65117182
JC
830#define MMC_CLK_ENABLE false
831#define MMC_CLK_DISABLE true
832
272cc70b 833struct mmc *find_mmc_device(int dev_num);
89716964 834int mmc_set_dev(int dev_num);
272cc70b 835void print_mmc_devices(char separator);
46683f3d
KY
836
837/**
838 * get_mmc_num() - get the total MMC device number
839 *
185f812c 840 * Return: 0 if there is no MMC device, else the number of devices
46683f3d 841 */
ea6ebe21 842int get_mmc_num(void);
b5b838f1 843int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
ac9da0e0
DSC
844int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
845 enum mmc_hwpart_conf_mode mode);
8ca51e51 846
e7881d85 847#if !CONFIG_IS_ENABLED(DM_MMC)
48972d90 848int mmc_getcd(struct mmc *mmc);
750121c3 849int board_mmc_getcd(struct mmc *mmc);
d23d8d7e 850int mmc_getwp(struct mmc *mmc);
750121c3 851int board_mmc_getwp(struct mmc *mmc);
8ca51e51
SG
852#endif
853
ab71188c 854int mmc_set_dsr(struct mmc *mmc, u16 val);
3690d6d6
A
855/* Function to change the size of boot partition and rpmb partitions */
856int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
857 unsigned long rpmbsize);
792970b0
TR
858/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
859int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
5a99b9de
TR
860/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
861int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
33ace362
TR
862/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
863int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
91fdabc6
PA
864/* Functions to read / write the RPMB partition */
865int mmc_rpmb_set_key(struct mmc *mmc, void *key);
866int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
867int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
868 unsigned short cnt, unsigned char *key);
869int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
870 unsigned short cnt, unsigned char *key);
4853ad3e
JW
871
872/**
873 * mmc_rpmb_route_frames() - route RPMB data frames
874 * @mmc Pointer to a MMC device struct
875 * @req Request data frames
876 * @reqlen Length of data frames in bytes
877 * @rsp Supplied buffer for response data frames
878 * @rsplen Length of supplied buffer for response data frames
879 *
880 * The RPMB data frames are routed to/from some external entity, for
881 * example a Trusted Exectuion Environment in an arm TrustZone protected
882 * secure world. It's expected that it's the external entity who is in
883 * control of the RPMB key.
884 *
885 * Returns 0 on success, < 0 on error.
886 */
887int mmc_rpmb_route_frames(struct mmc *mmc, void *req, unsigned long reqlen,
888 void *rsp, unsigned long rsplen);
889
cd3d4880
TM
890#ifdef CONFIG_CMD_BKOPS_ENABLE
891int mmc_set_bkops_enable(struct mmc *mmc);
892#endif
893
6c09eba5
JN
894/**
895 * Start device initialization and return immediately; it does not block on
896 * polling OCR (operation condition register) status. Useful for checking
897 * the presence of SD/eMMC when no card detect logic is available.
898 *
899 * @param mmc Pointer to a MMC device struct
a4c577f9 900 * @param quiet Be quiet, do not print error messages when card is not detected.
185f812c 901 * Return: 0 on success, <0 on error.
6c09eba5 902 */
a4c577f9 903int mmc_get_op_cond(struct mmc *mmc, bool quiet);
6c09eba5 904
e9550449
CLC
905/**
906 * Start device initialization and return immediately; it does not block on
907 * polling OCR (operation condition register) status. Then you should call
908 * mmc_init, which would block on polling OCR status and complete the device
909 * initializatin.
910 *
911 * @param mmc Pointer to a MMC device struct
185f812c 912 * Return: 0 on success, <0 on error.
e9550449
CLC
913 */
914int mmc_start_init(struct mmc *mmc);
915
916/**
917 * Set preinit flag of mmc device.
918 *
919 * This will cause the device to be pre-inited during mmc_initialize(),
920 * which may save boot time if the device is not accessed until later.
921 * Some eMMC devices take 200-300ms to init, but unfortunately they
922 * must be sent a series of commands to even get them to start preparing
923 * for operation.
924 *
925 * @param mmc Pointer to a MMC device struct
926 * @param preinit preinit flag value
927 */
928void mmc_set_preinit(struct mmc *mmc, int preinit);
929
8687d5c8 930#ifdef CONFIG_MMC_SPI
0b2da7e2 931#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
8687d5c8
PB
932#else
933#define mmc_host_is_spi(mmc) 0
934#endif
1592ef85 935
68fd6026
SA
936#define mmc_dev(x) ((x)->dev)
937
95de9ab2 938void board_mmc_power_init(void);
bd602c53
MY
939int board_mmc_init(struct bd_info *bis);
940int cpu_mmc_init(struct bd_info *bis);
aeb80555 941int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
43d17c48
RB
942# ifdef CONFIG_SYS_MMC_ENV_PART
943extern uint mmc_get_env_part(struct mmc *mmc);
944# endif
aa844fe1 945int mmc_get_env_dev(void);
3c7ca967 946
513e00b6
JJH
947/* Minimum partition switch timeout in units of 10-milliseconds */
948#define MMC_MIN_PART_SWITCH_TIME 30 /* 300 ms */
949
93bfd616
PA
950/* Set block count limit because of 16 bit register limit on some hardware*/
951#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
952#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
953#endif
954
cb5ec33d
SG
955/**
956 * mmc_get_blk_desc() - Get the block descriptor for an MMC device
957 *
958 * @mmc: MMC device
b8aa463e 959 * Return: block descriptor if found, else NULL
cb5ec33d
SG
960 */
961struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
962
b8aa463e
SG
963/**
964 * mmc_get_blk() - Get the block device for an MMC device
965 *
966 * @dev: MMC device
967 * @blkp: Returns pointer to probed block device on sucesss
968 *
969 * Return: 0 on success, -ve on error
970 */
971int mmc_get_blk(struct udevice *dev, struct udevice **blkp);
972
1601ea21
HS
973/**
974 * mmc_send_ext_csd() - read the extended CSD register
975 *
976 * @mmc: MMC device
977 * @ext_csd a cache aligned buffer of length MMC_MAX_BLOCK_LEN allocated by
978 * the caller, e.g. using
979 * ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN)
980 * Return: 0 for success
981 */
982int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd);
983
0469d846
HS
984/**
985 * mmc_boot_wp() - power on write protect boot partitions
986 *
987 * The boot partitions are write protected until the next power cycle.
988 *
989 * Return: 0 for success
990 */
991int mmc_boot_wp(struct mmc *mmc);
992
a7b2b6cc
MY
993static inline enum dma_data_direction mmc_get_dma_dir(struct mmc_data *data)
994{
995 return data->flags & MMC_DATA_WRITE ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
996}
997
71f95118 998#endif /* _MMC_H_ */