]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/netdev.h
ARM: tegra: enable CONFIG_SYS_NONCACHED_MEMORY everywhere
[people/ms/u-boot.git] / include / netdev.h
CommitLineData
89973f8a
BW
1/*
2 * (C) Copyright 2008
3 * Benjamin Warren, biggerbadderben@gmail.com
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
89973f8a
BW
6 */
7
8/*
9 * netdev.h - definitions an prototypes for network devices
10 */
11
12#ifndef _NETDEV_H_
13#define _NETDEV_H_
14
15/*
16 * Board and CPU-specific initialization functions
17 * board_eth_init() has highest priority. cpu_eth_init() only
18 * gets called if board_eth_init() isn't instantiated or fails.
19 * Return values:
20 * 0: success
21 * -1: failure
22 */
23
24int board_eth_init(bd_t *bis);
25int cpu_eth_init(bd_t *bis);
26
27/* Driver initialization prototypes */
c960b13e 28int altera_tse_initialize(u8 dev_num, int mac_base,
b962ac79
JF
29 int sgdma_rx_base, int sgdma_tx_base,
30 u32 sgdma_desc_base, u32 sgdma_desc_size);
c041e9d2 31int at91emac_register(bd_t *bis, unsigned long iobase);
bd6ce9d1
WD
32int au1x00_enet_initialize(bd_t*);
33int ax88180_initialize(bd_t *bis);
799e125c 34int bcm_sf2_eth_register(bd_t *bis, u8 dev_num);
89973f8a 35int bfin_EMAC_initialize(bd_t *bis);
efdd7319 36int calxedaxgmac_initialize(u32 id, ulong base_addr);
b1c0eaac 37int cs8900_initialize(u8 dev_num, int base_addr);
8453587e 38int davinci_emac_initialize(void);
bd6ce9d1 39int dc21x4x_initialize(bd_t *bis);
92a190aa 40int designware_initialize(ulong base_addr, u32 interface);
bd6ce9d1 41int dm9000_initialize(bd_t *bis);
62cbc408 42int dnet_eth_initialize(int id, void *regs, unsigned int phy_addr);
ad3381cf 43int e1000_initialize(bd_t *bis);
10efa024 44int eepro100_initialize(bd_t *bis);
a61a8196
RM
45int enc28j60_initialize(unsigned int bus, unsigned int cs,
46 unsigned int max_hz, unsigned int mode);
594d57d0 47int ep93xx_eth_initialize(u8 dev_num, int base_addr);
164846ee 48int eth_3com_initialize (bd_t * bis);
bd6ce9d1 49int ethoc_initialize(u8 dev_num, int base_addr);
3456a148 50int fec_initialize (bd_t *bis);
bd6ce9d1 51int fecmxc_initialize(bd_t *bis);
9e27e9dc 52int fecmxc_initialize_multi(bd_t *bis, int dev_id, int phy_id, uint32_t addr);
b3dbf4a5 53int ftgmac100_initialize(bd_t *bits);
750326e5 54int ftmac100_initialize(bd_t *bits);
c4775476 55int ftmac110_initialize(bd_t *bits);
89973f8a 56int greth_initialize(bd_t *bis);
6aca145e 57void gt6426x_eth_initialize(bd_t *bis);
45a1693a 58int ks8851_mll_initialize(u8 dev_num, int base_addr);
b7ad4109 59int lan91c96_initialize(u8 dev_num, int base_addr);
ac2916a2 60int lpc32xx_eth_initialize(bd_t *bis);
89973f8a
BW
61int macb_eth_initialize(int id, void *regs, unsigned int phy_addr);
62int mcdmafec_initialize(bd_t *bis);
63int mcffec_initialize(bd_t *bis);
a0aad08f 64int mpc512x_fec_initialize(bd_t *bis);
e1d7480b 65int mpc5xxx_fec_initialize(bd_t *bis);
ba705b5b 66int mpc82xx_scc_enet_initialize(bd_t *bis);
d44265ad 67int mvgbe_initialize(bd_t *bis);
19fc2eae 68int mvneta_initialize(bd_t *bis, int base_addr, int devnum, int phy_addr);
b902b8dd 69int natsemi_initialize(bd_t *bis);
d0201692 70int ne2k_register(void);
cc94074e 71int npe_initialize(bd_t *bis);
19403633 72int ns8382x_initialize(bd_t *bis);
e3090534 73int pcnet_initialize(bd_t *bis);
25a85906 74int ppc_4xx_eth_initialize (bd_t *bis);
0b252f50 75int rtl8139_initialize(bd_t *bis);
02d69891 76int rtl8169_initialize(bd_t *bis);
9eb79bd8 77int scc_initialize(bd_t *bis);
bd6ce9d1 78int sh_eth_initialize(bd_t *bis);
89973f8a 79int skge_initialize(bd_t *bis);
7194ab80 80int smc91111_initialize(u8 dev_num, int base_addr);
bd6ce9d1 81int smc911x_initialize(u8 dev_num, int base_addr);
ccdd12f8 82int tsi108_eth_initialize(bd_t *bis);
2b5243fc 83int uec_standard_init(bd_t *bis);
89973f8a 84int uli526x_initialize(bd_t *bis);
79788bb1 85int armada100_fec_register(unsigned long base_addr);
4f1ec4c1
MS
86int xilinx_axiemac_initialize(bd_t *bis, unsigned long base_addr,
87 unsigned long dma_addr);
0c9c99a2 88int xilinx_emaclite_of_init(const void *blob);
c1044a1e
MS
89int xilinx_emaclite_initialize(bd_t *bis, unsigned long base_addr,
90 int txpp, int rxpp);
df482650
SL
91int xilinx_ll_temac_eth_init(bd_t *bis, unsigned long base_addr, int flags,
92 unsigned long ctrl_addr);
f88a6869 93int zynq_gem_of_init(const void *blob);
58405378
MS
94int zynq_gem_initialize(bd_t *bis, phys_addr_t base_addr,
95 int phy_addr, u32 emio);
df482650
SL
96/*
97 * As long as the Xilinx xps_ll_temac ethernet driver has not its own interface
98 * exported by a public hader file, we need a global definition at this point.
99 */
100#if defined(CONFIG_XILINX_LL_TEMAC)
101#define XILINX_LL_TEMAC_M_FIFO 0 /* use FIFO Ctrl */
102#define XILINX_LL_TEMAC_M_SDMA_PLB (1 << 0)/* use SDMA Ctrl via PLB */
103#define XILINX_LL_TEMAC_M_SDMA_DCR (1 << 1)/* use SDMA Ctrl via DCR */
104#endif
89973f8a
BW
105
106/* Boards with PCI network controllers can call this from their board_eth_init()
107 * function to initialize whatever's on board.
108 * Return value is total # of devices found */
109
110static inline int pci_eth_init(bd_t *bis)
111{
112 int num = 0;
e3090534 113
10efa024
BW
114#ifdef CONFIG_PCI
115
116#ifdef CONFIG_EEPRO100
117 num += eepro100_initialize(bis);
118#endif
8ca0b3f9
BW
119#ifdef CONFIG_TULIP
120 num += dc21x4x_initialize(bis);
121#endif
ad3381cf
BW
122#ifdef CONFIG_E1000
123 num += e1000_initialize(bis);
124#endif
e3090534
BW
125#ifdef CONFIG_PCNET
126 num += pcnet_initialize(bis);
127#endif
b902b8dd
BW
128#ifdef CONFIG_NATSEMI
129 num += natsemi_initialize(bis);
130#endif
19403633
BW
131#ifdef CONFIG_NS8382X
132 num += ns8382x_initialize(bis);
133#endif
0b252f50
BW
134#if defined(CONFIG_RTL8139)
135 num += rtl8139_initialize(bis);
136#endif
02d69891
BW
137#if defined(CONFIG_RTL8169)
138 num += rtl8169_initialize(bis);
139#endif
b11f664f 140#if defined(CONFIG_ULI526X)
89973f8a
BW
141 num += uli526x_initialize(bis);
142#endif
10efa024
BW
143
144#endif /* CONFIG_PCI */
89973f8a
BW
145 return num;
146}
147
6f51deb7
PW
148/*
149 * Boards with mv88e61xx switch can use this by defining
150 * CONFIG_MV88E61XX_SWITCH in respective board configheader file
151 * the stuct and enums here are used to specify switch configuration params
152 */
153#if defined(CONFIG_MV88E61XX_SWITCH)
0a16ea59
AA
154
155/* constants for any 88E61xx switch */
156#define MV88E61XX_MAX_PORTS_NUM 6
6f51deb7
PW
157
158enum mv88e61xx_cfg_mdip {
159 MV88E61XX_MDIP_NOCHANGE,
160 MV88E61XX_MDIP_REVERSE
161};
162
163enum mv88e61xx_cfg_ledinit {
164 MV88E61XX_LED_INIT_DIS,
165 MV88E61XX_LED_INIT_EN
166};
167
168enum mv88e61xx_cfg_rgmiid {
169 MV88E61XX_RGMII_DELAY_DIS,
170 MV88E61XX_RGMII_DELAY_EN
171};
172
173enum mv88e61xx_cfg_prtstt {
174 MV88E61XX_PORTSTT_DISABLED,
175 MV88E61XX_PORTSTT_BLOCKING,
176 MV88E61XX_PORTSTT_LEARNING,
177 MV88E61XX_PORTSTT_FORWARDING
178};
179
180struct mv88e61xx_config {
181 char *name;
0a16ea59 182 u8 vlancfg[MV88E61XX_MAX_PORTS_NUM];
6f51deb7
PW
183 enum mv88e61xx_cfg_rgmiid rgmii_delay;
184 enum mv88e61xx_cfg_prtstt portstate;
185 enum mv88e61xx_cfg_ledinit led_init;
186 enum mv88e61xx_cfg_mdip mdip;
187 u32 ports_enabled;
188 u8 cpuport;
189};
190
0a16ea59
AA
191/*
192 * Common mappings for Internal VLANs
193 * These mappings consider that all ports are useable; the driver
194 * will mask inexistent/unused ports.
195 */
196
197/* Switch mode : routes any port to any port */
198#define MV88E61XX_VLANCFG_SWITCH { 0x3F, 0x3F, 0x3F, 0x3F, 0x3F, 0x3F }
199
200/* Router mode: routes only CPU port 5 to/from non-CPU ports 0-4 */
201#define MV88E61XX_VLANCFG_ROUTER { 0x20, 0x20, 0x20, 0x20, 0x20, 0x1F }
202
6f51deb7
PW
203int mv88e61xx_switch_initialize(struct mv88e61xx_config *swconfig);
204#endif /* CONFIG_MV88E61XX_SWITCH */
205
fe428b90
TK
206struct mii_dev *fec_get_miibus(uint32_t base_addr, int dev_id);
207#ifdef CONFIG_PHYLIB
208struct phy_device;
209int fec_probe(bd_t *bd, int dev_id, uint32_t base_addr,
210 struct mii_dev *bus, struct phy_device *phydev);
211#else
2e5f4421
MV
212/*
213 * Allow FEC to fine-tune MII configuration on boards which require this.
214 */
215int fecmxc_register_mii_postcall(struct eth_device *dev, int (*cb)(int));
fe428b90 216#endif
2e5f4421 217
89973f8a 218#endif /* _NETDEV_H_ */