]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/pci.h
dm: core: Fix a typo in the uclass_get_device_by_name() comment
[people/ms/u-boot.git] / include / pci.h
CommitLineData
c609719b
WD
1/*
2 * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
3 * Andreas Heppel <aheppel@sysgo.de>
4 *
5 * (C) Copyright 2002
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
1a459660 8 * SPDX-License-Identifier: GPL-2.0+
c609719b
WD
9 */
10
11#ifndef _PCI_H
12#define _PCI_H
13
ed5b580b
ML
14#define PCI_CFG_SPACE_SIZE 256
15#define PCI_CFG_SPACE_EXP_SIZE 4096
16
c609719b
WD
17/*
18 * Under PCI, each device has 256 bytes of configuration address space,
19 * of which the first 64 bytes are standardized as follows:
20 */
21#define PCI_VENDOR_ID 0x00 /* 16 bits */
22#define PCI_DEVICE_ID 0x02 /* 16 bits */
23#define PCI_COMMAND 0x04 /* 16 bits */
24#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
25#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
26#define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */
27#define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */
28#define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */
29#define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */
30#define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */
31#define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */
32#define PCI_COMMAND_SERR 0x100 /* Enable SERR */
33#define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */
34
35#define PCI_STATUS 0x06 /* 16 bits */
36#define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */
37#define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */
38#define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */
39#define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */
40#define PCI_STATUS_PARITY 0x100 /* Detected parity error */
41#define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */
42#define PCI_STATUS_DEVSEL_FAST 0x000
43#define PCI_STATUS_DEVSEL_MEDIUM 0x200
44#define PCI_STATUS_DEVSEL_SLOW 0x400
45#define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
46#define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
47#define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
48#define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
49#define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
50
51#define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8
52 revision */
53#define PCI_REVISION_ID 0x08 /* Revision ID */
54#define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
55#define PCI_CLASS_DEVICE 0x0a /* Device class */
56#define PCI_CLASS_CODE 0x0b /* Device class code */
55ae10f8
BR
57#define PCI_CLASS_CODE_TOO_OLD 0x00
58#define PCI_CLASS_CODE_STORAGE 0x01
59#define PCI_CLASS_CODE_NETWORK 0x02
60#define PCI_CLASS_CODE_DISPLAY 0x03
61#define PCI_CLASS_CODE_MULTIMEDIA 0x04
62#define PCI_CLASS_CODE_MEMORY 0x05
63#define PCI_CLASS_CODE_BRIDGE 0x06
64#define PCI_CLASS_CODE_COMM 0x07
65#define PCI_CLASS_CODE_PERIPHERAL 0x08
66#define PCI_CLASS_CODE_INPUT 0x09
67#define PCI_CLASS_CODE_DOCKING 0x0A
68#define PCI_CLASS_CODE_PROCESSOR 0x0B
69#define PCI_CLASS_CODE_SERIAL 0x0C
70#define PCI_CLASS_CODE_WIRELESS 0x0D
71#define PCI_CLASS_CODE_I2O 0x0E
72#define PCI_CLASS_CODE_SATELLITE 0x0F
73#define PCI_CLASS_CODE_CRYPTO 0x10
74#define PCI_CLASS_CODE_DATA 0x11
75/* Base Class 0x12 - 0xFE is reserved */
76#define PCI_CLASS_CODE_OTHER 0xFF
77
c609719b 78#define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */
55ae10f8
BR
79#define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00
80#define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01
81#define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00
82#define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01
83#define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02
84#define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03
85#define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04
86#define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05
87#define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06
88#define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07
89#define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80
90#define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00
91#define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01
92#define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02
93#define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03
94#define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04
95#define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05
96#define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06
97#define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80
98#define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00
99#define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01
100#define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02
101#define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80
102#define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00
103#define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01
104#define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02
105#define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80
106#define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00
107#define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01
108#define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80
109#define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00
110#define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01
111#define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02
112#define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03
113#define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04
114#define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05
115#define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06
116#define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07
117#define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08
118#define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09
119#define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A
120#define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80
121#define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00
122#define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01
123#define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02
124#define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03
125#define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04
126#define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05
127#define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80
128#define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00
129#define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01
130#define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02
131#define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03
132#define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04
133#define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05
134#define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80
135#define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00
136#define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01
137#define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02
138#define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03
139#define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04
140#define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80
141#define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00
142#define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80
143#define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00
144#define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01
145#define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02
146#define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10
147#define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20
148#define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30
149#define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40
150#define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00
151#define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01
152#define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02
153#define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03
154#define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04
155#define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05
156#define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06
157#define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07
158#define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08
159#define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09
160#define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00
161#define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01
162#define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10
163#define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11
164#define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12
165#define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20
166#define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21
167#define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80
168#define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00
169#define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01
170#define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02
171#define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03
172#define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04
173#define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00
174#define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
175#define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80
176#define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00
177#define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01
178#define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10
179#define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20
180#define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80
c609719b
WD
181
182#define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
183#define PCI_LATENCY_TIMER 0x0d /* 8 bits */
184#define PCI_HEADER_TYPE 0x0e /* 8 bits */
185#define PCI_HEADER_TYPE_NORMAL 0
186#define PCI_HEADER_TYPE_BRIDGE 1
187#define PCI_HEADER_TYPE_CARDBUS 2
188
189#define PCI_BIST 0x0f /* 8 bits */
190#define PCI_BIST_CODE_MASK 0x0f /* Return result */
191#define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */
192#define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */
193
194/*
195 * Base addresses specify locations in memory or I/O space.
196 * Decoded size can be determined by writing a value of
197 * 0xffffffff to the register, and reading it back. Only
198 * 1 bits are decoded.
199 */
200#define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
201#define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */
202#define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */
203#define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */
204#define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */
205#define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */
206#define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */
207#define PCI_BASE_ADDRESS_SPACE_IO 0x01
208#define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
209#define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
210#define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */
211#define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */
212#define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
213#define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
30e76d5e
KG
214#define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL)
215#define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL)
c609719b
WD
216/* bit 1 is reserved if address_space = 1 */
217
218/* Header type 0 (normal devices) */
219#define PCI_CARDBUS_CIS 0x28
220#define PCI_SUBSYSTEM_VENDOR_ID 0x2c
221#define PCI_SUBSYSTEM_ID 0x2e
222#define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
223#define PCI_ROM_ADDRESS_ENABLE 0x01
30e76d5e 224#define PCI_ROM_ADDRESS_MASK (~0x7ffULL)
c609719b
WD
225
226#define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
227
228/* 0x35-0x3b are reserved */
229#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
230#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
231#define PCI_MIN_GNT 0x3e /* 8 bits */
232#define PCI_MAX_LAT 0x3f /* 8 bits */
233
5f48d798
SG
234#define PCI_INTERRUPT_LINE_DISABLE 0xff
235
c609719b
WD
236/* Header type 1 (PCI-to-PCI bridges) */
237#define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
238#define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
239#define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
240#define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */
241#define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
242#define PCI_IO_LIMIT 0x1d
243#define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */
244#define PCI_IO_RANGE_TYPE_16 0x00
245#define PCI_IO_RANGE_TYPE_32 0x01
246#define PCI_IO_RANGE_MASK ~0x0f
247#define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
248#define PCI_MEMORY_BASE 0x20 /* Memory range behind */
249#define PCI_MEMORY_LIMIT 0x22
250#define PCI_MEMORY_RANGE_TYPE_MASK 0x0f
251#define PCI_MEMORY_RANGE_MASK ~0x0f
252#define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
253#define PCI_PREF_MEMORY_LIMIT 0x26
254#define PCI_PREF_RANGE_TYPE_MASK 0x0f
255#define PCI_PREF_RANGE_TYPE_32 0x00
256#define PCI_PREF_RANGE_TYPE_64 0x01
257#define PCI_PREF_RANGE_MASK ~0x0f
258#define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */
259#define PCI_PREF_LIMIT_UPPER32 0x2c
260#define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
261#define PCI_IO_LIMIT_UPPER16 0x32
262/* 0x34 same as for htype 0 */
263/* 0x35-0x3b is reserved */
264#define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
265/* 0x3c-0x3d are same as for htype 0 */
266#define PCI_BRIDGE_CONTROL 0x3e
267#define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */
268#define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */
269#define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */
270#define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */
271#define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */
272#define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */
273#define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */
274
c157d8e2
SR
275/* From 440ep */
276#define PCI_ERREN 0x48 /* Error Enable */
277#define PCI_ERRSTS 0x49 /* Error Status */
278#define PCI_BRDGOPT1 0x4A /* PCI Bridge Options 1 */
279#define PCI_PLBSESR0 0x4C /* PCI PLB Slave Error Syndrome 0 */
280#define PCI_PLBSESR1 0x50 /* PCI PLB Slave Error Syndrome 1 */
281#define PCI_PLBSEAR 0x54 /* PCI PLB Slave Error Address */
282#define PCI_CAPID 0x58 /* Capability Identifier */
283#define PCI_NEXTITEMPTR 0x59 /* Next Item Pointer */
284#define PCI_PMC 0x5A /* Power Management Capabilities */
285#define PCI_PMCSR 0x5C /* Power Management Control Status */
286#define PCI_PMCSRBSE 0x5E /* PMCSR PCI to PCI Bridge Support Extensions */
287#define PCI_BRDGOPT2 0x60 /* PCI Bridge Options 2 */
288#define PCI_PMSCRR 0x64 /* Power Management State Change Request Re. */
289
c609719b
WD
290/* Header type 2 (CardBus bridges) */
291#define PCI_CB_CAPABILITY_LIST 0x14
292/* 0x15 reserved */
293#define PCI_CB_SEC_STATUS 0x16 /* Secondary status */
294#define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */
295#define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */
296#define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */
297#define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */
298#define PCI_CB_MEMORY_BASE_0 0x1c
299#define PCI_CB_MEMORY_LIMIT_0 0x20
300#define PCI_CB_MEMORY_BASE_1 0x24
301#define PCI_CB_MEMORY_LIMIT_1 0x28
302#define PCI_CB_IO_BASE_0 0x2c
303#define PCI_CB_IO_BASE_0_HI 0x2e
304#define PCI_CB_IO_LIMIT_0 0x30
305#define PCI_CB_IO_LIMIT_0_HI 0x32
306#define PCI_CB_IO_BASE_1 0x34
307#define PCI_CB_IO_BASE_1_HI 0x36
308#define PCI_CB_IO_LIMIT_1 0x38
309#define PCI_CB_IO_LIMIT_1_HI 0x3a
310#define PCI_CB_IO_RANGE_MASK ~0x03
311/* 0x3c-0x3d are same as for htype 0 */
312#define PCI_CB_BRIDGE_CONTROL 0x3e
313#define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */
314#define PCI_CB_BRIDGE_CTL_SERR 0x02
315#define PCI_CB_BRIDGE_CTL_ISA 0x04
316#define PCI_CB_BRIDGE_CTL_VGA 0x08
317#define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
318#define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */
319#define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */
320#define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */
321#define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
322#define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
323#define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
324#define PCI_CB_SUBSYSTEM_ID 0x42
325#define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */
326/* 0x48-0x7f reserved */
327
328/* Capability lists */
329
330#define PCI_CAP_LIST_ID 0 /* Capability ID */
331#define PCI_CAP_ID_PM 0x01 /* Power Management */
332#define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */
333#define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */
334#define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */
335#define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */
336#define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */
8295b944 337#define PCI_CAP_ID_EXP 0x10 /* PCI Express */
c609719b
WD
338#define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
339#define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */
340#define PCI_CAP_SIZEOF 4
341
342/* Power Management Registers */
343
344#define PCI_PM_CAP_VER_MASK 0x0007 /* Version */
345#define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */
346#define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */
347#define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */
348#define PCI_PM_CAP_D1 0x0200 /* D1 power state support */
349#define PCI_PM_CAP_D2 0x0400 /* D2 power state support */
350#define PCI_PM_CAP_PME 0x0800 /* PME pin supported */
351#define PCI_PM_CTRL 4 /* PM control and status register */
352#define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */
353#define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */
354#define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */
355#define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */
356#define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */
357#define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */
358#define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */
359#define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */
360#define PCI_PM_DATA_REGISTER 7 /* (??) */
361#define PCI_PM_SIZEOF 8
362
363/* AGP registers */
364
365#define PCI_AGP_VERSION 2 /* BCD version number */
366#define PCI_AGP_RFU 3 /* Rest of capability flags */
367#define PCI_AGP_STATUS 4 /* Status register */
368#define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */
369#define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */
370#define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */
371#define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */
372#define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */
373#define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */
374#define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */
375#define PCI_AGP_COMMAND 8 /* Control register */
376#define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */
377#define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */
378#define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */
379#define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */
380#define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */
381#define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */
382#define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */
383#define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */
384#define PCI_AGP_SIZEOF 12
385
f0e6f57f
MM
386/* PCI-X registers */
387
388#define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */
389#define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */
390#define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */
391#define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */
392#define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */
393
394
c609719b
WD
395/* Slot Identification */
396
397#define PCI_SID_ESR 2 /* Expansion Slot Register */
398#define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */
399#define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */
400#define PCI_SID_CHASSIS_NR 3 /* Chassis Number */
401
402/* Message Signalled Interrupts registers */
403
404#define PCI_MSI_FLAGS 2 /* Various flags */
405#define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */
406#define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */
407#define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */
408#define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */
409#define PCI_MSI_RFU 3 /* Rest of capability flags */
410#define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */
411#define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
412#define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */
413#define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */
414
415#define PCI_MAX_PCI_DEVICES 32
416#define PCI_MAX_PCI_FUNCTIONS 8
417
287df01e
ZQ
418#define PCI_FIND_CAP_TTL 0x48
419#define CAP_START_POS 0x40
420
ed5b580b
ML
421/* Extended Capabilities (PCI-X 2.0 and Express) */
422#define PCI_EXT_CAP_ID(header) (header & 0x0000ffff)
423#define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf)
424#define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc)
425
426#define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */
427#define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */
428#define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */
429#define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */
430#define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */
431#define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */
432#define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */
433#define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */
434#define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */
435#define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */
436#define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor-Specific */
437#define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */
438#define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */
439#define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */
440#define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */
441#define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */
442#define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */
443#define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */
444#define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */
445#define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* Reserved for AMD */
446#define PCI_EXT_CAP_ID_REBAR 0x15 /* Resizable BAR */
447#define PCI_EXT_CAP_ID_DPA 0x16 /* Dynamic Power Allocation */
448#define PCI_EXT_CAP_ID_TPH 0x17 /* TPH Requester */
449#define PCI_EXT_CAP_ID_LTR 0x18 /* Latency Tolerance Reporting */
450#define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe Capability */
451#define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */
452#define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */
453
c609719b
WD
454/* Include the ID list */
455
456#include <pci_ids.h>
457
fa5cec03
PB
458#ifndef __ASSEMBLY__
459
30e76d5e
KG
460#ifdef CONFIG_SYS_PCI_64BIT
461typedef u64 pci_addr_t;
462typedef u64 pci_size_t;
463#else
464typedef u32 pci_addr_t;
465typedef u32 pci_size_t;
466#endif
467
c609719b 468struct pci_region {
30e76d5e
KG
469 pci_addr_t bus_start; /* Start on the bus */
470 phys_addr_t phys_start; /* Start in physical address space */
471 pci_size_t size; /* Size */
472 unsigned long flags; /* Resource flags */
c609719b 473
30e76d5e 474 pci_addr_t bus_lower;
c609719b
WD
475};
476
477#define PCI_REGION_MEM 0x00000000 /* PCI memory space */
478#define PCI_REGION_IO 0x00000001 /* PCI IO space */
479#define PCI_REGION_TYPE 0x00000001
a179012e 480#define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */
c609719b 481
ff4e66e9 482#define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */
c609719b
WD
483#define PCI_REGION_RO 0x00000200 /* Read-only memory */
484
bc3442aa 485static inline void pci_set_region(struct pci_region *reg,
30e76d5e 486 pci_addr_t bus_start,
36f32675 487 phys_addr_t phys_start,
30e76d5e 488 pci_size_t size,
c609719b
WD
489 unsigned long flags) {
490 reg->bus_start = bus_start;
491 reg->phys_start = phys_start;
492 reg->size = size;
493 reg->flags = flags;
494}
495
496typedef int pci_dev_t;
497
ff3e077b
SG
498#define PCI_BUS(d) (((d) >> 16) & 0xff)
499#define PCI_DEV(d) (((d) >> 11) & 0x1f)
500#define PCI_FUNC(d) (((d) >> 8) & 0x7)
501#define PCI_DEVFN(d, f) ((d) << 11 | (f) << 8)
502#define PCI_MASK_BUS(bdf) ((bdf) & 0xffff)
503#define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn))
504#define PCI_BDF(b, d, f) ((b) << 16 | PCI_DEVFN(d, f))
505#define PCI_VENDEV(v, d) (((v) << 16) | (d))
506#define PCI_ANY_ID (~0)
c609719b
WD
507
508struct pci_device_id {
aba92962
SG
509 unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
510 unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */
511 unsigned int class, class_mask; /* (class,subclass,prog-if) triplet */
512 unsigned long driver_data; /* Data private to the driver */
c609719b
WD
513};
514
515struct pci_controller;
516
517struct pci_config_table {
518 unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
519 unsigned int class; /* Class ID, or PCI_ANY_ID */
520 unsigned int bus; /* Bus number, or PCI_ANY_ID */
521 unsigned int dev; /* Device number, or PCI_ANY_ID */
522 unsigned int func; /* Function number, or PCI_ANY_ID */
523
524 void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
525 struct pci_config_table *);
526 unsigned long priv[3];
527};
528
993a2275
WD
529extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
530 struct pci_config_table *);
c609719b
WD
531extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
532 struct pci_config_table *);
533
534#define MAX_PCI_REGIONS 7
535
fd6646c0
AV
536#define INDIRECT_TYPE_NO_PCIE_LINK 1
537
c609719b
WD
538/*
539 * Structure of a PCI controller (host bridge)
540 */
541struct pci_controller {
ff3e077b
SG
542#ifdef CONFIG_DM_PCI
543 struct udevice *bus;
544 struct udevice *ctlr;
545#else
c609719b 546 struct pci_controller *next;
ff3e077b 547#endif
c609719b
WD
548
549 int first_busno;
550 int last_busno;
551
552 volatile unsigned int *cfg_addr;
553 volatile unsigned char *cfg_data;
554
fd6646c0
AV
555 int indirect_type;
556
aec241df
SG
557 /*
558 * TODO(sjg@chromium.org): With driver model we use struct
559 * pci_controller for both the controller and any bridge devices
560 * attached to it. But there is only one region list and it is in the
561 * top-level controller.
562 *
563 * This could be changed so that struct pci_controller is only used
564 * for PCI controllers and a separate UCLASS (or perhaps
565 * UCLASS_PCI_GENERIC) is used for bridges.
566 */
c609719b
WD
567 struct pci_region regions[MAX_PCI_REGIONS];
568 int region_count;
569
570 struct pci_config_table *config_table;
571
572 void (*fixup_irq)(struct pci_controller *, pci_dev_t);
ff3e077b 573#ifndef CONFIG_DM_PCI
c609719b
WD
574 /* Low-level architecture-dependent routines */
575 int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
576 int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
577 int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
578 int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
579 int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
580 int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
ff3e077b 581#endif
c609719b
WD
582
583 /* Used by auto config */
a179012e 584 struct pci_region *pci_mem, *pci_io, *pci_prefetch;
c609719b
WD
585
586 /* Used by ppc405 autoconfig*/
587 struct pci_region *pci_fb;
ff3e077b 588#ifndef CONFIG_DM_PCI
c7de829c 589 int current_busno;
10fa8d7c
LL
590
591 void *priv_data;
ff3e077b 592#endif
c609719b
WD
593};
594
ff3e077b 595#ifndef CONFIG_DM_PCI
bc3442aa 596static inline void pci_set_ops(struct pci_controller *hose,
c609719b
WD
597 int (*read_byte)(struct pci_controller*,
598 pci_dev_t, int where, u8 *),
599 int (*read_word)(struct pci_controller*,
600 pci_dev_t, int where, u16 *),
601 int (*read_dword)(struct pci_controller*,
602 pci_dev_t, int where, u32 *),
603 int (*write_byte)(struct pci_controller*,
604 pci_dev_t, int where, u8),
605 int (*write_word)(struct pci_controller*,
606 pci_dev_t, int where, u16),
607 int (*write_dword)(struct pci_controller*,
608 pci_dev_t, int where, u32)) {
609 hose->read_byte = read_byte;
610 hose->read_word = read_word;
611 hose->read_dword = read_dword;
612 hose->write_byte = write_byte;
613 hose->write_word = write_word;
614 hose->write_dword = write_dword;
615}
ff3e077b 616#endif
c609719b 617
842033e6 618#ifdef CONFIG_PCI_INDIRECT_BRIDGE
c609719b 619extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
842033e6 620#endif
c609719b 621
36f32675 622extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
30e76d5e
KG
623 pci_addr_t addr, unsigned long flags);
624extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
625 phys_addr_t addr, unsigned long flags);
c609719b
WD
626
627#define pci_phys_to_bus(dev, addr, flags) \
628 pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
629#define pci_bus_to_phys(dev, addr, flags) \
630 pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
631
6e61fae4
BB
632#define pci_virt_to_bus(dev, addr, flags) \
633 pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
634 (virt_to_phys(addr)), (flags))
635#define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
636 map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
637 (addr), (flags)), \
638 (len), (map_flags))
639
640#define pci_phys_to_mem(dev, addr) \
641 pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
642#define pci_mem_to_phys(dev, addr) \
643 pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
644#define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
645#define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
646
647#define pci_virt_to_mem(dev, addr) \
648 pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
649#define pci_mem_to_virt(dev, addr, len, map_flags) \
650 pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
651#define pci_virt_to_io(dev, addr) \
652 pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
653#define pci_io_to_virt(dev, addr, len, map_flags) \
654 pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
c609719b
WD
655
656extern int pci_hose_read_config_byte(struct pci_controller *hose,
657 pci_dev_t dev, int where, u8 *val);
658extern int pci_hose_read_config_word(struct pci_controller *hose,
659 pci_dev_t dev, int where, u16 *val);
660extern int pci_hose_read_config_dword(struct pci_controller *hose,
661 pci_dev_t dev, int where, u32 *val);
662extern int pci_hose_write_config_byte(struct pci_controller *hose,
663 pci_dev_t dev, int where, u8 val);
664extern int pci_hose_write_config_word(struct pci_controller *hose,
665 pci_dev_t dev, int where, u16 val);
666extern int pci_hose_write_config_dword(struct pci_controller *hose,
667 pci_dev_t dev, int where, u32 val);
668
ff3e077b 669#ifndef CONFIG_DM_PCI
c609719b
WD
670extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
671extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
672extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
673extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
674extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
675extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
ff3e077b 676#endif
c609719b
WD
677
678extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
679 pci_dev_t dev, int where, u8 *val);
680extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
681 pci_dev_t dev, int where, u16 *val);
682extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
683 pci_dev_t dev, int where, u8 val);
684extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
685 pci_dev_t dev, int where, u16 val);
686
6e61fae4 687extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
c609719b
WD
688extern void pci_register_hose(struct pci_controller* hose);
689extern struct pci_controller* pci_bus_to_hose(int bus);
3a0e3c27 690extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
c609719b 691
4efe52bf 692extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
c609719b
WD
693extern int pci_hose_scan(struct pci_controller *hose);
694extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
695
696extern void pciauto_region_init(struct pci_region* res);
30e76d5e
KG
697extern void pciauto_region_align(struct pci_region *res, pci_size_t size);
698extern int pciauto_region_allocate(struct pci_region* res, pci_size_t size, pci_addr_t *bar);
c609719b
WD
699extern void pciauto_setup_device(struct pci_controller *hose,
700 pci_dev_t dev, int bars_num,
701 struct pci_region *mem,
a179012e 702 struct pci_region *prefetch,
c609719b 703 struct pci_region *io);
a3a70725
LW
704extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
705 pci_dev_t dev, int sub_bus);
706extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
707 pci_dev_t dev, int sub_bus);
a1e47b66 708extern void pciauto_config_init(struct pci_controller *hose);
a3a70725 709extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
c609719b
WD
710
711extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
712extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
250e039d 713pci_dev_t pci_find_class(unsigned int find_class, int index);
c609719b
WD
714
715extern int pci_hose_config_device(struct pci_controller *hose,
716 pci_dev_t dev,
717 unsigned long io,
30e76d5e 718 pci_addr_t mem,
c609719b
WD
719 unsigned long command);
720
287df01e
ZQ
721extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
722 int cap);
723extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
724 u8 hdr_type);
725extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
726 int cap);
727
ed5b580b
ML
728int pci_find_next_ext_capability(struct pci_controller *hose,
729 pci_dev_t dev, int start, int cap);
730int pci_hose_find_ext_capability(struct pci_controller *hose,
731 pci_dev_t dev, int cap);
732
0991866c
TH
733#ifdef CONFIG_PCI_FIXUP_DEV
734extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
735 unsigned short vendor,
736 unsigned short device,
737 unsigned short class);
738#endif
739
983eb9d1 740const char * pci_class_str(u8 class);
cc2a8c77
AV
741int pci_last_busno(void);
742
13a7fcdf
JL
743#ifdef CONFIG_MPC85xx
744extern void pci_mpc85xx_init (struct pci_controller *hose);
745#endif
fa5cec03 746
e8a552eb
SG
747/**
748 * pci_write_bar32() - Write the address of a BAR including control bits
749 *
750 * This writes a raw address (with control bits) to a bar
751 *
752 * @hose: PCI hose to use
753 * @dev: PCI device to update
754 * @barnum: BAR number (0-5)
755 * @addr: BAR address with control bits
756 */
757void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
758 u32 addr_and_ctrl);
759
760/**
761 * pci_read_bar32() - read the address of a bar
762 *
763 * @hose: PCI hose to use
764 * @dev: PCI device to inspect
765 * @barnum: BAR number (0-5)
766 * @return address of the bar, masking out any control bits
767 * */
768u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
769
aab6724c
SG
770/**
771 * pci_hose_find_devices() - Find devices by vendor/device ID
772 *
773 * @hose: PCI hose to search
774 * @busnum: Bus number to search
775 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
776 * @indexp: Pointer to device index to find. To find the first matching
777 * device, pass 0; to find the second, pass 1, etc. This
778 * parameter is decremented for each non-matching device so
779 * can be called repeatedly.
780 */
781pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
782 struct pci_device_id *ids, int *indexp);
783
ff3e077b
SG
784/* Access sizes for PCI reads and writes */
785enum pci_size_t {
786 PCI_SIZE_8,
787 PCI_SIZE_16,
788 PCI_SIZE_32,
789};
790
791struct udevice;
792
793#ifdef CONFIG_DM_PCI
794/**
795 * struct pci_child_platdata - information stored about each PCI device
796 *
797 * Every device on a PCI bus has this per-child data.
798 *
799 * It can be accessed using dev_get_parentdata(dev) if dev->parent is a
800 * PCI bus (i.e. UCLASS_PCI)
801 *
802 * @devfn: Encoded device and function index - see PCI_DEVFN()
803 * @vendor: PCI vendor ID (see pci_ids.h)
804 * @device: PCI device ID (see pci_ids.h)
805 * @class: PCI class, 3 bytes: (base, sub, prog-if)
806 */
807struct pci_child_platdata {
808 int devfn;
809 unsigned short vendor;
810 unsigned short device;
811 unsigned int class;
812};
813
814/* PCI bus operations */
815struct dm_pci_ops {
816 /**
817 * read_config() - Read a PCI configuration value
818 *
819 * PCI buses must support reading and writing configuration values
820 * so that the bus can be scanned and its devices configured.
821 *
822 * Normally PCI_BUS(@bdf) is the same as @bus->seq, but not always.
823 * If bridges exist it is possible to use the top-level bus to
824 * access a sub-bus. In that case @bus will be the top-level bus
825 * and PCI_BUS(bdf) will be a different (higher) value
826 *
827 * @bus: Bus to read from
828 * @bdf: Bus, device and function to read
829 * @offset: Byte offset within the device's configuration space
830 * @valuep: Place to put the returned value
831 * @size: Access size
832 * @return 0 if OK, -ve on error
833 */
834 int (*read_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
835 ulong *valuep, enum pci_size_t size);
836 /**
837 * write_config() - Write a PCI configuration value
838 *
839 * @bus: Bus to write to
840 * @bdf: Bus, device and function to write
841 * @offset: Byte offset within the device's configuration space
842 * @value: Value to write
843 * @size: Access size
844 * @return 0 if OK, -ve on error
845 */
846 int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
847 ulong value, enum pci_size_t size);
848};
849
850/* Get access to a PCI bus' operations */
851#define pci_get_ops(dev) ((struct dm_pci_ops *)(dev)->driver->ops)
852
4b515e4f
SG
853/**
854 * pci_get_bdf() - Get the BDF value for a device
855 *
856 * @dev: Device to check
857 * @return bus/device/function value (see PCI_BDF())
858 */
859pci_dev_t pci_get_bdf(struct udevice *dev);
860
ff3e077b
SG
861/**
862 * pci_bind_bus_devices() - scan a PCI bus and bind devices
863 *
864 * Scan a PCI bus looking for devices. Bind each one that is found. If
865 * devices are already bound that match the scanned devices, just update the
866 * child data so that the device can be used correctly (this happens when
867 * the device tree describes devices we expect to see on the bus).
868 *
869 * Devices that are bound in this way will use a generic PCI driver which
870 * does nothing. The device can still be accessed but will not provide any
871 * driver interface.
872 *
873 * @bus: Bus containing devices to bind
874 * @return 0 if OK, -ve on error
875 */
876int pci_bind_bus_devices(struct udevice *bus);
877
878/**
879 * pci_auto_config_devices() - configure bus devices ready for use
880 *
881 * This works through all devices on a bus by scanning the driver model
882 * data structures (normally these have been set up by pci_bind_bus_devices()
883 * earlier).
884 *
885 * Space is allocated for each PCI base address register (BAR) so that the
886 * devices are mapped into memory and I/O space ready for use.
887 *
888 * @bus: Bus containing devices to bind
889 * @return 0 if OK, -ve on error
890 */
891int pci_auto_config_devices(struct udevice *bus);
892
893/**
894 * pci_bus_find_bdf() - Find a device given its PCI bus address
895 *
896 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
897 * @devp: Returns the device for this address, if found
898 * @return 0 if OK, -ENODEV if not found
899 */
900int pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
901
902/**
903 * pci_bus_find_devfn() - Find a device on a bus
904 *
905 * @find_devfn: PCI device address (device and function only)
906 * @devp: Returns the device for this address, if found
907 * @return 0 if OK, -ENODEV if not found
908 */
909int pci_bus_find_devfn(struct udevice *bus, pci_dev_t find_devfn,
910 struct udevice **devp);
911
912/**
913 * pci_get_ff() - Returns a mask for the given access size
914 *
915 * @size: Access size
916 * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for
917 * PCI_SIZE_32
918 */
919int pci_get_ff(enum pci_size_t size);
920
921/**
922 * pci_bus_find_devices () - Find devices on a bus
923 *
924 * @bus: Bus to search
925 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
926 * @indexp: Pointer to device index to find. To find the first matching
927 * device, pass 0; to find the second, pass 1, etc. This
928 * parameter is decremented for each non-matching device so
929 * can be called repeatedly.
930 * @devp: Returns matching device if found
931 * @return 0 if found, -ENODEV if not
932 */
933int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids,
934 int *indexp, struct udevice **devp);
935
936/**
937 * pci_find_device_id() - Find a device on any bus
938 *
939 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
940 * @index: Index number of device to find, 0 for the first match, 1 for
941 * the second, etc.
942 * @devp: Returns matching device if found
943 * @return 0 if found, -ENODEV if not
944 */
945int pci_find_device_id(struct pci_device_id *ids, int index,
946 struct udevice **devp);
947
948/**
949 * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices
950 *
951 * This probes the given bus which causes it to be scanned for devices. The
952 * devices will be bound but not probed.
953 *
954 * @hose specifies the PCI hose that will be used for the scan. This is
955 * always a top-level bus with uclass UCLASS_PCI. The bus to scan is
956 * in @bdf, and is a subordinate bus reachable from @hose.
957 *
958 * @hose: PCI hose to scan
959 * @bdf: PCI bus address to scan (PCI_BUS(bdf) is the bus number)
960 * @return 0 if OK, -ve on error
961 */
962int dm_pci_hose_probe_bus(struct pci_controller *hose, pci_dev_t bdf);
963
964/**
965 * pci_bus_read_config() - Read a configuration value from a device
966 *
967 * TODO(sjg@chromium.org): We should be able to pass just a device and have
968 * it do the right thing. It would be good to have that function also.
969 *
970 * @bus: Bus to read from
971 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
972 * @valuep: Place to put the returned value
973 * @size: Access size
974 * @return 0 if OK, -ve on error
975 */
976int pci_bus_read_config(struct udevice *bus, pci_dev_t bdf, int offset,
977 unsigned long *valuep, enum pci_size_t size);
978
979/**
980 * pci_bus_write_config() - Write a configuration value to a device
981 *
982 * @bus: Bus to write from
983 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
984 * @value: Value to write
985 * @size: Access size
986 * @return 0 if OK, -ve on error
987 */
988int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
989 unsigned long value, enum pci_size_t size);
990
991/*
992 * The following functions provide access to the above without needing the
993 * size parameter. We are trying to encourage the use of the 8/16/32-style
994 * functions, rather than byte/word/dword. But both are supported.
995 */
996int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
997
998/* Compatibility with old naming */
999static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
1000 u32 value)
1001{
1002 return pci_write_config32(pcidev, offset, value);
1003}
1004
1005int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
1006
1007/* Compatibility with old naming */
1008static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
1009 u16 value)
1010{
1011 return pci_write_config16(pcidev, offset, value);
1012}
1013
1014int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
1015
1016/* Compatibility with old naming */
1017static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
1018 u8 value)
1019{
1020 return pci_write_config8(pcidev, offset, value);
1021}
1022
1023int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
1024
1025/* Compatibility with old naming */
1026static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
1027 u32 *valuep)
1028{
1029 return pci_read_config32(pcidev, offset, valuep);
1030}
1031
1032int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
1033
1034/* Compatibility with old naming */
1035static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
1036 u16 *valuep)
1037{
1038 return pci_read_config16(pcidev, offset, valuep);
1039}
1040
1041int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
1042
1043/* Compatibility with old naming */
1044static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
1045 u8 *valuep)
1046{
1047 return pci_read_config8(pcidev, offset, valuep);
1048}
1049
36d0d3b4
SG
1050/**
1051 * struct dm_pci_emul_ops - PCI device emulator operations
1052 */
1053struct dm_pci_emul_ops {
1054 /**
1055 * get_devfn(): Check which device and function this emulators
1056 *
1057 * @dev: device to check
1058 * @return the device and function this emulates, or -ve on error
1059 */
1060 int (*get_devfn)(struct udevice *dev);
1061 /**
1062 * read_config() - Read a PCI configuration value
1063 *
1064 * @dev: Emulated device to read from
1065 * @offset: Byte offset within the device's configuration space
1066 * @valuep: Place to put the returned value
1067 * @size: Access size
1068 * @return 0 if OK, -ve on error
1069 */
1070 int (*read_config)(struct udevice *dev, uint offset, ulong *valuep,
1071 enum pci_size_t size);
1072 /**
1073 * write_config() - Write a PCI configuration value
1074 *
1075 * @dev: Emulated device to write to
1076 * @offset: Byte offset within the device's configuration space
1077 * @value: Value to write
1078 * @size: Access size
1079 * @return 0 if OK, -ve on error
1080 */
1081 int (*write_config)(struct udevice *dev, uint offset, ulong value,
1082 enum pci_size_t size);
1083 /**
1084 * read_io() - Read a PCI I/O value
1085 *
1086 * @dev: Emulated device to read from
1087 * @addr: I/O address to read
1088 * @valuep: Place to put the returned value
1089 * @size: Access size
1090 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1091 * other -ve value on error
1092 */
1093 int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
1094 enum pci_size_t size);
1095 /**
1096 * write_io() - Write a PCI I/O value
1097 *
1098 * @dev: Emulated device to write from
1099 * @addr: I/O address to write
1100 * @value: Value to write
1101 * @size: Access size
1102 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1103 * other -ve value on error
1104 */
1105 int (*write_io)(struct udevice *dev, unsigned int addr,
1106 ulong value, enum pci_size_t size);
1107 /**
1108 * map_physmem() - Map a device into sandbox memory
1109 *
1110 * @dev: Emulated device to map
1111 * @addr: Memory address, normally corresponding to a PCI BAR.
1112 * The device should have been configured to have a BAR
1113 * at this address.
1114 * @lenp: On entry, the size of the area to map, On exit it is
1115 * updated to the size actually mapped, which may be less
1116 * if the device has less space
1117 * @ptrp: Returns a pointer to the mapped address. The device's
1118 * space can be accessed as @lenp bytes starting here
1119 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1120 * other -ve value on error
1121 */
1122 int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
1123 unsigned long *lenp, void **ptrp);
1124 /**
1125 * unmap_physmem() - undo a memory mapping
1126 *
1127 * This must be called after map_physmem() to undo the mapping.
1128 * Some devices can use this to check what has been written into
1129 * their mapped memory and perform an operations they require on it.
1130 * In this way, map/unmap can be used as a sort of handshake between
1131 * the emulated device and its users.
1132 *
1133 * @dev: Emuated device to unmap
1134 * @vaddr: Mapped memory address, as passed to map_physmem()
1135 * @len: Size of area mapped, as returned by map_physmem()
1136 * @return 0 if OK, -ve on error
1137 */
1138 int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
1139 unsigned long len);
1140};
1141
1142/* Get access to a PCI device emulator's operations */
1143#define pci_get_emul_ops(dev) ((struct dm_pci_emul_ops *)(dev)->driver->ops)
1144
1145/**
1146 * sandbox_pci_get_emul() - Get the emulation device for a PCI device
1147 *
1148 * Searches for a suitable emulator for the given PCI bus device
1149 *
1150 * @bus: PCI bus to search
1151 * @find_devfn: PCI device and function address (PCI_DEVFN())
1152 * @emulp: Returns emulated device if found
1153 * @return 0 if found, -ENODEV if not found
1154 */
1155int sandbox_pci_get_emul(struct udevice *bus, pci_dev_t find_devfn,
1156 struct udevice **emulp);
1157
aba92962
SG
1158#endif /* CONFIG_DM_PCI */
1159
1160/**
1161 * PCI_DEVICE - macro used to describe a specific pci device
1162 * @vend: the 16 bit PCI Vendor ID
1163 * @dev: the 16 bit PCI Device ID
1164 *
1165 * This macro is used to create a struct pci_device_id that matches a
1166 * specific device. The subvendor and subdevice fields will be set to
1167 * PCI_ANY_ID.
1168 */
1169#define PCI_DEVICE(vend, dev) \
1170 .vendor = (vend), .device = (dev), \
1171 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1172
1173/**
1174 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
1175 * @vend: the 16 bit PCI Vendor ID
1176 * @dev: the 16 bit PCI Device ID
1177 * @subvend: the 16 bit PCI Subvendor ID
1178 * @subdev: the 16 bit PCI Subdevice ID
1179 *
1180 * This macro is used to create a struct pci_device_id that matches a
1181 * specific device with subsystem information.
1182 */
1183#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
1184 .vendor = (vend), .device = (dev), \
1185 .subvendor = (subvend), .subdevice = (subdev)
1186
1187/**
1188 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
1189 * @dev_class: the class, subclass, prog-if triple for this device
1190 * @dev_class_mask: the class mask for this device
1191 *
1192 * This macro is used to create a struct pci_device_id that matches a
1193 * specific PCI class. The vendor, device, subvendor, and subdevice
1194 * fields will be set to PCI_ANY_ID.
1195 */
1196#define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \
1197 .class = (dev_class), .class_mask = (dev_class_mask), \
1198 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1199 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1200
1201/**
1202 * PCI_VDEVICE - macro used to describe a specific pci device in short form
1203 * @vend: the vendor name
1204 * @dev: the 16 bit PCI Device ID
1205 *
1206 * This macro is used to create a struct pci_device_id that matches a
1207 * specific PCI device. The subvendor, and subdevice fields will be set
1208 * to PCI_ANY_ID. The macro allows the next field to follow as the device
1209 * private data.
1210 */
1211
1212#define PCI_VDEVICE(vend, dev) \
1213 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1214 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1215
1216/**
1217 * struct pci_driver_entry - Matches a driver to its pci_device_id list
1218 * @driver: Driver to use
1219 * @match: List of match records for this driver, terminated by {}
1220 */
1221struct pci_driver_entry {
1222 struct driver *driver;
1223 const struct pci_device_id *match;
1224};
1225
1226#define U_BOOT_PCI_DEVICE(__name, __match) \
1227 ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\
1228 .driver = llsym(struct driver, __name, driver), \
1229 .match = __match, \
1230 }
ff3e077b 1231
fa5cec03
PB
1232#endif /* __ASSEMBLY__ */
1233#endif /* _PCI_H */