]> git.ipfire.org Git - thirdparty/qemu.git/blame - include/qom/cpu.h
cpus-common: move exclusive work infrastructure from linux-user
[thirdparty/qemu.git] / include / qom / cpu.h
CommitLineData
dd83b06a
AF
1/*
2 * QEMU CPU model
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
19 */
20#ifndef QEMU_CPU_H
21#define QEMU_CPU_H
22
961f8395 23#include "hw/qdev-core.h"
37b9de46 24#include "disas/bfd.h"
c658b94f 25#include "exec/hwaddr.h"
66b9b43c 26#include "exec/memattrs.h"
48151859 27#include "qemu/bitmap.h"
bdc44640 28#include "qemu/queue.h"
1de7afc9 29#include "qemu/thread.h"
48151859 30#include "trace/generated-events.h"
dd83b06a 31
b5ba1cc6
QN
32typedef int (*WriteCoreDumpFunction)(const void *buf, size_t size,
33 void *opaque);
c72bf468 34
577f42c0
AF
35/**
36 * vaddr:
37 * Type wide enough to contain any #target_ulong virtual address.
38 */
39typedef uint64_t vaddr;
40#define VADDR_PRId PRId64
41#define VADDR_PRIu PRIu64
42#define VADDR_PRIo PRIo64
43#define VADDR_PRIx PRIx64
44#define VADDR_PRIX PRIX64
45#define VADDR_MAX UINT64_MAX
46
dd83b06a
AF
47/**
48 * SECTION:cpu
49 * @section_id: QEMU-cpu
50 * @title: CPU Class
51 * @short_description: Base class for all CPUs
52 */
53
54#define TYPE_CPU "cpu"
55
0d6d1ab4
AF
56/* Since this macro is used a lot in hot code paths and in conjunction with
57 * FooCPU *foo_env_get_cpu(), we deviate from usual QOM practice by using
58 * an unchecked cast.
59 */
60#define CPU(obj) ((CPUState *)(obj))
61
dd83b06a
AF
62#define CPU_CLASS(class) OBJECT_CLASS_CHECK(CPUClass, (class), TYPE_CPU)
63#define CPU_GET_CLASS(obj) OBJECT_GET_CLASS(CPUClass, (obj), TYPE_CPU)
64
b35399bb
SS
65typedef enum MMUAccessType {
66 MMU_DATA_LOAD = 0,
67 MMU_DATA_STORE = 1,
68 MMU_INST_FETCH = 2
69} MMUAccessType;
70
568496c0 71typedef struct CPUWatchpoint CPUWatchpoint;
dd83b06a 72
c658b94f
AF
73typedef void (*CPUUnassignedAccess)(CPUState *cpu, hwaddr addr,
74 bool is_write, bool is_exec, int opaque,
75 unsigned size);
76
bdf7ae5b
AF
77struct TranslationBlock;
78
dd83b06a
AF
79/**
80 * CPUClass:
2b8c2754
AF
81 * @class_by_name: Callback to map -cpu command line model name to an
82 * instantiatable CPU type.
94a444b2 83 * @parse_features: Callback to parse command line arguments.
f5df5baf 84 * @reset: Callback to reset the #CPUState to its initial state.
91b1df8c 85 * @reset_dump_flags: #CPUDumpFlags to use for reset logging.
8c2e1b00 86 * @has_work: Callback for checking if there is work to do.
97a8ea5a 87 * @do_interrupt: Callback for interrupt handling.
c658b94f 88 * @do_unassigned_access: Callback for unassigned access handling.
93e22326
PB
89 * @do_unaligned_access: Callback for unaligned access handling, if
90 * the target defines #ALIGNED_ONLY.
c08295d4
PM
91 * @virtio_is_big_endian: Callback to return %true if a CPU which supports
92 * runtime configurable endianness is currently big-endian. Non-configurable
93 * CPUs can use the default implementation of this method. This method should
94 * not be used by any callers other than the pre-1.0 virtio devices.
f3659eee 95 * @memory_rw_debug: Callback for GDB memory access.
878096ee
AF
96 * @dump_state: Callback for dumping state.
97 * @dump_statistics: Callback for dumping statistics.
997395d3 98 * @get_arch_id: Callback for getting architecture-dependent CPU ID.
444d5590 99 * @get_paging_enabled: Callback for inquiring whether paging is enabled.
a23bbfda 100 * @get_memory_mapping: Callback for obtaining the memory mappings.
f45748f1 101 * @set_pc: Callback for setting the Program Counter register.
bdf7ae5b
AF
102 * @synchronize_from_tb: Callback for synchronizing state from a TCG
103 * #TranslationBlock.
7510454e 104 * @handle_mmu_fault: Callback for handling an MMU fault.
00b941e5 105 * @get_phys_page_debug: Callback for obtaining a physical address.
1dc6fb1f
PM
106 * @get_phys_page_attrs_debug: Callback for obtaining a physical address and the
107 * associated memory transaction attributes to use for the access.
108 * CPUs which use memory transaction attributes should implement this
109 * instead of get_phys_page_debug.
d7f25a9e
PM
110 * @asidx_from_attrs: Callback to return the CPU AddressSpace to use for
111 * a memory access with the specified memory transaction attributes.
5b50e790
AF
112 * @gdb_read_register: Callback for letting GDB read a register.
113 * @gdb_write_register: Callback for letting GDB write a register.
568496c0
SF
114 * @debug_check_watchpoint: Callback: return true if the architectural
115 * watchpoint whose address has matched should really fire.
86025ee4 116 * @debug_excp_handler: Callback for handling debug exceptions.
c08295d4
PM
117 * @write_elf64_note: Callback for writing a CPU-specific ELF note to a
118 * 64-bit VM coredump.
119 * @write_elf32_qemunote: Callback for writing a CPU- and QEMU-specific ELF
120 * note to a 32-bit VM coredump.
121 * @write_elf32_note: Callback for writing a CPU-specific ELF note to a
122 * 32-bit VM coredump.
123 * @write_elf32_qemunote: Callback for writing a CPU- and QEMU-specific ELF
124 * note to a 32-bit VM coredump.
b170fce3 125 * @vmsd: State description for migration.
a0e372f0 126 * @gdb_num_core_regs: Number of core registers accessible to GDB.
5b24c641 127 * @gdb_core_xml_file: File name for core registers GDB XML description.
2472b6c0
PM
128 * @gdb_stop_before_watchpoint: Indicates whether GDB expects the CPU to stop
129 * before the insn which triggers a watchpoint rather than after it.
b3820e6c
DH
130 * @gdb_arch_name: Optional callback that returns the architecture name known
131 * to GDB. The caller must free the returned string with g_free.
cffe7b32
RH
132 * @cpu_exec_enter: Callback for cpu_exec preparation.
133 * @cpu_exec_exit: Callback for cpu_exec cleanup.
9585db68 134 * @cpu_exec_interrupt: Callback for processing interrupts in cpu_exec.
37b9de46 135 * @disas_set_info: Setup architecture specific components of disassembly info
dd83b06a
AF
136 *
137 * Represents a CPU family or model.
138 */
139typedef struct CPUClass {
140 /*< private >*/
961f8395 141 DeviceClass parent_class;
dd83b06a
AF
142 /*< public >*/
143
2b8c2754 144 ObjectClass *(*class_by_name)(const char *cpu_model);
62a48a2a 145 void (*parse_features)(const char *typename, char *str, Error **errp);
2b8c2754 146
dd83b06a 147 void (*reset)(CPUState *cpu);
91b1df8c 148 int reset_dump_flags;
8c2e1b00 149 bool (*has_work)(CPUState *cpu);
97a8ea5a 150 void (*do_interrupt)(CPUState *cpu);
c658b94f 151 CPUUnassignedAccess do_unassigned_access;
93e22326 152 void (*do_unaligned_access)(CPUState *cpu, vaddr addr,
b35399bb
SS
153 MMUAccessType access_type,
154 int mmu_idx, uintptr_t retaddr);
bf7663c4 155 bool (*virtio_is_big_endian)(CPUState *cpu);
f3659eee
AF
156 int (*memory_rw_debug)(CPUState *cpu, vaddr addr,
157 uint8_t *buf, int len, bool is_write);
878096ee
AF
158 void (*dump_state)(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
159 int flags);
160 void (*dump_statistics)(CPUState *cpu, FILE *f,
161 fprintf_function cpu_fprintf, int flags);
997395d3 162 int64_t (*get_arch_id)(CPUState *cpu);
444d5590 163 bool (*get_paging_enabled)(const CPUState *cpu);
a23bbfda
AF
164 void (*get_memory_mapping)(CPUState *cpu, MemoryMappingList *list,
165 Error **errp);
f45748f1 166 void (*set_pc)(CPUState *cpu, vaddr value);
bdf7ae5b 167 void (*synchronize_from_tb)(CPUState *cpu, struct TranslationBlock *tb);
7510454e
AF
168 int (*handle_mmu_fault)(CPUState *cpu, vaddr address, int rw,
169 int mmu_index);
00b941e5 170 hwaddr (*get_phys_page_debug)(CPUState *cpu, vaddr addr);
1dc6fb1f
PM
171 hwaddr (*get_phys_page_attrs_debug)(CPUState *cpu, vaddr addr,
172 MemTxAttrs *attrs);
d7f25a9e 173 int (*asidx_from_attrs)(CPUState *cpu, MemTxAttrs attrs);
5b50e790
AF
174 int (*gdb_read_register)(CPUState *cpu, uint8_t *buf, int reg);
175 int (*gdb_write_register)(CPUState *cpu, uint8_t *buf, int reg);
568496c0 176 bool (*debug_check_watchpoint)(CPUState *cpu, CPUWatchpoint *wp);
86025ee4 177 void (*debug_excp_handler)(CPUState *cpu);
b170fce3 178
c72bf468
JF
179 int (*write_elf64_note)(WriteCoreDumpFunction f, CPUState *cpu,
180 int cpuid, void *opaque);
181 int (*write_elf64_qemunote)(WriteCoreDumpFunction f, CPUState *cpu,
182 void *opaque);
183 int (*write_elf32_note)(WriteCoreDumpFunction f, CPUState *cpu,
184 int cpuid, void *opaque);
185 int (*write_elf32_qemunote)(WriteCoreDumpFunction f, CPUState *cpu,
186 void *opaque);
a0e372f0
AF
187
188 const struct VMStateDescription *vmsd;
189 int gdb_num_core_regs;
5b24c641 190 const char *gdb_core_xml_file;
b3820e6c 191 gchar * (*gdb_arch_name)(CPUState *cpu);
2472b6c0 192 bool gdb_stop_before_watchpoint;
cffe7b32
RH
193
194 void (*cpu_exec_enter)(CPUState *cpu);
195 void (*cpu_exec_exit)(CPUState *cpu);
9585db68 196 bool (*cpu_exec_interrupt)(CPUState *cpu, int interrupt_request);
37b9de46
PC
197
198 void (*disas_set_info)(CPUState *cpu, disassemble_info *info);
dd83b06a
AF
199} CPUClass;
200
28ecfd7a
AF
201#ifdef HOST_WORDS_BIGENDIAN
202typedef struct icount_decr_u16 {
203 uint16_t high;
204 uint16_t low;
205} icount_decr_u16;
206#else
207typedef struct icount_decr_u16 {
208 uint16_t low;
209 uint16_t high;
210} icount_decr_u16;
211#endif
212
f0c3c505
AF
213typedef struct CPUBreakpoint {
214 vaddr pc;
215 int flags; /* BP_* */
216 QTAILQ_ENTRY(CPUBreakpoint) entry;
217} CPUBreakpoint;
218
568496c0 219struct CPUWatchpoint {
ff4700b0 220 vaddr vaddr;
05068c0d 221 vaddr len;
08225676 222 vaddr hitaddr;
66b9b43c 223 MemTxAttrs hitattrs;
ff4700b0
AF
224 int flags; /* BP_* */
225 QTAILQ_ENTRY(CPUWatchpoint) entry;
568496c0 226};
ff4700b0 227
a60f24b5 228struct KVMState;
f7575c96 229struct kvm_run;
a60f24b5 230
8cd70437
AF
231#define TB_JMP_CACHE_BITS 12
232#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
233
4b4629d9 234/* work queue */
e0eeb4a2 235typedef void (*run_on_cpu_func)(CPUState *cpu, void *data);
d148d90e 236struct qemu_work_item;
4b4629d9 237
dd83b06a
AF
238/**
239 * CPUState:
55e5c285 240 * @cpu_index: CPU index (informative).
ce3960eb
AF
241 * @nr_cores: Number of cores within this CPU package.
242 * @nr_threads: Number of threads within this CPU.
1b1ed8dc 243 * @numa_node: NUMA node this CPU is belonging to.
0d34282f 244 * @host_tid: Host thread ID.
ab129972
PB
245 * @running: #true if CPU is currently running;
246 * valid under cpu_list_lock.
61a46217 247 * @created: Indicates whether the CPU thread has been successfully created.
259186a7
AF
248 * @interrupt_request: Indicates a pending interrupt request.
249 * @halted: Nonzero if the CPU is in suspended state.
4fdeee7c 250 * @stop: Indicates a pending stop request.
f324e766 251 * @stopped: Indicates the CPU has been artificially stopped.
4c055ab5 252 * @unplug: Indicates a pending CPU unplug request.
bac05aa9 253 * @crash_occurred: Indicates the OS reported a crash (panic) for this CPU
378df4b2
PM
254 * @tcg_exit_req: Set to force TCG to stop executing linked TBs for this
255 * CPU and return to its top level loop.
6f789be5 256 * @tb_flushed: Indicates the translation buffer has been flushed.
ed2803da 257 * @singlestep_enabled: Flags for single-stepping.
efee7340 258 * @icount_extra: Instructions until next timer event.
28ecfd7a
AF
259 * @icount_decr: Number of cycles left, with interrupt flag in high bit.
260 * This allows a single read-compare-cbranch-write sequence to test
261 * for both decrementer underflow and exceptions.
414b15c9
PB
262 * @can_do_io: Nonzero if memory-mapped IO is safe. Deterministic execution
263 * requires that IO only be performed on the last instruction of a TB
264 * so that interrupts take effect immediately.
32857f4d
PM
265 * @cpu_ases: Pointer to array of CPUAddressSpaces (which define the
266 * AddressSpaces this CPU has)
12ebc9a7 267 * @num_ases: number of CPUAddressSpaces in @cpu_ases
32857f4d
PM
268 * @as: Pointer to the first AddressSpace, for the convenience of targets which
269 * only have a single AddressSpace
c05efcb1 270 * @env_ptr: Pointer to subclass-specific CPUArchState field.
eac8b355 271 * @gdb_regs: Additional GDB registers.
a0e372f0 272 * @gdb_num_regs: Number of total registers accessible to GDB.
35143f01 273 * @gdb_num_g_regs: Number of registers in GDB 'g' packets.
182735ef 274 * @next_cpu: Next CPU sharing TB cache.
0429a971 275 * @opaque: User data.
93afeade
AF
276 * @mem_io_pc: Host Program Counter at which the memory was accessed.
277 * @mem_io_vaddr: Target virtual address at which the memory was accessed.
8737c51c 278 * @kvm_fd: vCPU file descriptor for KVM.
376692b9
PB
279 * @work_mutex: Lock to prevent multiple access to queued_work_*.
280 * @queued_work_first: First asynchronous work pending.
48151859 281 * @trace_dstate: Dynamic tracing state of events for this vCPU (bitmask).
dd83b06a
AF
282 *
283 * State of one CPU core or thread.
284 */
285struct CPUState {
286 /*< private >*/
961f8395 287 DeviceState parent_obj;
dd83b06a
AF
288 /*< public >*/
289
ce3960eb
AF
290 int nr_cores;
291 int nr_threads;
1b1ed8dc 292 int numa_node;
ce3960eb 293
814e612e 294 struct QemuThread *thread;
bcba2a72
AF
295#ifdef _WIN32
296 HANDLE hThread;
297#endif
9f09e18a 298 int thread_id;
0d34282f 299 uint32_t host_tid;
0315c31c 300 bool running;
f5c121b8 301 struct QemuCond *halt_cond;
216fc9a4 302 bool thread_kicked;
61a46217 303 bool created;
4fdeee7c 304 bool stop;
f324e766 305 bool stopped;
4c055ab5 306 bool unplug;
bac05aa9 307 bool crash_occurred;
e0c38211 308 bool exit_request;
6f789be5 309 bool tb_flushed;
259186a7 310 uint32_t interrupt_request;
ed2803da 311 int singlestep_enabled;
efee7340 312 int64_t icount_extra;
6f03bef0 313 sigjmp_buf jmp_env;
bcba2a72 314
376692b9
PB
315 QemuMutex work_mutex;
316 struct qemu_work_item *queued_work_first, *queued_work_last;
317
32857f4d 318 CPUAddressSpace *cpu_ases;
12ebc9a7 319 int num_ases;
09daed84 320 AddressSpace *as;
6731d864 321 MemoryRegion *memory;
09daed84 322
c05efcb1 323 void *env_ptr; /* CPUArchState */
8cd70437 324 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE];
eac8b355 325 struct GDBRegisterState *gdb_regs;
a0e372f0 326 int gdb_num_regs;
35143f01 327 int gdb_num_g_regs;
bdc44640 328 QTAILQ_ENTRY(CPUState) node;
d77953b9 329
f0c3c505
AF
330 /* ice debug support */
331 QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints;
332
ff4700b0
AF
333 QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints;
334 CPUWatchpoint *watchpoint_hit;
335
0429a971
AF
336 void *opaque;
337
93afeade
AF
338 /* In order to avoid passing too many arguments to the MMIO helpers,
339 * we store some rarely used information in the CPU context.
340 */
341 uintptr_t mem_io_pc;
342 vaddr mem_io_vaddr;
343
8737c51c 344 int kvm_fd;
20d695a9 345 bool kvm_vcpu_dirty;
a60f24b5 346 struct KVMState *kvm_state;
f7575c96 347 struct kvm_run *kvm_run;
8737c51c 348
48151859
LV
349 /* Used for events with 'vcpu' and *without* the 'disabled' properties */
350 DECLARE_BITMAP(trace_dstate, TRACE_VCPU_EVENT_COUNT);
351
f5df5baf 352 /* TODO Move common fields from CPUArchState here. */
55e5c285 353 int cpu_index; /* used by alpha TCG */
259186a7 354 uint32_t halted; /* used by alpha, cris, ppc TCG */
28ecfd7a
AF
355 union {
356 uint32_t u32;
357 icount_decr_u16 u16;
358 } icount_decr;
99df7dce 359 uint32_t can_do_io;
27103424 360 int32_t exception_index; /* used by m68k TCG */
7e4fb26d 361
2adcc85d
JH
362 /* Used to keep track of an outstanding cpu throttle thread for migration
363 * autoconverge
364 */
365 bool throttle_thread_scheduled;
366
7e4fb26d
RH
367 /* Note that this is accessed at the start of every TB via a negative
368 offset from AREG0. Leave this field at the end so as to make the
369 (absolute value) offset as small as possible. This reduces code
370 size, especially for hosts without large memory offsets. */
e0c38211 371 uint32_t tcg_exit_req;
dd83b06a
AF
372};
373
bdc44640
AF
374QTAILQ_HEAD(CPUTailQ, CPUState);
375extern struct CPUTailQ cpus;
376#define CPU_NEXT(cpu) QTAILQ_NEXT(cpu, node)
377#define CPU_FOREACH(cpu) QTAILQ_FOREACH(cpu, &cpus, node)
378#define CPU_FOREACH_SAFE(cpu, next_cpu) \
379 QTAILQ_FOREACH_SAFE(cpu, &cpus, node, next_cpu)
8487d123
BR
380#define CPU_FOREACH_REVERSE(cpu) \
381 QTAILQ_FOREACH_REVERSE(cpu, &cpus, CPUTailQ, node)
bdc44640 382#define first_cpu QTAILQ_FIRST(&cpus)
182735ef 383
f240eb6f 384extern __thread CPUState *current_cpu;
4917cf44 385
444d5590
AF
386/**
387 * cpu_paging_enabled:
388 * @cpu: The CPU whose state is to be inspected.
389 *
390 * Returns: %true if paging is enabled, %false otherwise.
391 */
392bool cpu_paging_enabled(const CPUState *cpu);
393
a23bbfda
AF
394/**
395 * cpu_get_memory_mapping:
396 * @cpu: The CPU whose memory mappings are to be obtained.
397 * @list: Where to write the memory mappings to.
398 * @errp: Pointer for reporting an #Error.
399 */
400void cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
401 Error **errp);
402
c72bf468
JF
403/**
404 * cpu_write_elf64_note:
405 * @f: pointer to a function that writes memory to a file
406 * @cpu: The CPU whose memory is to be dumped
407 * @cpuid: ID number of the CPU
408 * @opaque: pointer to the CPUState struct
409 */
410int cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
411 int cpuid, void *opaque);
412
413/**
414 * cpu_write_elf64_qemunote:
415 * @f: pointer to a function that writes memory to a file
416 * @cpu: The CPU whose memory is to be dumped
417 * @cpuid: ID number of the CPU
418 * @opaque: pointer to the CPUState struct
419 */
420int cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
421 void *opaque);
422
423/**
424 * cpu_write_elf32_note:
425 * @f: pointer to a function that writes memory to a file
426 * @cpu: The CPU whose memory is to be dumped
427 * @cpuid: ID number of the CPU
428 * @opaque: pointer to the CPUState struct
429 */
430int cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
431 int cpuid, void *opaque);
432
433/**
434 * cpu_write_elf32_qemunote:
435 * @f: pointer to a function that writes memory to a file
436 * @cpu: The CPU whose memory is to be dumped
437 * @cpuid: ID number of the CPU
438 * @opaque: pointer to the CPUState struct
439 */
440int cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
441 void *opaque);
dd83b06a 442
878096ee
AF
443/**
444 * CPUDumpFlags:
445 * @CPU_DUMP_CODE:
446 * @CPU_DUMP_FPU: dump FPU register state, not just integer
447 * @CPU_DUMP_CCOP: dump info about TCG QEMU's condition code optimization state
448 */
449enum CPUDumpFlags {
450 CPU_DUMP_CODE = 0x00010000,
451 CPU_DUMP_FPU = 0x00020000,
452 CPU_DUMP_CCOP = 0x00040000,
453};
454
455/**
456 * cpu_dump_state:
457 * @cpu: The CPU whose state is to be dumped.
458 * @f: File to dump to.
459 * @cpu_fprintf: Function to dump with.
460 * @flags: Flags what to dump.
461 *
462 * Dumps CPU state.
463 */
464void cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
465 int flags);
466
467/**
468 * cpu_dump_statistics:
469 * @cpu: The CPU whose state is to be dumped.
470 * @f: File to dump to.
471 * @cpu_fprintf: Function to dump with.
472 * @flags: Flags what to dump.
473 *
474 * Dumps CPU statistics.
475 */
476void cpu_dump_statistics(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
477 int flags);
478
00b941e5 479#ifndef CONFIG_USER_ONLY
1dc6fb1f
PM
480/**
481 * cpu_get_phys_page_attrs_debug:
482 * @cpu: The CPU to obtain the physical page address for.
483 * @addr: The virtual address.
484 * @attrs: Updated on return with the memory transaction attributes to use
485 * for this access.
486 *
487 * Obtains the physical page corresponding to a virtual one, together
488 * with the corresponding memory transaction attributes to use for the access.
489 * Use it only for debugging because no protection checks are done.
490 *
491 * Returns: Corresponding physical page address or -1 if no page found.
492 */
493static inline hwaddr cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
494 MemTxAttrs *attrs)
495{
496 CPUClass *cc = CPU_GET_CLASS(cpu);
497
498 if (cc->get_phys_page_attrs_debug) {
499 return cc->get_phys_page_attrs_debug(cpu, addr, attrs);
500 }
501 /* Fallback for CPUs which don't implement the _attrs_ hook */
502 *attrs = MEMTXATTRS_UNSPECIFIED;
503 return cc->get_phys_page_debug(cpu, addr);
504}
505
00b941e5
AF
506/**
507 * cpu_get_phys_page_debug:
508 * @cpu: The CPU to obtain the physical page address for.
509 * @addr: The virtual address.
510 *
511 * Obtains the physical page corresponding to a virtual one.
512 * Use it only for debugging because no protection checks are done.
513 *
514 * Returns: Corresponding physical page address or -1 if no page found.
515 */
516static inline hwaddr cpu_get_phys_page_debug(CPUState *cpu, vaddr addr)
517{
1dc6fb1f 518 MemTxAttrs attrs = {};
00b941e5 519
1dc6fb1f 520 return cpu_get_phys_page_attrs_debug(cpu, addr, &attrs);
00b941e5 521}
d7f25a9e
PM
522
523/** cpu_asidx_from_attrs:
524 * @cpu: CPU
525 * @attrs: memory transaction attributes
526 *
527 * Returns the address space index specifying the CPU AddressSpace
528 * to use for a memory access with the given transaction attributes.
529 */
530static inline int cpu_asidx_from_attrs(CPUState *cpu, MemTxAttrs attrs)
531{
532 CPUClass *cc = CPU_GET_CLASS(cpu);
533
534 if (cc->asidx_from_attrs) {
535 return cc->asidx_from_attrs(cpu, attrs);
536 }
537 return 0;
538}
00b941e5
AF
539#endif
540
267f685b
PB
541/**
542 * cpu_list_add:
543 * @cpu: The CPU to be added to the list of CPUs.
544 */
545void cpu_list_add(CPUState *cpu);
546
547/**
548 * cpu_list_remove:
549 * @cpu: The CPU to be removed from the list of CPUs.
550 */
551void cpu_list_remove(CPUState *cpu);
552
dd83b06a
AF
553/**
554 * cpu_reset:
555 * @cpu: The CPU whose state is to be reset.
556 */
557void cpu_reset(CPUState *cpu);
558
2b8c2754
AF
559/**
560 * cpu_class_by_name:
561 * @typename: The CPU base type.
562 * @cpu_model: The model string without any parameters.
563 *
564 * Looks up a CPU #ObjectClass matching name @cpu_model.
565 *
566 * Returns: A #CPUClass or %NULL if not matching class is found.
567 */
568ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model);
569
9262685b
AF
570/**
571 * cpu_generic_init:
572 * @typename: The CPU base type.
573 * @cpu_model: The model string including optional parameters.
574 *
575 * Instantiates a CPU, processes optional parameters and realizes the CPU.
576 *
577 * Returns: A #CPUState or %NULL if an error occurred.
578 */
579CPUState *cpu_generic_init(const char *typename, const char *cpu_model);
580
3993c6bd 581/**
8c2e1b00 582 * cpu_has_work:
3993c6bd
AF
583 * @cpu: The vCPU to check.
584 *
585 * Checks whether the CPU has work to do.
586 *
587 * Returns: %true if the CPU has work, %false otherwise.
588 */
8c2e1b00
AF
589static inline bool cpu_has_work(CPUState *cpu)
590{
591 CPUClass *cc = CPU_GET_CLASS(cpu);
592
593 g_assert(cc->has_work);
594 return cc->has_work(cpu);
595}
3993c6bd 596
60e82579
AF
597/**
598 * qemu_cpu_is_self:
599 * @cpu: The vCPU to check against.
600 *
601 * Checks whether the caller is executing on the vCPU thread.
602 *
603 * Returns: %true if called from @cpu's thread, %false otherwise.
604 */
605bool qemu_cpu_is_self(CPUState *cpu);
606
c08d7424
AF
607/**
608 * qemu_cpu_kick:
609 * @cpu: The vCPU to kick.
610 *
611 * Kicks @cpu's thread.
612 */
613void qemu_cpu_kick(CPUState *cpu);
614
2fa45344
AF
615/**
616 * cpu_is_stopped:
617 * @cpu: The CPU to check.
618 *
619 * Checks whether the CPU is stopped.
620 *
621 * Returns: %true if run state is not running or if artificially stopped;
622 * %false otherwise.
623 */
624bool cpu_is_stopped(CPUState *cpu);
625
d148d90e
SF
626/**
627 * do_run_on_cpu:
628 * @cpu: The vCPU to run on.
629 * @func: The function to be executed.
630 * @data: Data to pass to the function.
631 * @mutex: Mutex to release while waiting for @func to run.
632 *
633 * Used internally in the implementation of run_on_cpu.
634 */
635void do_run_on_cpu(CPUState *cpu, run_on_cpu_func func, void *data,
636 QemuMutex *mutex);
637
f100f0b3
AF
638/**
639 * run_on_cpu:
640 * @cpu: The vCPU to run on.
641 * @func: The function to be executed.
642 * @data: Data to pass to the function.
643 *
644 * Schedules the function @func for execution on the vCPU @cpu.
645 */
e0eeb4a2 646void run_on_cpu(CPUState *cpu, run_on_cpu_func func, void *data);
f100f0b3 647
3c02270d
CV
648/**
649 * async_run_on_cpu:
650 * @cpu: The vCPU to run on.
651 * @func: The function to be executed.
652 * @data: Data to pass to the function.
653 *
654 * Schedules the function @func for execution on the vCPU @cpu asynchronously.
655 */
e0eeb4a2 656void async_run_on_cpu(CPUState *cpu, run_on_cpu_func func, void *data);
3c02270d 657
38d8f5c8
AF
658/**
659 * qemu_get_cpu:
660 * @index: The CPUState@cpu_index value of the CPU to obtain.
661 *
662 * Gets a CPU matching @index.
663 *
664 * Returns: The CPU or %NULL if there is no matching CPU.
665 */
666CPUState *qemu_get_cpu(int index);
667
69e5ff06
IM
668/**
669 * cpu_exists:
670 * @id: Guest-exposed CPU ID to lookup.
671 *
672 * Search for CPU with specified ID.
673 *
674 * Returns: %true - CPU is found, %false - CPU isn't found.
675 */
676bool cpu_exists(int64_t id);
677
2adcc85d
JH
678/**
679 * cpu_throttle_set:
680 * @new_throttle_pct: Percent of sleep time. Valid range is 1 to 99.
681 *
682 * Throttles all vcpus by forcing them to sleep for the given percentage of
683 * time. A throttle_percentage of 25 corresponds to a 75% duty cycle roughly.
684 * (example: 10ms sleep for every 30ms awake).
685 *
686 * cpu_throttle_set can be called as needed to adjust new_throttle_pct.
687 * Once the throttling starts, it will remain in effect until cpu_throttle_stop
688 * is called.
689 */
690void cpu_throttle_set(int new_throttle_pct);
691
692/**
693 * cpu_throttle_stop:
694 *
695 * Stops the vcpu throttling started by cpu_throttle_set.
696 */
697void cpu_throttle_stop(void);
698
699/**
700 * cpu_throttle_active:
701 *
702 * Returns: %true if the vcpus are currently being throttled, %false otherwise.
703 */
704bool cpu_throttle_active(void);
705
706/**
707 * cpu_throttle_get_percentage:
708 *
709 * Returns the vcpu throttle percentage. See cpu_throttle_set for details.
710 *
711 * Returns: The throttle percentage in range 1 to 99.
712 */
713int cpu_throttle_get_percentage(void);
714
c3affe56
AF
715#ifndef CONFIG_USER_ONLY
716
717typedef void (*CPUInterruptHandler)(CPUState *, int);
718
719extern CPUInterruptHandler cpu_interrupt_handler;
720
721/**
722 * cpu_interrupt:
723 * @cpu: The CPU to set an interrupt on.
724 * @mask: The interupts to set.
725 *
726 * Invokes the interrupt handler.
727 */
728static inline void cpu_interrupt(CPUState *cpu, int mask)
729{
730 cpu_interrupt_handler(cpu, mask);
731}
732
733#else /* USER_ONLY */
734
735void cpu_interrupt(CPUState *cpu, int mask);
736
737#endif /* USER_ONLY */
738
93e22326 739#ifdef CONFIG_SOFTMMU
c658b94f
AF
740static inline void cpu_unassigned_access(CPUState *cpu, hwaddr addr,
741 bool is_write, bool is_exec,
742 int opaque, unsigned size)
743{
744 CPUClass *cc = CPU_GET_CLASS(cpu);
745
746 if (cc->do_unassigned_access) {
747 cc->do_unassigned_access(cpu, addr, is_write, is_exec, opaque, size);
748 }
749}
750
93e22326 751static inline void cpu_unaligned_access(CPUState *cpu, vaddr addr,
b35399bb
SS
752 MMUAccessType access_type,
753 int mmu_idx, uintptr_t retaddr)
93e22326
PB
754{
755 CPUClass *cc = CPU_GET_CLASS(cpu);
756
b35399bb 757 cc->do_unaligned_access(cpu, addr, access_type, mmu_idx, retaddr);
93e22326 758}
c658b94f
AF
759#endif
760
2991b890
PC
761/**
762 * cpu_set_pc:
763 * @cpu: The CPU to set the program counter for.
764 * @addr: Program counter value.
765 *
766 * Sets the program counter for a CPU.
767 */
768static inline void cpu_set_pc(CPUState *cpu, vaddr addr)
769{
770 CPUClass *cc = CPU_GET_CLASS(cpu);
771
772 cc->set_pc(cpu, addr);
773}
774
d8ed887b
AF
775/**
776 * cpu_reset_interrupt:
777 * @cpu: The CPU to clear the interrupt on.
778 * @mask: The interrupt mask to clear.
779 *
780 * Resets interrupts on the vCPU @cpu.
781 */
782void cpu_reset_interrupt(CPUState *cpu, int mask);
783
60a3e17a
AF
784/**
785 * cpu_exit:
786 * @cpu: The CPU to exit.
787 *
788 * Requests the CPU @cpu to exit execution.
789 */
790void cpu_exit(CPUState *cpu);
791
2993683b
IM
792/**
793 * cpu_resume:
794 * @cpu: The CPU to resume.
795 *
796 * Resumes CPU, i.e. puts CPU into runnable state.
797 */
798void cpu_resume(CPUState *cpu);
dd83b06a 799
4c055ab5
GZ
800/**
801 * cpu_remove:
802 * @cpu: The CPU to remove.
803 *
804 * Requests the CPU to be removed.
805 */
806void cpu_remove(CPUState *cpu);
807
2c579042
BR
808 /**
809 * cpu_remove_sync:
810 * @cpu: The CPU to remove.
811 *
812 * Requests the CPU to be removed and waits till it is removed.
813 */
814void cpu_remove_sync(CPUState *cpu);
815
d148d90e
SF
816/**
817 * process_queued_cpu_work() - process all items on CPU work queue
818 * @cpu: The CPU which work queue to process.
819 */
820void process_queued_cpu_work(CPUState *cpu);
821
ab129972
PB
822/**
823 * cpu_exec_start:
824 * @cpu: The CPU for the current thread.
825 *
826 * Record that a CPU has started execution and can be interrupted with
827 * cpu_exit.
828 */
829void cpu_exec_start(CPUState *cpu);
830
831/**
832 * cpu_exec_end:
833 * @cpu: The CPU for the current thread.
834 *
835 * Record that a CPU has stopped execution and exclusive sections
836 * can be executed without interrupting it.
837 */
838void cpu_exec_end(CPUState *cpu);
839
840/**
841 * start_exclusive:
842 *
843 * Wait for a concurrent exclusive section to end, and then start
844 * a section of work that is run while other CPUs are not running
845 * between cpu_exec_start and cpu_exec_end. CPUs that are running
846 * cpu_exec are exited immediately. CPUs that call cpu_exec_start
847 * during the exclusive section go to sleep until this CPU calls
848 * end_exclusive.
849 *
850 * Returns with the CPU list lock taken (which nests outside all
851 * other locks except the BQL).
852 */
853void start_exclusive(void);
854
855/**
856 * end_exclusive:
857 *
858 * Concludes an exclusive execution section started by start_exclusive.
859 * Releases the CPU list lock.
860 */
861void end_exclusive(void);
862
c643bed9
AF
863/**
864 * qemu_init_vcpu:
865 * @cpu: The vCPU to initialize.
866 *
867 * Initializes a vCPU.
868 */
869void qemu_init_vcpu(CPUState *cpu);
870
3825b28f
AF
871#define SSTEP_ENABLE 0x1 /* Enable simulated HW single stepping */
872#define SSTEP_NOIRQ 0x2 /* Do not use IRQ while single stepping */
873#define SSTEP_NOTIMER 0x4 /* Do not Timers while single stepping */
874
875/**
876 * cpu_single_step:
877 * @cpu: CPU to the flags for.
878 * @enabled: Flags to enable.
879 *
880 * Enables or disables single-stepping for @cpu.
881 */
882void cpu_single_step(CPUState *cpu, int enabled);
883
b3310ab3
AF
884/* Breakpoint/watchpoint flags */
885#define BP_MEM_READ 0x01
886#define BP_MEM_WRITE 0x02
887#define BP_MEM_ACCESS (BP_MEM_READ | BP_MEM_WRITE)
888#define BP_STOP_BEFORE_ACCESS 0x04
08225676 889/* 0x08 currently unused */
b3310ab3
AF
890#define BP_GDB 0x10
891#define BP_CPU 0x20
b933066a 892#define BP_ANY (BP_GDB | BP_CPU)
08225676
PM
893#define BP_WATCHPOINT_HIT_READ 0x40
894#define BP_WATCHPOINT_HIT_WRITE 0x80
895#define BP_WATCHPOINT_HIT (BP_WATCHPOINT_HIT_READ | BP_WATCHPOINT_HIT_WRITE)
b3310ab3
AF
896
897int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
898 CPUBreakpoint **breakpoint);
899int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags);
900void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint);
901void cpu_breakpoint_remove_all(CPUState *cpu, int mask);
902
b933066a
RH
903/* Return true if PC matches an installed breakpoint. */
904static inline bool cpu_breakpoint_test(CPUState *cpu, vaddr pc, int mask)
905{
906 CPUBreakpoint *bp;
907
908 if (unlikely(!QTAILQ_EMPTY(&cpu->breakpoints))) {
909 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
910 if (bp->pc == pc && (bp->flags & mask)) {
911 return true;
912 }
913 }
914 }
915 return false;
916}
917
75a34036
AF
918int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
919 int flags, CPUWatchpoint **watchpoint);
920int cpu_watchpoint_remove(CPUState *cpu, vaddr addr,
921 vaddr len, int flags);
922void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint);
923void cpu_watchpoint_remove_all(CPUState *cpu, int mask);
924
63c91552
PB
925/**
926 * cpu_get_address_space:
927 * @cpu: CPU to get address space from
928 * @asidx: index identifying which address space to get
929 *
930 * Return the requested address space of this CPU. @asidx
931 * specifies which address space to read.
932 */
933AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx);
934
a47dddd7
AF
935void QEMU_NORETURN cpu_abort(CPUState *cpu, const char *fmt, ...)
936 GCC_FMT_ATTR(2, 3);
b7bca733 937void cpu_exec_exit(CPUState *cpu);
a47dddd7 938
1a1562f5
AF
939#ifdef CONFIG_SOFTMMU
940extern const struct VMStateDescription vmstate_cpu_common;
941#else
942#define vmstate_cpu_common vmstate_dummy
943#endif
944
945#define VMSTATE_CPU() { \
946 .name = "parent_obj", \
947 .size = sizeof(CPUState), \
948 .vmsd = &vmstate_cpu_common, \
949 .flags = VMS_STRUCT, \
950 .offset = 0, \
951}
952
a07f953e
IM
953#define UNASSIGNED_CPU_INDEX -1
954
dd83b06a 955#endif