]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - include/soc/arc/mcip.h
ARC: mcip: halt GFRC counter when ARC cores halt
[thirdparty/kernel/stable.git] / include / soc / arc / mcip.h
CommitLineData
82fea5a1
VG
1/*
2 * ARConnect IP Support (Multi core enabler: Cross core IPI, RTC ...)
3 *
4 * Copyright (C) 2014-15 Synopsys, Inc. (www.synopsys.com)
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
2d7f5c48
VG
11#ifndef __SOC_ARC_MCIP_H
12#define __SOC_ARC_MCIP_H
82fea5a1 13
c33a605d 14#include <soc/arc/aux.h>
82fea5a1
VG
15
16#define ARC_REG_MCIP_BCR 0x0d0
6f0310a1 17#define ARC_REG_MCIP_IDU_BCR 0x0D5
07423d00 18#define ARC_REG_GFRC_BUILD 0x0D6
82fea5a1
VG
19#define ARC_REG_MCIP_CMD 0x600
20#define ARC_REG_MCIP_WDATA 0x601
21#define ARC_REG_MCIP_READBACK 0x602
22
23struct mcip_cmd {
24#ifdef CONFIG_CPU_BIG_ENDIAN
25 unsigned int pad:8, param:16, cmd:8;
26#else
27 unsigned int cmd:8, param:16, pad:8;
28#endif
29
30#define CMD_INTRPT_GENERATE_IRQ 0x01
31#define CMD_INTRPT_GENERATE_ACK 0x02
32#define CMD_INTRPT_READ_STATUS 0x03
33#define CMD_INTRPT_CHECK_SOURCE 0x04
34
35/* Semaphore Commands */
36#define CMD_SEMA_CLAIM_AND_READ 0x11
37#define CMD_SEMA_RELEASE 0x12
38
39#define CMD_DEBUG_SET_MASK 0x34
40#define CMD_DEBUG_SET_SELECT 0x36
41
d584f0fb
VG
42#define CMD_GFRC_READ_LO 0x42
43#define CMD_GFRC_READ_HI 0x43
07423d00
EP
44#define CMD_GFRC_SET_CORE 0x47
45#define CMD_GFRC_READ_CORE 0x48
72d72880 46
82fea5a1
VG
47#define CMD_IDU_ENABLE 0x71
48#define CMD_IDU_DISABLE 0x72
49#define CMD_IDU_SET_MODE 0x74
50#define CMD_IDU_SET_DEST 0x76
51#define CMD_IDU_SET_MASK 0x7C
52
53#define IDU_M_TRIG_LEVEL 0x0
54#define IDU_M_TRIG_EDGE 0x1
55
56#define IDU_M_DISTRI_RR 0x0
57#define IDU_M_DISTRI_DEST 0x2
58};
59
3ce0fefc
VG
60struct mcip_bcr {
61#ifdef CONFIG_CPU_BIG_ENDIAN
517e7610
VG
62 unsigned int pad4:6, pw_dom:1, pad3:1,
63 idu:1, pad2:1, num_cores:6,
64 pad:1, gfrc:1, dbg:1, pw:1,
65 msg:1, sem:1, ipi:1, slv:1,
3ce0fefc
VG
66 ver:8;
67#else
68 unsigned int ver:8,
517e7610
VG
69 slv:1, ipi:1, sem:1, msg:1,
70 pw:1, dbg:1, gfrc:1, pad:1,
71 num_cores:6, pad2:1, idu:1,
72 pad3:1, pw_dom:1, pad4:6;
3ce0fefc
VG
73#endif
74};
75
6f0310a1
YK
76struct mcip_idu_bcr {
77#ifdef CONFIG_CPU_BIG_ENDIAN
78 unsigned int pad:21, cirqnum:3, ver:8;
79#else
80 unsigned int ver:8, cirqnum:3, pad:21;
81#endif
82};
83
84
85/*
86 * Build register for IDU contains not an actual number of supported common
87 * interrupts but an exponent of 2 which must be multiplied by 4 to
88 * get a number of supported common interrupts.
89 */
90#define mcip_idu_bcr_to_nr_irqs(bcr) (4 * (1 << (bcr).cirqnum))
91
82fea5a1
VG
92/*
93 * MCIP programming model
94 *
95 * - Simple commands write {cmd:8,param:16} to MCIP_CMD aux reg
96 * (param could be irq, common_irq, core_id ...)
97 * - More involved commands setup MCIP_WDATA with cmd specific data
98 * before invoking the simple command
99 */
100static inline void __mcip_cmd(unsigned int cmd, unsigned int param)
101{
102 struct mcip_cmd buf;
103
104 buf.pad = 0;
105 buf.cmd = cmd;
106 buf.param = param;
107
108 WRITE_AUX(ARC_REG_MCIP_CMD, buf);
109}
110
111/*
112 * Setup additional data for a cmd
113 * Callers need to lock to ensure atomicity
114 */
115static inline void __mcip_cmd_data(unsigned int cmd, unsigned int param,
116 unsigned int data)
117{
118 write_aux_reg(ARC_REG_MCIP_WDATA, data);
119
120 __mcip_cmd(cmd, param);
121}
122
82fea5a1 123#endif