]> git.ipfire.org Git - thirdparty/qemu.git/blame - target/s390x/cpu.h
s390x/css: add s390-squash-mcss machine option
[thirdparty/qemu.git] / target / s390x / cpu.h
CommitLineData
10ec5117
AG
1/*
2 * S/390 virtual CPU header
3 *
4 * Copyright (c) 2009 Ulrich Hecht
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
ccb084d3
CB
16 * Contributions after 2012-10-29 are licensed under the terms of the
17 * GNU GPL, version 2 or (at your option) any later version.
18 *
19 * You should have received a copy of the GNU (Lesser) General Public
70539e18 20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
10ec5117 21 */
07f5a258
MA
22
23#ifndef S390X_CPU_H
24#define S390X_CPU_H
45133b74 25
45133b74 26#include "qemu-common.h"
a4a02f99 27#include "cpu-qom.h"
10ec5117
AG
28
29#define TARGET_LONG_BITS 64
30
4ab23a91 31#define ELF_MACHINE_UNAME "S390X"
10ec5117 32
9349b4f9 33#define CPUArchState struct CPUS390XState
10ec5117 34
022c62cb 35#include "exec/cpu-defs.h"
bcec36ea
AG
36#define TARGET_PAGE_BITS 12
37
5b23fd03 38#define TARGET_PHYS_ADDR_SPACE_BITS 64
bcec36ea
AG
39#define TARGET_VIRT_ADDR_SPACE_BITS 64
40
022c62cb 41#include "exec/cpu-all.h"
10ec5117 42
6b4c305c 43#include "fpu/softfloat.h"
10ec5117 44
bcec36ea 45#define NB_MMU_MODES 3
a3fd5220 46#define TARGET_INSN_START_EXTRA_WORDS 1
10ec5117 47
bcec36ea
AG
48#define MMU_MODE0_SUFFIX _primary
49#define MMU_MODE1_SUFFIX _secondary
50#define MMU_MODE2_SUFFIX _home
51
1f65958d 52#define MMU_USER_IDX 0
bcec36ea
AG
53
54#define MAX_EXT_QUEUE 16
5d69c547
CH
55#define MAX_IO_QUEUE 16
56#define MAX_MCHK_QUEUE 16
57
58#define PSW_MCHK_MASK 0x0004000000000000
59#define PSW_IO_MASK 0x0200000000000000
bcec36ea
AG
60
61typedef struct PSW {
62 uint64_t mask;
63 uint64_t addr;
64} PSW;
65
66typedef struct ExtQueue {
67 uint32_t code;
68 uint32_t param;
69 uint32_t param64;
70} ExtQueue;
10ec5117 71
5d69c547
CH
72typedef struct IOIntQueue {
73 uint16_t id;
74 uint16_t nr;
75 uint32_t parm;
76 uint32_t word;
77} IOIntQueue;
78
79typedef struct MchkQueue {
80 uint16_t type;
81} MchkQueue;
82
10ec5117 83typedef struct CPUS390XState {
1ac5889f 84 uint64_t regs[16]; /* GP registers */
fcb79802
EF
85 /*
86 * The floating point registers are part of the vector registers.
87 * vregs[0][0] -> vregs[15][0] are 16 floating point registers
88 */
89 CPU_DoubleU vregs[32][2]; /* vector registers */
1ac5889f 90 uint32_t aregs[16]; /* access registers */
10ec5117 91
1ac5889f
RH
92 uint32_t fpc; /* floating-point control register */
93 uint32_t cc_op;
10ec5117 94
10ec5117
AG
95 float_status fpu_status; /* passed to softfloat lib */
96
1ac5889f
RH
97 /* The low part of a 128-bit return, or remainder of a divide. */
98 uint64_t retxl;
99
bcec36ea 100 PSW psw;
10ec5117 101
bcec36ea
AG
102 uint64_t cc_src;
103 uint64_t cc_dst;
104 uint64_t cc_vr;
10ec5117
AG
105
106 uint64_t __excp_addr;
bcec36ea
AG
107 uint64_t psa;
108
109 uint32_t int_pgm_code;
d5a103cd 110 uint32_t int_pgm_ilen;
bcec36ea
AG
111
112 uint32_t int_svc_code;
d5a103cd 113 uint32_t int_svc_ilen;
bcec36ea 114
777c98c3
AJ
115 uint64_t per_address;
116 uint16_t per_perc_atmid;
117
bcec36ea
AG
118 uint64_t cregs[16]; /* control registers */
119
bcec36ea 120 ExtQueue ext_queue[MAX_EXT_QUEUE];
5d69c547
CH
121 IOIntQueue io_queue[MAX_IO_QUEUE][8];
122 MchkQueue mchk_queue[MAX_MCHK_QUEUE];
bcec36ea 123
5d69c547 124 int pending_int;
4e836781 125 int ext_index;
5d69c547
CH
126 int io_index[8];
127 int mchk_index;
128
129 uint64_t ckc;
130 uint64_t cputm;
131 uint32_t todpr;
4e836781 132
819bd309
DD
133 uint64_t pfault_token;
134 uint64_t pfault_compare;
135 uint64_t pfault_select;
136
44b0c0bb
CB
137 uint64_t gbea;
138 uint64_t pp;
139
9700230b
FZ
140 uint8_t riccb[64];
141
1f5c00cf
AB
142 /* Fields up to this point are cleared by a CPU reset */
143 struct {} end_reset_fields;
4e836781 144
1f5c00cf 145 CPU_COMMON
bcec36ea 146
7f745b31
RH
147 uint32_t cpu_num;
148 uint32_t machine_type;
149
bcec36ea
AG
150 uint64_t tod_offset;
151 uint64_t tod_basetime;
152 QEMUTimer *tod_timer;
153
154 QEMUTimer *cpu_timer;
75973bfe
DH
155
156 /*
157 * The cpu state represents the logical state of a cpu. In contrast to other
158 * architectures, there is a difference between a halt and a stop on s390.
159 * If all cpus are either stopped (including check stop) or in the disabled
160 * wait state, the vm can be shut down.
161 */
162#define CPU_STATE_UNINITIALIZED 0x00
163#define CPU_STATE_STOPPED 0x01
164#define CPU_STATE_CHECK_STOP 0x02
165#define CPU_STATE_OPERATING 0x03
166#define CPU_STATE_LOAD 0x04
167 uint8_t cpu_state;
168
18ff9494
DH
169 /* currently processed sigp order */
170 uint8_t sigp_order;
171
10ec5117
AG
172} CPUS390XState;
173
c498d8e3
EF
174static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr)
175{
fcb79802 176 return &cs->vregs[nr][0];
c498d8e3
EF
177}
178
a4a02f99
PB
179/**
180 * S390CPU:
181 * @env: #CPUS390XState.
182 *
183 * An S/390 CPU.
184 */
185struct S390CPU {
186 /*< private >*/
187 CPUState parent_obj;
188 /*< public >*/
189
190 CPUS390XState env;
191 int64_t id;
ad5afd07 192 S390CPUModel *model;
a4a02f99
PB
193 /* needed for live migration */
194 void *irqstate;
195 uint32_t irqstate_saved_size;
196};
197
198static inline S390CPU *s390_env_get_cpu(CPUS390XState *env)
199{
200 return container_of(env, S390CPU, env);
201}
202
203#define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e))
204
205#define ENV_OFFSET offsetof(S390CPU, env)
206
207#ifndef CONFIG_USER_ONLY
208extern const struct VMStateDescription vmstate_s390_cpu;
209#endif
210
211void s390_cpu_do_interrupt(CPUState *cpu);
212bool s390_cpu_exec_interrupt(CPUState *cpu, int int_req);
213void s390_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
214 int flags);
215int s390_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
216 int cpuid, void *opaque);
217
218hwaddr s390_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
219hwaddr s390_cpu_get_phys_addr_debug(CPUState *cpu, vaddr addr);
220int s390_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
221int s390_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
222void s390_cpu_gdb_init(CPUState *cs);
223void s390x_cpu_debug_excp_handler(CPUState *cs);
224
a9c94277 225#include "sysemu/kvm.h"
564b863d 226
7b18aad5
CH
227/* distinguish between 24 bit and 31 bit addressing */
228#define HIGH_ORDER_BIT 0x80000000
229
bcec36ea
AG
230/* Interrupt Codes */
231/* Program Interrupts */
232#define PGM_OPERATION 0x0001
233#define PGM_PRIVILEGED 0x0002
234#define PGM_EXECUTE 0x0003
235#define PGM_PROTECTION 0x0004
236#define PGM_ADDRESSING 0x0005
237#define PGM_SPECIFICATION 0x0006
238#define PGM_DATA 0x0007
239#define PGM_FIXPT_OVERFLOW 0x0008
240#define PGM_FIXPT_DIVIDE 0x0009
241#define PGM_DEC_OVERFLOW 0x000a
242#define PGM_DEC_DIVIDE 0x000b
243#define PGM_HFP_EXP_OVERFLOW 0x000c
244#define PGM_HFP_EXP_UNDERFLOW 0x000d
245#define PGM_HFP_SIGNIFICANCE 0x000e
246#define PGM_HFP_DIVIDE 0x000f
247#define PGM_SEGMENT_TRANS 0x0010
248#define PGM_PAGE_TRANS 0x0011
249#define PGM_TRANS_SPEC 0x0012
250#define PGM_SPECIAL_OP 0x0013
251#define PGM_OPERAND 0x0015
252#define PGM_TRACE_TABLE 0x0016
253#define PGM_SPACE_SWITCH 0x001c
254#define PGM_HFP_SQRT 0x001d
255#define PGM_PC_TRANS_SPEC 0x001f
256#define PGM_AFX_TRANS 0x0020
257#define PGM_ASX_TRANS 0x0021
258#define PGM_LX_TRANS 0x0022
259#define PGM_EX_TRANS 0x0023
260#define PGM_PRIM_AUTH 0x0024
261#define PGM_SEC_AUTH 0x0025
262#define PGM_ALET_SPEC 0x0028
263#define PGM_ALEN_SPEC 0x0029
264#define PGM_ALE_SEQ 0x002a
265#define PGM_ASTE_VALID 0x002b
266#define PGM_ASTE_SEQ 0x002c
267#define PGM_EXT_AUTH 0x002d
268#define PGM_STACK_FULL 0x0030
269#define PGM_STACK_EMPTY 0x0031
270#define PGM_STACK_SPEC 0x0032
271#define PGM_STACK_TYPE 0x0033
272#define PGM_STACK_OP 0x0034
273#define PGM_ASCE_TYPE 0x0038
274#define PGM_REG_FIRST_TRANS 0x0039
275#define PGM_REG_SEC_TRANS 0x003a
276#define PGM_REG_THIRD_TRANS 0x003b
277#define PGM_MONITOR 0x0040
278#define PGM_PER 0x0080
279#define PGM_CRYPTO 0x0119
280
281/* External Interrupts */
282#define EXT_INTERRUPT_KEY 0x0040
283#define EXT_CLOCK_COMP 0x1004
284#define EXT_CPU_TIMER 0x1005
285#define EXT_MALFUNCTION 0x1200
286#define EXT_EMERGENCY 0x1201
287#define EXT_EXTERNAL_CALL 0x1202
288#define EXT_ETR 0x1406
289#define EXT_SERVICE 0x2401
290#define EXT_VIRTIO 0x2603
291
292/* PSW defines */
293#undef PSW_MASK_PER
294#undef PSW_MASK_DAT
295#undef PSW_MASK_IO
296#undef PSW_MASK_EXT
297#undef PSW_MASK_KEY
298#undef PSW_SHIFT_KEY
299#undef PSW_MASK_MCHECK
300#undef PSW_MASK_WAIT
301#undef PSW_MASK_PSTATE
302#undef PSW_MASK_ASC
303#undef PSW_MASK_CC
304#undef PSW_MASK_PM
305#undef PSW_MASK_64
29c6157c
CB
306#undef PSW_MASK_32
307#undef PSW_MASK_ESA_ADDR
bcec36ea
AG
308
309#define PSW_MASK_PER 0x4000000000000000ULL
310#define PSW_MASK_DAT 0x0400000000000000ULL
311#define PSW_MASK_IO 0x0200000000000000ULL
312#define PSW_MASK_EXT 0x0100000000000000ULL
313#define PSW_MASK_KEY 0x00F0000000000000ULL
314#define PSW_SHIFT_KEY 56
315#define PSW_MASK_MCHECK 0x0004000000000000ULL
316#define PSW_MASK_WAIT 0x0002000000000000ULL
317#define PSW_MASK_PSTATE 0x0001000000000000ULL
318#define PSW_MASK_ASC 0x0000C00000000000ULL
319#define PSW_MASK_CC 0x0000300000000000ULL
320#define PSW_MASK_PM 0x00000F0000000000ULL
321#define PSW_MASK_64 0x0000000100000000ULL
322#define PSW_MASK_32 0x0000000080000000ULL
29c6157c 323#define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
bcec36ea
AG
324
325#undef PSW_ASC_PRIMARY
326#undef PSW_ASC_ACCREG
327#undef PSW_ASC_SECONDARY
328#undef PSW_ASC_HOME
329
330#define PSW_ASC_PRIMARY 0x0000000000000000ULL
331#define PSW_ASC_ACCREG 0x0000400000000000ULL
332#define PSW_ASC_SECONDARY 0x0000800000000000ULL
333#define PSW_ASC_HOME 0x0000C00000000000ULL
334
335/* tb flags */
336
337#define FLAG_MASK_PER (PSW_MASK_PER >> 32)
338#define FLAG_MASK_DAT (PSW_MASK_DAT >> 32)
339#define FLAG_MASK_IO (PSW_MASK_IO >> 32)
340#define FLAG_MASK_EXT (PSW_MASK_EXT >> 32)
341#define FLAG_MASK_KEY (PSW_MASK_KEY >> 32)
342#define FLAG_MASK_MCHECK (PSW_MASK_MCHECK >> 32)
343#define FLAG_MASK_WAIT (PSW_MASK_WAIT >> 32)
344#define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> 32)
345#define FLAG_MASK_ASC (PSW_MASK_ASC >> 32)
346#define FLAG_MASK_CC (PSW_MASK_CC >> 32)
347#define FLAG_MASK_PM (PSW_MASK_PM >> 32)
348#define FLAG_MASK_64 (PSW_MASK_64 >> 32)
349#define FLAG_MASK_32 0x00001000
350
c4400206 351/* Control register 0 bits */
c3edd628 352#define CR0_LOWPROT 0x0000000010000000ULL
c4400206
TH
353#define CR0_EDAT 0x0000000000800000ULL
354
4decd76d
AJ
355/* MMU */
356#define MMU_PRIMARY_IDX 0
357#define MMU_SECONDARY_IDX 1
358#define MMU_HOME_IDX 2
359
97ed5ccd 360static inline int cpu_mmu_index (CPUS390XState *env, bool ifetch)
10c339a0 361{
1f65958d
AJ
362 switch (env->psw.mask & PSW_MASK_ASC) {
363 case PSW_ASC_PRIMARY:
4decd76d 364 return MMU_PRIMARY_IDX;
1f65958d 365 case PSW_ASC_SECONDARY:
4decd76d 366 return MMU_SECONDARY_IDX;
1f65958d 367 case PSW_ASC_HOME:
4decd76d 368 return MMU_HOME_IDX;
1f65958d
AJ
369 case PSW_ASC_ACCREG:
370 /* Fallthrough: access register mode is not yet supported */
371 default:
372 abort();
bcec36ea 373 }
10c339a0
AG
374}
375
4decd76d
AJ
376static inline uint64_t cpu_mmu_idx_to_asc(int mmu_idx)
377{
378 switch (mmu_idx) {
379 case MMU_PRIMARY_IDX:
380 return PSW_ASC_PRIMARY;
381 case MMU_SECONDARY_IDX:
382 return PSW_ASC_SECONDARY;
383 case MMU_HOME_IDX:
384 return PSW_ASC_HOME;
385 default:
386 abort();
387 }
388}
389
a4e3ad19 390static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
89fee74a 391 target_ulong *cs_base, uint32_t *flags)
bcec36ea
AG
392{
393 *pc = env->psw.addr;
394 *cs_base = 0;
395 *flags = ((env->psw.mask >> 32) & ~FLAG_MASK_CC) |
396 ((env->psw.mask & PSW_MASK_32) ? FLAG_MASK_32 : 0);
397}
398
b60fae32
DH
399#define MAX_ILEN 6
400
d5a103cd
RH
401/* While the PoO talks about ILC (a number between 1-3) what is actually
402 stored in LowCore is shifted left one bit (an even between 2-6). As
403 this is the actual length of the insn and therefore more useful, that
404 is what we want to pass around and manipulate. To make sure that we
405 have applied this distinction universally, rename the "ILC" to "ILEN". */
406static inline int get_ilen(uint8_t opc)
bcec36ea
AG
407{
408 switch (opc >> 6) {
409 case 0:
d5a103cd 410 return 2;
bcec36ea
AG
411 case 1:
412 case 2:
d5a103cd
RH
413 return 4;
414 default:
415 return 6;
bcec36ea 416 }
bcec36ea
AG
417}
418
fb01bf4c
AJ
419/* PER bits from control register 9 */
420#define PER_CR9_EVENT_BRANCH 0x80000000
421#define PER_CR9_EVENT_IFETCH 0x40000000
422#define PER_CR9_EVENT_STORE 0x20000000
423#define PER_CR9_EVENT_STORE_REAL 0x08000000
424#define PER_CR9_EVENT_NULLIFICATION 0x01000000
425#define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
426#define PER_CR9_CONTROL_ALTERATION 0x00200000
427
428/* PER bits from the PER CODE/ATMID/AI in lowcore */
429#define PER_CODE_EVENT_BRANCH 0x8000
430#define PER_CODE_EVENT_IFETCH 0x4000
431#define PER_CODE_EVENT_STORE 0x2000
432#define PER_CODE_EVENT_STORE_REAL 0x0800
433#define PER_CODE_EVENT_NULLIFICATION 0x0100
434
a8f931a9
AJ
435/* Compute the ATMID field that is stored in the per_perc_atmid lowcore
436 entry when a PER exception is triggered. */
437static inline uint8_t get_per_atmid(CPUS390XState *env)
438{
439 return ((env->psw.mask & PSW_MASK_64) ? (1 << 7) : 0) |
440 ( (1 << 6) ) |
441 ((env->psw.mask & PSW_MASK_32) ? (1 << 5) : 0) |
442 ((env->psw.mask & PSW_MASK_DAT)? (1 << 4) : 0) |
443 ((env->psw.mask & PSW_ASC_SECONDARY)? (1 << 3) : 0) |
444 ((env->psw.mask & PSW_ASC_ACCREG)? (1 << 2) : 0);
445}
446
d453d103
AJ
447/* Check if an address is within the PER starting address and the PER
448 ending address. The address range might loop. */
449static inline bool get_per_in_range(CPUS390XState *env, uint64_t addr)
450{
451 if (env->cregs[10] <= env->cregs[11]) {
452 return env->cregs[10] <= addr && addr <= env->cregs[11];
453 } else {
454 return env->cregs[10] <= addr || addr <= env->cregs[11];
455 }
456}
457
d5a103cd
RH
458#ifndef CONFIG_USER_ONLY
459/* In several cases of runtime exceptions, we havn't recorded the true
460 instruction length. Use these codes when raising exceptions in order
461 to re-compute the length by examining the insn in memory. */
462#define ILEN_LATER 0x20
463#define ILEN_LATER_INC 0x21
dfebd7a7 464void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilen);
d5a103cd 465#endif
bcec36ea 466
564b863d 467S390CPU *cpu_s390x_init(const char *cpu_model);
96b1a8bb
MR
468S390CPU *s390x_new_cpu(const char *cpu_model, int64_t id, Error **errp);
469S390CPU *cpu_s390x_create(const char *cpu_model, Error **errp);
bcec36ea 470void s390x_translate_init(void);
10ec5117
AG
471
472/* you can call this signal handler from your SIGBUS and SIGSEGV
473 signal handlers to inform the virtual CPU of exceptions. non zero
474 is returned if the signal was handled by the virtual CPU. */
475int cpu_s390x_signal_handler(int host_signum, void *pinfo,
476 void *puc);
7510454e
AF
477int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
478 int mmu_idx);
10ec5117 479
3f10341f 480
10c339a0 481#ifndef CONFIG_USER_ONLY
3f10341f 482void do_restart_interrupt(CPUS390XState *env);
44977a8f
RH
483void s390x_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
484 MMUAccessType access_type,
485 int mmu_idx, uintptr_t retaddr);
3f10341f 486
6cb1e49d
AY
487static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb,
488 uint8_t *ar)
7b18aad5
CH
489{
490 hwaddr addr = 0;
491 uint8_t reg;
492
493 reg = ipb >> 28;
494 if (reg > 0) {
495 addr = env->regs[reg];
496 }
497 addr += (ipb >> 16) & 0xfff;
6cb1e49d
AY
498 if (ar) {
499 *ar = reg;
500 }
7b18aad5
CH
501
502 return addr;
503}
504
638129ff
CH
505/* Base/displacement are at the same locations. */
506#define decode_basedisp_rs decode_basedisp_s
507
85ca3371 508/* helper functions for run_on_cpu() */
14e6fe12 509static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg)
85ca3371 510{
85ca3371
DH
511 S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
512
513 scc->cpu_reset(cs);
514}
14e6fe12 515static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg)
85ca3371 516{
85ca3371
DH
517 cpu_reset(cs);
518}
519
8f22e0df
AF
520void s390x_tod_timer(void *opaque);
521void s390x_cpu_timer(void *opaque);
522
28e942f8 523int s390_virtio_hypercall(CPUS390XState *env);
bcec36ea 524
1f206266 525#ifdef CONFIG_KVM
de13d216 526void kvm_s390_service_interrupt(uint32_t parm);
66ad0893
CH
527void kvm_s390_vcpu_interrupt(S390CPU *cpu, struct kvm_s390_irq *irq);
528void kvm_s390_floating_interrupt(struct kvm_s390_irq *irq);
bbd8bb8e 529int kvm_s390_inject_flic(struct kvm_s390_irq *irq);
801cdd35 530void kvm_s390_access_exception(S390CPU *cpu, uint16_t code, uint64_t te_code);
6cb1e49d
AY
531int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar, void *hostbuf,
532 int len, bool is_write);
3f9e59bb
JH
533int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_clock);
534int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_clock);
1f206266 535#else
de13d216 536static inline void kvm_s390_service_interrupt(uint32_t parm)
79afc36d
CH
537{
538}
3f9e59bb
JH
539static inline int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
540{
541 return -ENOSYS;
542}
543static inline int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
544{
545 return -ENOSYS;
546}
6cb1e49d
AY
547static inline int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar,
548 void *hostbuf, int len, bool is_write)
a9bcd1b8
TH
549{
550 return -ENOSYS;
551}
801cdd35
TH
552static inline void kvm_s390_access_exception(S390CPU *cpu, uint16_t code,
553 uint64_t te_code)
554{
555}
1f206266 556#endif
3f9e59bb
JH
557
558static inline int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
559{
560 if (kvm_enabled()) {
561 return kvm_s390_get_clock(tod_high, tod_low);
562 }
563 /* Fixme TCG */
564 *tod_high = 0;
565 *tod_low = 0;
566 return 0;
567}
568
569static inline int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
570{
571 if (kvm_enabled()) {
572 return kvm_s390_set_clock(tod_high, tod_low);
573 }
574 /* Fixme TCG */
575 return 0;
576}
577
45fa769b 578S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
eb24f7c6
DH
579unsigned int s390_cpu_halt(S390CPU *cpu);
580void s390_cpu_unhalt(S390CPU *cpu);
581unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
18ff9494
DH
582static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
583{
584 return cpu->env.cpu_state;
585}
bcec36ea 586
3f9e59bb
JH
587void gtod_save(QEMUFile *f, void *opaque);
588int gtod_load(QEMUFile *f, void *opaque, int version_id);
589
bd3f16ac
PB
590void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param,
591 uint64_t param64);
592
593/* ioinst.c */
594void ioinst_handle_xsch(S390CPU *cpu, uint64_t reg1);
595void ioinst_handle_csch(S390CPU *cpu, uint64_t reg1);
596void ioinst_handle_hsch(S390CPU *cpu, uint64_t reg1);
597void ioinst_handle_msch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
598void ioinst_handle_ssch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
599void ioinst_handle_stcrw(S390CPU *cpu, uint32_t ipb);
600void ioinst_handle_stsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
601int ioinst_handle_tsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
602void ioinst_handle_chsc(S390CPU *cpu, uint32_t ipb);
603int ioinst_handle_tpi(S390CPU *cpu, uint32_t ipb);
604void ioinst_handle_schm(S390CPU *cpu, uint64_t reg1, uint64_t reg2,
605 uint32_t ipb);
606void ioinst_handle_rsch(S390CPU *cpu, uint64_t reg1);
607void ioinst_handle_rchp(S390CPU *cpu, uint64_t reg1);
608void ioinst_handle_sal(S390CPU *cpu, uint64_t reg1);
609
000a1a38
CB
610/* service interrupts are floating therefore we must not pass an cpustate */
611void s390_sclp_extint(uint32_t parm);
612
ef81522b 613#else
eb24f7c6
DH
614static inline unsigned int s390_cpu_halt(S390CPU *cpu)
615{
616 return 0;
617}
618
619static inline void s390_cpu_unhalt(S390CPU *cpu)
ef81522b
AG
620{
621}
622
eb24f7c6 623static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
ef81522b
AG
624{
625 return 0;
626}
10c339a0
AG
627#endif
628
d9f090ec 629extern void subsystem_reset(void);
7b18aad5 630
2994fd96 631#define cpu_init(model) CPU(cpu_s390x_init(model))
bcec36ea 632#define cpu_signal_handler cpu_s390x_signal_handler
10ec5117 633
904e5fd5
VM
634void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
635#define cpu_list s390_cpu_list
0754f604 636void s390_cpu_model_register_props(Object *obj);
6efadc90 637void s390_cpu_model_class_register_props(ObjectClass *oc);
41868f84
DH
638void s390_realize_cpu_model(CPUState *cs, Error **errp);
639ObjectClass *s390_cpu_class_by_name(const char *name);
904e5fd5 640
bcec36ea
AG
641#define EXCP_EXT 1 /* external interrupt */
642#define EXCP_SVC 2 /* supervisor call (syscall) */
643#define EXCP_PGM 3 /* program interruption */
5d69c547
CH
644#define EXCP_IO 7 /* I/O interrupt */
645#define EXCP_MCHK 8 /* machine check */
bcec36ea 646
bcec36ea
AG
647#define INTERRUPT_EXT (1 << 0)
648#define INTERRUPT_TOD (1 << 1)
649#define INTERRUPT_CPUTIMER (1 << 2)
5d69c547
CH
650#define INTERRUPT_IO (1 << 3)
651#define INTERRUPT_MCHK (1 << 4)
10c339a0
AG
652
653/* Program Status Word. */
654#define S390_PSWM_REGNUM 0
655#define S390_PSWA_REGNUM 1
656/* General Purpose Registers. */
657#define S390_R0_REGNUM 2
658#define S390_R1_REGNUM 3
659#define S390_R2_REGNUM 4
660#define S390_R3_REGNUM 5
661#define S390_R4_REGNUM 6
662#define S390_R5_REGNUM 7
663#define S390_R6_REGNUM 8
664#define S390_R7_REGNUM 9
665#define S390_R8_REGNUM 10
666#define S390_R9_REGNUM 11
667#define S390_R10_REGNUM 12
668#define S390_R11_REGNUM 13
669#define S390_R12_REGNUM 14
670#define S390_R13_REGNUM 15
671#define S390_R14_REGNUM 16
672#define S390_R15_REGNUM 17
73d510c9
DH
673/* Total Core Registers. */
674#define S390_NUM_CORE_REGS 18
10c339a0 675
bcec36ea
AG
676/* CC optimization */
677
c3ce5a23
PB
678/* Instead of computing the condition codes after each x86 instruction,
679 * QEMU just stores the result (called CC_DST), the type of operation
680 * (called CC_OP) and whatever operands are needed (CC_SRC and possibly
681 * CC_VR). When the condition codes are needed, the condition codes can
682 * be calculated using this information. Condition codes are not generated
683 * if they are only needed for conditional branches.
684 */
bcec36ea
AG
685enum cc_op {
686 CC_OP_CONST0 = 0, /* CC is 0 */
687 CC_OP_CONST1, /* CC is 1 */
688 CC_OP_CONST2, /* CC is 2 */
689 CC_OP_CONST3, /* CC is 3 */
690
691 CC_OP_DYNAMIC, /* CC calculation defined by env->cc_op */
692 CC_OP_STATIC, /* CC value is env->cc_op */
693
694 CC_OP_NZ, /* env->cc_dst != 0 */
695 CC_OP_LTGT_32, /* signed less/greater than (32bit) */
696 CC_OP_LTGT_64, /* signed less/greater than (64bit) */
697 CC_OP_LTUGTU_32, /* unsigned less/greater than (32bit) */
698 CC_OP_LTUGTU_64, /* unsigned less/greater than (64bit) */
699 CC_OP_LTGT0_32, /* signed less/greater than 0 (32bit) */
700 CC_OP_LTGT0_64, /* signed less/greater than 0 (64bit) */
701
702 CC_OP_ADD_64, /* overflow on add (64bit) */
703 CC_OP_ADDU_64, /* overflow on unsigned add (64bit) */
4e4bb438 704 CC_OP_ADDC_64, /* overflow on unsigned add-carry (64bit) */
e7d81004
SW
705 CC_OP_SUB_64, /* overflow on subtraction (64bit) */
706 CC_OP_SUBU_64, /* overflow on unsigned subtraction (64bit) */
4e4bb438 707 CC_OP_SUBB_64, /* overflow on unsigned sub-borrow (64bit) */
bcec36ea
AG
708 CC_OP_ABS_64, /* sign eval on abs (64bit) */
709 CC_OP_NABS_64, /* sign eval on nabs (64bit) */
710
711 CC_OP_ADD_32, /* overflow on add (32bit) */
712 CC_OP_ADDU_32, /* overflow on unsigned add (32bit) */
4e4bb438 713 CC_OP_ADDC_32, /* overflow on unsigned add-carry (32bit) */
e7d81004
SW
714 CC_OP_SUB_32, /* overflow on subtraction (32bit) */
715 CC_OP_SUBU_32, /* overflow on unsigned subtraction (32bit) */
4e4bb438 716 CC_OP_SUBB_32, /* overflow on unsigned sub-borrow (32bit) */
bcec36ea
AG
717 CC_OP_ABS_32, /* sign eval on abs (64bit) */
718 CC_OP_NABS_32, /* sign eval on nabs (64bit) */
719
720 CC_OP_COMP_32, /* complement */
721 CC_OP_COMP_64, /* complement */
722
723 CC_OP_TM_32, /* test under mask (32bit) */
724 CC_OP_TM_64, /* test under mask (64bit) */
725
bcec36ea
AG
726 CC_OP_NZ_F32, /* FP dst != 0 (32bit) */
727 CC_OP_NZ_F64, /* FP dst != 0 (64bit) */
587626f8 728 CC_OP_NZ_F128, /* FP dst != 0 (128bit) */
bcec36ea
AG
729
730 CC_OP_ICM, /* insert characters under mask */
cbe24bfa
RH
731 CC_OP_SLA_32, /* Calculate shift left signed (32bit) */
732 CC_OP_SLA_64, /* Calculate shift left signed (64bit) */
102bf2c6 733 CC_OP_FLOGR, /* find leftmost one */
bcec36ea
AG
734 CC_OP_MAX
735};
736
737static const char *cc_names[] = {
738 [CC_OP_CONST0] = "CC_OP_CONST0",
739 [CC_OP_CONST1] = "CC_OP_CONST1",
740 [CC_OP_CONST2] = "CC_OP_CONST2",
741 [CC_OP_CONST3] = "CC_OP_CONST3",
742 [CC_OP_DYNAMIC] = "CC_OP_DYNAMIC",
743 [CC_OP_STATIC] = "CC_OP_STATIC",
744 [CC_OP_NZ] = "CC_OP_NZ",
745 [CC_OP_LTGT_32] = "CC_OP_LTGT_32",
746 [CC_OP_LTGT_64] = "CC_OP_LTGT_64",
747 [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32",
748 [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64",
749 [CC_OP_LTGT0_32] = "CC_OP_LTGT0_32",
750 [CC_OP_LTGT0_64] = "CC_OP_LTGT0_64",
751 [CC_OP_ADD_64] = "CC_OP_ADD_64",
752 [CC_OP_ADDU_64] = "CC_OP_ADDU_64",
4e4bb438 753 [CC_OP_ADDC_64] = "CC_OP_ADDC_64",
bcec36ea
AG
754 [CC_OP_SUB_64] = "CC_OP_SUB_64",
755 [CC_OP_SUBU_64] = "CC_OP_SUBU_64",
4e4bb438 756 [CC_OP_SUBB_64] = "CC_OP_SUBB_64",
bcec36ea
AG
757 [CC_OP_ABS_64] = "CC_OP_ABS_64",
758 [CC_OP_NABS_64] = "CC_OP_NABS_64",
759 [CC_OP_ADD_32] = "CC_OP_ADD_32",
760 [CC_OP_ADDU_32] = "CC_OP_ADDU_32",
4e4bb438 761 [CC_OP_ADDC_32] = "CC_OP_ADDC_32",
bcec36ea
AG
762 [CC_OP_SUB_32] = "CC_OP_SUB_32",
763 [CC_OP_SUBU_32] = "CC_OP_SUBU_32",
4e4bb438 764 [CC_OP_SUBB_32] = "CC_OP_SUBB_32",
bcec36ea
AG
765 [CC_OP_ABS_32] = "CC_OP_ABS_32",
766 [CC_OP_NABS_32] = "CC_OP_NABS_32",
767 [CC_OP_COMP_32] = "CC_OP_COMP_32",
768 [CC_OP_COMP_64] = "CC_OP_COMP_64",
769 [CC_OP_TM_32] = "CC_OP_TM_32",
770 [CC_OP_TM_64] = "CC_OP_TM_64",
bcec36ea
AG
771 [CC_OP_NZ_F32] = "CC_OP_NZ_F32",
772 [CC_OP_NZ_F64] = "CC_OP_NZ_F64",
587626f8 773 [CC_OP_NZ_F128] = "CC_OP_NZ_F128",
bcec36ea 774 [CC_OP_ICM] = "CC_OP_ICM",
cbe24bfa
RH
775 [CC_OP_SLA_32] = "CC_OP_SLA_32",
776 [CC_OP_SLA_64] = "CC_OP_SLA_64",
102bf2c6 777 [CC_OP_FLOGR] = "CC_OP_FLOGR",
bcec36ea
AG
778};
779
780static inline const char *cc_name(int cc_op)
781{
782 return cc_names[cc_op];
783}
784
3d0a615f
TH
785static inline void setcc(S390CPU *cpu, uint64_t cc)
786{
787 CPUS390XState *env = &cpu->env;
788
789 env->psw.mask &= ~(3ull << 44);
790 env->psw.mask |= (cc & 3) << 44;
06e3c077 791 env->cc_op = cc;
3d0a615f
TH
792}
793
bcec36ea
AG
794typedef struct LowCore
795{
796 /* prefix area: defined by architecture */
797 uint32_t ccw1[2]; /* 0x000 */
798 uint32_t ccw2[4]; /* 0x008 */
799 uint8_t pad1[0x80-0x18]; /* 0x018 */
800 uint32_t ext_params; /* 0x080 */
801 uint16_t cpu_addr; /* 0x084 */
802 uint16_t ext_int_code; /* 0x086 */
d5a103cd 803 uint16_t svc_ilen; /* 0x088 */
bcec36ea 804 uint16_t svc_code; /* 0x08a */
d5a103cd 805 uint16_t pgm_ilen; /* 0x08c */
bcec36ea
AG
806 uint16_t pgm_code; /* 0x08e */
807 uint32_t data_exc_code; /* 0x090 */
808 uint16_t mon_class_num; /* 0x094 */
809 uint16_t per_perc_atmid; /* 0x096 */
810 uint64_t per_address; /* 0x098 */
811 uint8_t exc_access_id; /* 0x0a0 */
812 uint8_t per_access_id; /* 0x0a1 */
813 uint8_t op_access_id; /* 0x0a2 */
814 uint8_t ar_access_id; /* 0x0a3 */
815 uint8_t pad2[0xA8-0xA4]; /* 0x0a4 */
816 uint64_t trans_exc_code; /* 0x0a8 */
817 uint64_t monitor_code; /* 0x0b0 */
818 uint16_t subchannel_id; /* 0x0b8 */
819 uint16_t subchannel_nr; /* 0x0ba */
820 uint32_t io_int_parm; /* 0x0bc */
821 uint32_t io_int_word; /* 0x0c0 */
822 uint8_t pad3[0xc8-0xc4]; /* 0x0c4 */
823 uint32_t stfl_fac_list; /* 0x0c8 */
824 uint8_t pad4[0xe8-0xcc]; /* 0x0cc */
825 uint32_t mcck_interruption_code[2]; /* 0x0e8 */
826 uint8_t pad5[0xf4-0xf0]; /* 0x0f0 */
827 uint32_t external_damage_code; /* 0x0f4 */
828 uint64_t failing_storage_address; /* 0x0f8 */
3da0ab35
AJ
829 uint8_t pad6[0x110-0x100]; /* 0x100 */
830 uint64_t per_breaking_event_addr; /* 0x110 */
831 uint8_t pad7[0x120-0x118]; /* 0x118 */
bcec36ea
AG
832 PSW restart_old_psw; /* 0x120 */
833 PSW external_old_psw; /* 0x130 */
834 PSW svc_old_psw; /* 0x140 */
835 PSW program_old_psw; /* 0x150 */
836 PSW mcck_old_psw; /* 0x160 */
837 PSW io_old_psw; /* 0x170 */
3da0ab35 838 uint8_t pad8[0x1a0-0x180]; /* 0x180 */
3f10341f 839 PSW restart_new_psw; /* 0x1a0 */
bcec36ea
AG
840 PSW external_new_psw; /* 0x1b0 */
841 PSW svc_new_psw; /* 0x1c0 */
842 PSW program_new_psw; /* 0x1d0 */
843 PSW mcck_new_psw; /* 0x1e0 */
844 PSW io_new_psw; /* 0x1f0 */
845 PSW return_psw; /* 0x200 */
846 uint8_t irb[64]; /* 0x210 */
847 uint64_t sync_enter_timer; /* 0x250 */
848 uint64_t async_enter_timer; /* 0x258 */
849 uint64_t exit_timer; /* 0x260 */
850 uint64_t last_update_timer; /* 0x268 */
851 uint64_t user_timer; /* 0x270 */
852 uint64_t system_timer; /* 0x278 */
853 uint64_t last_update_clock; /* 0x280 */
854 uint64_t steal_clock; /* 0x288 */
855 PSW return_mcck_psw; /* 0x290 */
3da0ab35 856 uint8_t pad9[0xc00-0x2a0]; /* 0x2a0 */
bcec36ea
AG
857 /* System info area */
858 uint64_t save_area[16]; /* 0xc00 */
3da0ab35 859 uint8_t pad10[0xd40-0xc80]; /* 0xc80 */
bcec36ea
AG
860 uint64_t kernel_stack; /* 0xd40 */
861 uint64_t thread_info; /* 0xd48 */
862 uint64_t async_stack; /* 0xd50 */
863 uint64_t kernel_asce; /* 0xd58 */
864 uint64_t user_asce; /* 0xd60 */
865 uint64_t panic_stack; /* 0xd68 */
866 uint64_t user_exec_asce; /* 0xd70 */
3da0ab35 867 uint8_t pad11[0xdc0-0xd78]; /* 0xd78 */
bcec36ea
AG
868
869 /* SMP info area: defined by DJB */
870 uint64_t clock_comparator; /* 0xdc0 */
871 uint64_t ext_call_fast; /* 0xdc8 */
872 uint64_t percpu_offset; /* 0xdd0 */
873 uint64_t current_task; /* 0xdd8 */
874 uint32_t softirq_pending; /* 0xde0 */
875 uint32_t pad_0x0de4; /* 0xde4 */
876 uint64_t int_clock; /* 0xde8 */
877 uint8_t pad12[0xe00-0xdf0]; /* 0xdf0 */
878
879 /* 0xe00 is used as indicator for dump tools */
880 /* whether the kernel died with panic() or not */
881 uint32_t panic_magic; /* 0xe00 */
882
883 uint8_t pad13[0x11b8-0xe04]; /* 0xe04 */
884
885 /* 64 bit extparam used for pfault, diag 250 etc */
886 uint64_t ext_params2; /* 0x11B8 */
887
888 uint8_t pad14[0x1200-0x11C0]; /* 0x11C0 */
889
890 /* System info area */
891
892 uint64_t floating_pt_save_area[16]; /* 0x1200 */
893 uint64_t gpregs_save_area[16]; /* 0x1280 */
894 uint32_t st_status_fixed_logout[4]; /* 0x1300 */
895 uint8_t pad15[0x1318-0x1310]; /* 0x1310 */
896 uint32_t prefixreg_save_area; /* 0x1318 */
897 uint32_t fpt_creg_save_area; /* 0x131c */
898 uint8_t pad16[0x1324-0x1320]; /* 0x1320 */
899 uint32_t tod_progreg_save_area; /* 0x1324 */
900 uint32_t cpu_timer_save_area[2]; /* 0x1328 */
901 uint32_t clock_comp_save_area[2]; /* 0x1330 */
902 uint8_t pad17[0x1340-0x1338]; /* 0x1338 */
903 uint32_t access_regs_save_area[16]; /* 0x1340 */
904 uint64_t cregs_save_area[16]; /* 0x1380 */
905
906 /* align to the top of the prefix area */
907
908 uint8_t pad18[0x2000-0x1400]; /* 0x1400 */
541dc0d4 909} QEMU_PACKED LowCore;
bcec36ea
AG
910
911/* STSI */
912#define STSI_LEVEL_MASK 0x00000000f0000000ULL
913#define STSI_LEVEL_CURRENT 0x0000000000000000ULL
914#define STSI_LEVEL_1 0x0000000010000000ULL
915#define STSI_LEVEL_2 0x0000000020000000ULL
916#define STSI_LEVEL_3 0x0000000030000000ULL
917#define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
918#define STSI_R0_SEL1_MASK 0x00000000000000ffULL
919#define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
920#define STSI_R1_SEL2_MASK 0x000000000000ffffULL
921
922/* Basic Machine Configuration */
923struct sysib_111 {
924 uint32_t res1[8];
925 uint8_t manuf[16];
926 uint8_t type[4];
927 uint8_t res2[12];
928 uint8_t model[16];
929 uint8_t sequence[16];
930 uint8_t plant[4];
931 uint8_t res3[156];
932};
933
934/* Basic Machine CPU */
935struct sysib_121 {
936 uint32_t res1[80];
937 uint8_t sequence[16];
938 uint8_t plant[4];
939 uint8_t res2[2];
940 uint16_t cpu_addr;
941 uint8_t res3[152];
942};
943
944/* Basic Machine CPUs */
945struct sysib_122 {
946 uint8_t res1[32];
947 uint32_t capability;
948 uint16_t total_cpus;
949 uint16_t active_cpus;
950 uint16_t standby_cpus;
951 uint16_t reserved_cpus;
952 uint16_t adjustments[2026];
953};
954
955/* LPAR CPU */
956struct sysib_221 {
957 uint32_t res1[80];
958 uint8_t sequence[16];
959 uint8_t plant[4];
960 uint16_t cpu_id;
961 uint16_t cpu_addr;
962 uint8_t res3[152];
963};
964
965/* LPAR CPUs */
966struct sysib_222 {
967 uint32_t res1[32];
968 uint16_t lpar_num;
969 uint8_t res2;
970 uint8_t lcpuc;
971 uint16_t total_cpus;
972 uint16_t conf_cpus;
973 uint16_t standby_cpus;
974 uint16_t reserved_cpus;
975 uint8_t name[8];
976 uint32_t caf;
977 uint8_t res3[16];
978 uint16_t dedicated_cpus;
979 uint16_t shared_cpus;
980 uint8_t res4[180];
981};
982
983/* VM CPUs */
984struct sysib_322 {
985 uint8_t res1[31];
986 uint8_t count;
987 struct {
988 uint8_t res2[4];
989 uint16_t total_cpus;
990 uint16_t conf_cpus;
991 uint16_t standby_cpus;
992 uint16_t reserved_cpus;
993 uint8_t name[8];
994 uint32_t caf;
995 uint8_t cpi[16];
f07177a5
ET
996 uint8_t res5[3];
997 uint8_t ext_name_encoding;
998 uint32_t res3;
999 uint8_t uuid[16];
bcec36ea 1000 } vm[8];
f07177a5
ET
1001 uint8_t res4[1504];
1002 uint8_t ext_names[8][256];
bcec36ea
AG
1003};
1004
1005/* MMU defines */
1006#define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
1007#define _ASCE_SUBSPACE 0x200 /* subspace group control */
1008#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
1009#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
1010#define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
1011#define _ASCE_REAL_SPACE 0x20 /* real space control */
1012#define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
1013#define _ASCE_TYPE_REGION1 0x0c /* region first table type */
1014#define _ASCE_TYPE_REGION2 0x08 /* region second table type */
1015#define _ASCE_TYPE_REGION3 0x04 /* region third table type */
1016#define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
1017#define _ASCE_TABLE_LENGTH 0x03 /* region table length */
1018
1019#define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
43d49b01 1020#define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */
5d180439 1021#define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */
bcec36ea
AG
1022#define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
1023#define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
1024#define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
1025#define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
1026#define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
1027#define _REGION_ENTRY_LENGTH 0x03 /* region third length */
1028
1029#define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
c4400206 1030#define _SEGMENT_ENTRY_FC 0x400 /* format control */
bcec36ea
AG
1031#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
1032#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
1033
1034#define _PAGE_RO 0x200 /* HW read-only bit */
1035#define _PAGE_INVALID 0x400 /* HW invalid bit */
b4ecbf80 1036#define _PAGE_RES0 0x800 /* bit must be zero */
bcec36ea 1037
b9959138
AG
1038#define SK_C (0x1 << 1)
1039#define SK_R (0x1 << 2)
1040#define SK_F (0x1 << 3)
1041#define SK_ACC_MASK (0xf << 4)
bcec36ea 1042
5172b780 1043/* SIGP order codes */
bcec36ea
AG
1044#define SIGP_SENSE 0x01
1045#define SIGP_EXTERNAL_CALL 0x02
1046#define SIGP_EMERGENCY 0x03
1047#define SIGP_START 0x04
1048#define SIGP_STOP 0x05
1049#define SIGP_RESTART 0x06
1050#define SIGP_STOP_STORE_STATUS 0x09
1051#define SIGP_INITIAL_CPU_RESET 0x0b
1052#define SIGP_CPU_RESET 0x0c
1053#define SIGP_SET_PREFIX 0x0d
1054#define SIGP_STORE_STATUS_ADDR 0x0e
1055#define SIGP_SET_ARCH 0x12
abec5356 1056#define SIGP_STORE_ADTL_STATUS 0x17
bcec36ea 1057
5172b780
DH
1058/* SIGP condition codes */
1059#define SIGP_CC_ORDER_CODE_ACCEPTED 0
1060#define SIGP_CC_STATUS_STORED 1
1061#define SIGP_CC_BUSY 2
1062#define SIGP_CC_NOT_OPERATIONAL 3
1063
1064/* SIGP status bits */
bcec36ea
AG
1065#define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
1066#define SIGP_STAT_INCORRECT_STATE 0x00000200UL
1067#define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
1068#define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
1069#define SIGP_STAT_STOPPED 0x00000040UL
1070#define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
1071#define SIGP_STAT_CHECK_STOP 0x00000010UL
1072#define SIGP_STAT_INOPERATIVE 0x00000004UL
1073#define SIGP_STAT_INVALID_ORDER 0x00000002UL
1074#define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
1075
18ff9494
DH
1076/* SIGP SET ARCHITECTURE modes */
1077#define SIGP_MODE_ESA_S390 0
1078#define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
1079#define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
1080
a7c1fadf
AJ
1081/* SIGP order code mask corresponding to bit positions 56-63 */
1082#define SIGP_ORDER_MASK 0x000000ff
1083
a4e3ad19
AF
1084void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
1085int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
e3e09d87 1086 target_ulong *raddr, int *flags, bool exc);
6e252802 1087int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code);
a4e3ad19 1088uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst,
bcec36ea 1089 uint64_t vr);
311918b9 1090void s390_cpu_recompute_watchpoints(CPUState *cs);
bcec36ea 1091
6cb1e49d
AY
1092int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
1093 int len, bool is_write);
c3edd628 1094
6cb1e49d
AY
1095#define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \
1096 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
1097#define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \
1098 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
1099#define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \
1100 s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
c3edd628 1101
bcec36ea
AG
1102/* The value of the TOD clock for 1.1.1970. */
1103#define TOD_UNIX_EPOCH 0x7d91048bca000000ULL
1104
1105/* Converts ns to s390's clock format */
1106static inline uint64_t time2tod(uint64_t ns) {
1107 return (ns << 9) / 125;
1108}
1109
9cb32c44
AJ
1110/* Converts s390's clock format to ns */
1111static inline uint64_t tod2time(uint64_t t) {
1112 return (t * 125) >> 9;
1113}
1114
b6fe0124
MR
1115/* from s390-virtio-ccw */
1116#define MEM_SECTION_SIZE 0x10000000UL
1def6656 1117#define MAX_AVAIL_SLOTS 32
b6fe0124 1118
e72ca652 1119/* fpu_helper.c */
e72ca652
BS
1120uint32_t set_cc_nz_f32(float32 v);
1121uint32_t set_cc_nz_f64(float64 v);
587626f8 1122uint32_t set_cc_nz_f128(float128 v);
e72ca652 1123
aea1e885 1124/* misc_helper.c */
268846ba 1125#ifndef CONFIG_USER_ONLY
8fc639af 1126int handle_diag_288(CPUS390XState *env, uint64_t r1, uint64_t r3);
268846ba
ED
1127void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3);
1128#endif
d5a103cd 1129void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
b4e2bd35
RH
1130void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp,
1131 uintptr_t retaddr);
a78b0504 1132
09b99878 1133#ifdef CONFIG_KVM
de13d216 1134void kvm_s390_io_interrupt(uint16_t subchannel_id,
09b99878
CH
1135 uint16_t subchannel_nr, uint32_t io_int_parm,
1136 uint32_t io_int_word);
de13d216 1137void kvm_s390_crw_mchk(void);
09b99878 1138void kvm_s390_enable_css_support(S390CPU *cpu);
cc3ac9c4
CH
1139int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch,
1140 int vq, bool assign);
7f7f9752 1141int kvm_s390_cpu_restart(S390CPU *cpu);
1def6656 1142int kvm_s390_get_memslot_count(KVMState *s);
1cd4e0f6 1143void kvm_s390_cmma_reset(void);
c9e659c9 1144int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state);
99607144 1145void kvm_s390_reset_vcpu(S390CPU *cpu);
a310b283 1146int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit, uint64_t *hw_limit);
3cda44f7
JF
1147void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu);
1148int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu);
9700230b 1149int kvm_s390_get_ri(void);
4ab72920 1150void kvm_s390_crypto_reset(void);
09b99878 1151#else
de13d216 1152static inline void kvm_s390_io_interrupt(uint16_t subchannel_id,
df1fe5bb
CH
1153 uint16_t subchannel_nr,
1154 uint32_t io_int_parm,
1155 uint32_t io_int_word)
1156{
1157}
de13d216 1158static inline void kvm_s390_crw_mchk(void)
df1fe5bb
CH
1159{
1160}
09b99878
CH
1161static inline void kvm_s390_enable_css_support(S390CPU *cpu)
1162{
1163}
cc3ac9c4
CH
1164static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier,
1165 uint32_t sch, int vq,
b4436a0b
CH
1166 bool assign)
1167{
1168 return -ENOSYS;
1169}
7f7f9752
ED
1170static inline int kvm_s390_cpu_restart(S390CPU *cpu)
1171{
1172 return -ENOSYS;
1173}
1cd4e0f6 1174static inline void kvm_s390_cmma_reset(void)
4cb88c3c
DD
1175{
1176}
1def6656
MR
1177static inline int kvm_s390_get_memslot_count(KVMState *s)
1178{
1179 return MAX_AVAIL_SLOTS;
1180}
c9e659c9
DH
1181static inline int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state)
1182{
1183 return -ENOSYS;
1184}
99607144
DH
1185static inline void kvm_s390_reset_vcpu(S390CPU *cpu)
1186{
1187}
a310b283
DD
1188static inline int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit,
1189 uint64_t *hw_limit)
1190{
1191 return 0;
1192}
3cda44f7
JF
1193static inline void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu)
1194{
1195}
1196static inline int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu)
1197{
1198 return 0;
1199}
9700230b
FZ
1200static inline int kvm_s390_get_ri(void)
1201{
1202 return 0;
1203}
4ab72920
DH
1204static inline void kvm_s390_crypto_reset(void)
1205{
1206}
09b99878 1207#endif
df1fe5bb 1208
a310b283
DD
1209static inline int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit)
1210{
1211 if (kvm_enabled()) {
1212 return kvm_s390_set_mem_limit(kvm_state, new_limit, hw_limit);
1213 }
1214 return 0;
1215}
1216
1cd4e0f6 1217static inline void s390_cmma_reset(void)
4cb88c3c
DD
1218{
1219 if (kvm_enabled()) {
1cd4e0f6 1220 kvm_s390_cmma_reset();
4cb88c3c
DD
1221 }
1222}
1223
7f7f9752
ED
1224static inline int s390_cpu_restart(S390CPU *cpu)
1225{
1226 if (kvm_enabled()) {
1227 return kvm_s390_cpu_restart(cpu);
1228 }
1229 return -ENOSYS;
1230}
1231
1def6656
MR
1232static inline int s390_get_memslot_count(KVMState *s)
1233{
1234 if (kvm_enabled()) {
1235 return kvm_s390_get_memslot_count(s);
1236 } else {
1237 return MAX_AVAIL_SLOTS;
1238 }
1239}
1240
de13d216
CH
1241void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
1242 uint32_t io_int_parm, uint32_t io_int_word);
1243void s390_crw_mchk(void);
df1fe5bb 1244
cc3ac9c4
CH
1245static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier,
1246 uint32_t sch_id, int vq,
b4436a0b
CH
1247 bool assign)
1248{
a499973f 1249 return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign);
b4436a0b
CH
1250}
1251
4ab72920
DH
1252static inline void s390_crypto_reset(void)
1253{
1254 if (kvm_enabled()) {
1255 kvm_s390_crypto_reset();
1256 }
1257}
1258
274250c3
XFR
1259static inline bool s390_get_squash_mcss(void)
1260{
1261 if (object_property_get_bool(OBJECT(qdev_get_machine()), "s390-squash-mcss",
1262 NULL)) {
1263 return true;
1264 }
1265
1266 return false;
1267}
1268
b080364a
CH
1269/* machine check interruption code */
1270
1271/* subclasses */
1272#define MCIC_SC_SD 0x8000000000000000ULL
1273#define MCIC_SC_PD 0x4000000000000000ULL
1274#define MCIC_SC_SR 0x2000000000000000ULL
1275#define MCIC_SC_CD 0x0800000000000000ULL
1276#define MCIC_SC_ED 0x0400000000000000ULL
1277#define MCIC_SC_DG 0x0100000000000000ULL
1278#define MCIC_SC_W 0x0080000000000000ULL
1279#define MCIC_SC_CP 0x0040000000000000ULL
1280#define MCIC_SC_SP 0x0020000000000000ULL
1281#define MCIC_SC_CK 0x0010000000000000ULL
1282
1283/* subclass modifiers */
1284#define MCIC_SCM_B 0x0002000000000000ULL
1285#define MCIC_SCM_DA 0x0000000020000000ULL
1286#define MCIC_SCM_AP 0x0000000000080000ULL
1287
1288/* storage errors */
1289#define MCIC_SE_SE 0x0000800000000000ULL
1290#define MCIC_SE_SC 0x0000400000000000ULL
1291#define MCIC_SE_KE 0x0000200000000000ULL
1292#define MCIC_SE_DS 0x0000100000000000ULL
1293#define MCIC_SE_IE 0x0000000080000000ULL
1294
1295/* validity bits */
1296#define MCIC_VB_WP 0x0000080000000000ULL
1297#define MCIC_VB_MS 0x0000040000000000ULL
1298#define MCIC_VB_PM 0x0000020000000000ULL
1299#define MCIC_VB_IA 0x0000010000000000ULL
1300#define MCIC_VB_FA 0x0000008000000000ULL
1301#define MCIC_VB_VR 0x0000004000000000ULL
1302#define MCIC_VB_EC 0x0000002000000000ULL
1303#define MCIC_VB_FP 0x0000001000000000ULL
1304#define MCIC_VB_GR 0x0000000800000000ULL
1305#define MCIC_VB_CR 0x0000000400000000ULL
1306#define MCIC_VB_ST 0x0000000100000000ULL
1307#define MCIC_VB_AR 0x0000000040000000ULL
1308#define MCIC_VB_PR 0x0000000000200000ULL
1309#define MCIC_VB_FC 0x0000000000100000ULL
1310#define MCIC_VB_CT 0x0000000000020000ULL
1311#define MCIC_VB_CC 0x0000000000010000ULL
1312
10ec5117 1313#endif