]> git.ipfire.org Git - thirdparty/qemu.git/blame - target-i386/exec.h
correct qemu-system-mipsel naming
[thirdparty/qemu.git] / target-i386 / exec.h
CommitLineData
2c0262af
FB
1/*
2 * i386 execution defines
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
7d3505c5 20#include "config.h"
2c0262af
FB
21#include "dyngen-exec.h"
22
14ce26e7 23/* XXX: factorize this mess */
14ce26e7
FB
24#ifdef TARGET_X86_64
25#define TARGET_LONG_BITS 64
26#else
27#define TARGET_LONG_BITS 32
28#endif
29
d785e6be
FB
30#include "cpu-defs.h"
31
0d1a29f9 32/* at least 4 register variables are defined */
2c0262af 33register struct CPUX86State *env asm(AREG0);
14ce26e7 34
d785e6be
FB
35#if TARGET_LONG_BITS > HOST_LONG_BITS
36
37/* no registers can be used */
38#define T0 (env->t0)
39#define T1 (env->t1)
40#define T2 (env->t2)
14ce26e7 41
d785e6be
FB
42#else
43
44/* XXX: use unsigned long instead of target_ulong - better code will
45 be generated for 64 bit CPUs */
46register target_ulong T0 asm(AREG1);
47register target_ulong T1 asm(AREG2);
48register target_ulong T2 asm(AREG3);
2c0262af 49
2c0262af
FB
50/* if more registers are available, we define some registers too */
51#ifdef AREG4
d785e6be 52register target_ulong EAX asm(AREG4);
2c0262af
FB
53#define reg_EAX
54#endif
55
56#ifdef AREG5
d785e6be 57register target_ulong ESP asm(AREG5);
2c0262af
FB
58#define reg_ESP
59#endif
60
61#ifdef AREG6
d785e6be 62register target_ulong EBP asm(AREG6);
2c0262af
FB
63#define reg_EBP
64#endif
65
66#ifdef AREG7
d785e6be 67register target_ulong ECX asm(AREG7);
2c0262af
FB
68#define reg_ECX
69#endif
70
71#ifdef AREG8
d785e6be 72register target_ulong EDX asm(AREG8);
2c0262af
FB
73#define reg_EDX
74#endif
75
76#ifdef AREG9
d785e6be 77register target_ulong EBX asm(AREG9);
2c0262af
FB
78#define reg_EBX
79#endif
80
81#ifdef AREG10
d785e6be 82register target_ulong ESI asm(AREG10);
2c0262af
FB
83#define reg_ESI
84#endif
85
86#ifdef AREG11
d785e6be 87register target_ulong EDI asm(AREG11);
2c0262af
FB
88#define reg_EDI
89#endif
90
d785e6be 91#endif /* ! (TARGET_LONG_BITS > HOST_LONG_BITS) */
14ce26e7
FB
92
93#define A0 T2
94
2c0262af
FB
95extern FILE *logfile;
96extern int loglevel;
97
98#ifndef reg_EAX
99#define EAX (env->regs[R_EAX])
100#endif
101#ifndef reg_ECX
102#define ECX (env->regs[R_ECX])
103#endif
104#ifndef reg_EDX
105#define EDX (env->regs[R_EDX])
106#endif
107#ifndef reg_EBX
108#define EBX (env->regs[R_EBX])
109#endif
110#ifndef reg_ESP
111#define ESP (env->regs[R_ESP])
112#endif
113#ifndef reg_EBP
114#define EBP (env->regs[R_EBP])
115#endif
116#ifndef reg_ESI
117#define ESI (env->regs[R_ESI])
118#endif
119#ifndef reg_EDI
120#define EDI (env->regs[R_EDI])
121#endif
122#define EIP (env->eip)
123#define DF (env->df)
124
125#define CC_SRC (env->cc_src)
126#define CC_DST (env->cc_dst)
127#define CC_OP (env->cc_op)
128
129/* float macros */
130#define FT0 (env->ft0)
664e0f19
FB
131#define ST0 (env->fpregs[env->fpstt].d)
132#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
2c0262af
FB
133#define ST1 ST(1)
134
135#ifdef USE_FP_CONVERT
136#define FP_CONVERT (env->fp_convert)
137#endif
138
139#include "cpu.h"
140#include "exec-all.h"
141
142typedef struct CCTable {
143 int (*compute_all)(void); /* return all the flags */
144 int (*compute_c)(void); /* return the C flag */
145} CCTable;
146
147extern CCTable cc_table[];
148
8e682019 149void load_seg(int seg_reg, int selector);
08cea4ee 150void helper_ljmp_protected_T0_T1(int next_eip);
2c0262af
FB
151void helper_lcall_real_T0_T1(int shift, int next_eip);
152void helper_lcall_protected_T0_T1(int shift, int next_eip);
153void helper_iret_real(int shift);
08cea4ee 154void helper_iret_protected(int shift, int next_eip);
2c0262af
FB
155void helper_lret_protected(int shift, int addend);
156void helper_lldt_T0(void);
157void helper_ltr_T0(void);
158void helper_movl_crN_T0(int reg);
159void helper_movl_drN_T0(int reg);
8f091a59 160void helper_invlpg(target_ulong addr);
1ac157da 161void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
14ce26e7 162void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1ac157da 163void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
8f091a59 164void cpu_x86_flush_tlb(CPUX86State *env, target_ulong addr);
14ce26e7 165int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
61382a50 166 int is_write, int is_user, int is_softmmu);
14ce26e7 167void tlb_fill(target_ulong addr, int is_write, int is_user,
61382a50 168 void *retaddr);
2c0262af
FB
169void __hidden cpu_lock(void);
170void __hidden cpu_unlock(void);
171void do_interrupt(int intno, int is_int, int error_code,
14ce26e7 172 target_ulong next_eip, int is_hw);
2c0262af 173void do_interrupt_user(int intno, int is_int, int error_code,
14ce26e7 174 target_ulong next_eip);
2c0262af 175void raise_interrupt(int intno, int is_int, int error_code,
a8ede8ba 176 int next_eip_addend);
2c0262af
FB
177void raise_exception_err(int exception_index, int error_code);
178void raise_exception(int exception_index);
179void __hidden cpu_loop_exit(void);
2c0262af
FB
180
181void OPPROTO op_movl_eflags_T0(void);
182void OPPROTO op_movl_T0_eflags(void);
14ce26e7
FB
183void helper_divl_EAX_T0(void);
184void helper_idivl_EAX_T0(void);
185void helper_mulq_EAX_T0(void);
186void helper_imulq_EAX_T0(void);
187void helper_imulq_T0_T1(void);
188void helper_divq_EAX_T0(void);
189void helper_idivq_EAX_T0(void);
2c0262af
FB
190void helper_cmpxchg8b(void);
191void helper_cpuid(void);
61a8c4ec 192void helper_enter_level(int level, int data32);
8f091a59 193void helper_enter64_level(int level, int data64);
023fe10d
FB
194void helper_sysenter(void);
195void helper_sysexit(void);
06c2f506 196void helper_syscall(int next_eip_addend);
14ce26e7 197void helper_sysret(int dflag);
2c0262af
FB
198void helper_rdtsc(void);
199void helper_rdmsr(void);
200void helper_wrmsr(void);
201void helper_lsl(void);
202void helper_lar(void);
3ab493de
FB
203void helper_verr(void);
204void helper_verw(void);
2c0262af 205
3e25f951
FB
206void check_iob_T0(void);
207void check_iow_T0(void);
208void check_iol_T0(void);
209void check_iob_DX(void);
210void check_iow_DX(void);
211void check_iol_DX(void);
212
9951bf39
FB
213#if !defined(CONFIG_USER_ONLY)
214
a9049a07 215#include "softmmu_exec.h"
9951bf39 216
14ce26e7 217static inline double ldfq(target_ulong ptr)
9951bf39
FB
218{
219 union {
220 double d;
221 uint64_t i;
222 } u;
223 u.i = ldq(ptr);
224 return u.d;
225}
226
14ce26e7 227static inline void stfq(target_ulong ptr, double v)
9951bf39
FB
228{
229 union {
230 double d;
231 uint64_t i;
232 } u;
233 u.d = v;
234 stq(ptr, u.i);
235}
236
14ce26e7 237static inline float ldfl(target_ulong ptr)
9951bf39
FB
238{
239 union {
240 float f;
241 uint32_t i;
242 } u;
243 u.i = ldl(ptr);
244 return u.f;
245}
246
14ce26e7 247static inline void stfl(target_ulong ptr, float v)
9951bf39
FB
248{
249 union {
250 float f;
251 uint32_t i;
252 } u;
253 u.f = v;
254 stl(ptr, u.i);
255}
256
257#endif /* !defined(CONFIG_USER_ONLY) */
258
2c0262af
FB
259#ifdef USE_X86LDOUBLE
260/* use long double functions */
7a0e1f41
FB
261#define floatx_to_int32 floatx80_to_int32
262#define floatx_to_int64 floatx80_to_int64
465e9838
FB
263#define floatx_to_int32_round_to_zero floatx80_to_int32_round_to_zero
264#define floatx_to_int64_round_to_zero floatx80_to_int64_round_to_zero
7a0e1f41
FB
265#define floatx_abs floatx80_abs
266#define floatx_chs floatx80_chs
267#define floatx_round_to_int floatx80_round_to_int
8422b113
FB
268#define floatx_compare floatx80_compare
269#define floatx_compare_quiet floatx80_compare_quiet
2c0262af
FB
270#define sin sinl
271#define cos cosl
272#define sqrt sqrtl
273#define pow powl
274#define log logl
275#define tan tanl
276#define atan2 atan2l
277#define floor floorl
278#define ceil ceill
57e4c06e 279#define ldexp ldexpl
7d3505c5 280#else
7a0e1f41
FB
281#define floatx_to_int32 float64_to_int32
282#define floatx_to_int64 float64_to_int64
465e9838
FB
283#define floatx_to_int32_round_to_zero float64_to_int32_round_to_zero
284#define floatx_to_int64_round_to_zero float64_to_int64_round_to_zero
7a0e1f41
FB
285#define floatx_abs float64_abs
286#define floatx_chs float64_chs
287#define floatx_round_to_int float64_round_to_int
8422b113
FB
288#define floatx_compare float64_compare
289#define floatx_compare_quiet float64_compare_quiet
7d3505c5 290#endif
7a0e1f41 291
2c0262af
FB
292extern CPU86_LDouble sin(CPU86_LDouble x);
293extern CPU86_LDouble cos(CPU86_LDouble x);
294extern CPU86_LDouble sqrt(CPU86_LDouble x);
295extern CPU86_LDouble pow(CPU86_LDouble, CPU86_LDouble);
296extern CPU86_LDouble log(CPU86_LDouble x);
297extern CPU86_LDouble tan(CPU86_LDouble x);
298extern CPU86_LDouble atan2(CPU86_LDouble, CPU86_LDouble);
299extern CPU86_LDouble floor(CPU86_LDouble x);
300extern CPU86_LDouble ceil(CPU86_LDouble x);
2c0262af
FB
301
302#define RC_MASK 0xc00
303#define RC_NEAR 0x000
304#define RC_DOWN 0x400
305#define RC_UP 0x800
306#define RC_CHOP 0xc00
307
308#define MAXTAN 9223372036854775808.0
309
2c0262af
FB
310#ifdef USE_X86LDOUBLE
311
312/* only for x86 */
313typedef union {
314 long double d;
315 struct {
316 unsigned long long lower;
317 unsigned short upper;
318 } l;
319} CPU86_LDoubleU;
320
321/* the following deal with x86 long double-precision numbers */
322#define MAXEXPD 0x7fff
323#define EXPBIAS 16383
324#define EXPD(fp) (fp.l.upper & 0x7fff)
325#define SIGND(fp) ((fp.l.upper) & 0x8000)
326#define MANTD(fp) (fp.l.lower)
327#define BIASEXPONENT(fp) fp.l.upper = (fp.l.upper & ~(0x7fff)) | EXPBIAS
328
329#else
330
331/* NOTE: arm is horrible as double 32 bit words are stored in big endian ! */
332typedef union {
333 double d;
334#if !defined(WORDS_BIGENDIAN) && !defined(__arm__)
335 struct {
336 uint32_t lower;
337 int32_t upper;
338 } l;
339#else
340 struct {
341 int32_t upper;
342 uint32_t lower;
343 } l;
344#endif
345#ifndef __arm__
346 int64_t ll;
347#endif
348} CPU86_LDoubleU;
349
350/* the following deal with IEEE double-precision numbers */
351#define MAXEXPD 0x7ff
352#define EXPBIAS 1023
353#define EXPD(fp) (((fp.l.upper) >> 20) & 0x7FF)
354#define SIGND(fp) ((fp.l.upper) & 0x80000000)
355#ifdef __arm__
356#define MANTD(fp) (fp.l.lower | ((uint64_t)(fp.l.upper & ((1 << 20) - 1)) << 32))
357#else
358#define MANTD(fp) (fp.ll & ((1LL << 52) - 1))
359#endif
360#define BIASEXPONENT(fp) fp.l.upper = (fp.l.upper & ~(0x7ff << 20)) | (EXPBIAS << 20)
361#endif
362
363static inline void fpush(void)
364{
365 env->fpstt = (env->fpstt - 1) & 7;
366 env->fptags[env->fpstt] = 0; /* validate stack entry */
367}
368
369static inline void fpop(void)
370{
371 env->fptags[env->fpstt] = 1; /* invvalidate stack entry */
372 env->fpstt = (env->fpstt + 1) & 7;
373}
374
375#ifndef USE_X86LDOUBLE
14ce26e7 376static inline CPU86_LDouble helper_fldt(target_ulong ptr)
2c0262af
FB
377{
378 CPU86_LDoubleU temp;
379 int upper, e;
380 uint64_t ll;
381
382 /* mantissa */
383 upper = lduw(ptr + 8);
384 /* XXX: handle overflow ? */
385 e = (upper & 0x7fff) - 16383 + EXPBIAS; /* exponent */
386 e |= (upper >> 4) & 0x800; /* sign */
387 ll = (ldq(ptr) >> 11) & ((1LL << 52) - 1);
388#ifdef __arm__
389 temp.l.upper = (e << 20) | (ll >> 32);
390 temp.l.lower = ll;
391#else
392 temp.ll = ll | ((uint64_t)e << 52);
393#endif
394 return temp.d;
395}
396
664e0f19 397static inline void helper_fstt(CPU86_LDouble f, target_ulong ptr)
2c0262af
FB
398{
399 CPU86_LDoubleU temp;
400 int e;
401
402 temp.d = f;
403 /* mantissa */
404 stq(ptr, (MANTD(temp) << 11) | (1LL << 63));
405 /* exponent + sign */
406 e = EXPD(temp) - EXPBIAS + 16383;
407 e |= SIGND(temp) >> 16;
408 stw(ptr + 8, e);
409}
9951bf39
FB
410#else
411
412/* XXX: same endianness assumed */
413
414#ifdef CONFIG_USER_ONLY
415
14ce26e7 416static inline CPU86_LDouble helper_fldt(target_ulong ptr)
9951bf39
FB
417{
418 return *(CPU86_LDouble *)ptr;
419}
420
14ce26e7 421static inline void helper_fstt(CPU86_LDouble f, target_ulong ptr)
9951bf39
FB
422{
423 *(CPU86_LDouble *)ptr = f;
424}
425
426#else
427
428/* we use memory access macros */
429
14ce26e7 430static inline CPU86_LDouble helper_fldt(target_ulong ptr)
9951bf39
FB
431{
432 CPU86_LDoubleU temp;
433
434 temp.l.lower = ldq(ptr);
435 temp.l.upper = lduw(ptr + 8);
436 return temp.d;
437}
438
14ce26e7 439static inline void helper_fstt(CPU86_LDouble f, target_ulong ptr)
9951bf39
FB
440{
441 CPU86_LDoubleU temp;
442
443 temp.d = f;
444 stq(ptr, temp.l.lower);
445 stw(ptr + 8, temp.l.upper);
446}
447
448#endif /* !CONFIG_USER_ONLY */
449
450#endif /* USE_X86LDOUBLE */
2c0262af 451
2ee73ac3
FB
452#define FPUS_IE (1 << 0)
453#define FPUS_DE (1 << 1)
454#define FPUS_ZE (1 << 2)
455#define FPUS_OE (1 << 3)
456#define FPUS_UE (1 << 4)
457#define FPUS_PE (1 << 5)
458#define FPUS_SF (1 << 6)
459#define FPUS_SE (1 << 7)
460#define FPUS_B (1 << 15)
461
462#define FPUC_EM 0x3f
463
83fb7adf 464extern const CPU86_LDouble f15rk[7];
2c0262af
FB
465
466void helper_fldt_ST0_A0(void);
467void helper_fstt_ST0_A0(void);
2ee73ac3
FB
468void fpu_raise_exception(void);
469CPU86_LDouble helper_fdiv(CPU86_LDouble a, CPU86_LDouble b);
2c0262af
FB
470void helper_fbld_ST0_A0(void);
471void helper_fbst_ST0_A0(void);
472void helper_f2xm1(void);
473void helper_fyl2x(void);
474void helper_fptan(void);
475void helper_fpatan(void);
476void helper_fxtract(void);
477void helper_fprem1(void);
478void helper_fprem(void);
479void helper_fyl2xp1(void);
480void helper_fsqrt(void);
481void helper_fsincos(void);
482void helper_frndint(void);
483void helper_fscale(void);
484void helper_fsin(void);
485void helper_fcos(void);
486void helper_fxam_ST0(void);
14ce26e7
FB
487void helper_fstenv(target_ulong ptr, int data32);
488void helper_fldenv(target_ulong ptr, int data32);
489void helper_fsave(target_ulong ptr, int data32);
490void helper_frstor(target_ulong ptr, int data32);
491void helper_fxsave(target_ulong ptr, int data64);
492void helper_fxrstor(target_ulong ptr, int data64);
03857e31
FB
493void restore_native_fp_state(CPUState *env);
494void save_native_fp_state(CPUState *env);
664e0f19
FB
495float approx_rsqrt(float a);
496float approx_rcp(float a);
7a0e1f41 497void update_fp_status(void);
2c0262af 498
83fb7adf
FB
499extern const uint8_t parity_table[256];
500extern const uint8_t rclw_table[32];
501extern const uint8_t rclb_table[32];
2c0262af
FB
502
503static inline uint32_t compute_eflags(void)
504{
505 return env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
506}
507
2c0262af
FB
508/* NOTE: CC_OP must be modified manually to CC_OP_EFLAGS */
509static inline void load_eflags(int eflags, int update_mask)
510{
511 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
512 DF = 1 - (2 * ((eflags >> 10) & 1));
513 env->eflags = (env->eflags & ~update_mask) |
514 (eflags & update_mask);
515}
516
0d1a29f9
FB
517static inline void env_to_regs(void)
518{
519#ifdef reg_EAX
520 EAX = env->regs[R_EAX];
521#endif
522#ifdef reg_ECX
523 ECX = env->regs[R_ECX];
524#endif
525#ifdef reg_EDX
526 EDX = env->regs[R_EDX];
527#endif
528#ifdef reg_EBX
529 EBX = env->regs[R_EBX];
530#endif
531#ifdef reg_ESP
532 ESP = env->regs[R_ESP];
533#endif
534#ifdef reg_EBP
535 EBP = env->regs[R_EBP];
536#endif
537#ifdef reg_ESI
538 ESI = env->regs[R_ESI];
539#endif
540#ifdef reg_EDI
541 EDI = env->regs[R_EDI];
542#endif
543}
544
545static inline void regs_to_env(void)
546{
547#ifdef reg_EAX
548 env->regs[R_EAX] = EAX;
549#endif
550#ifdef reg_ECX
551 env->regs[R_ECX] = ECX;
552#endif
553#ifdef reg_EDX
554 env->regs[R_EDX] = EDX;
555#endif
556#ifdef reg_EBX
557 env->regs[R_EBX] = EBX;
558#endif
559#ifdef reg_ESP
560 env->regs[R_ESP] = ESP;
561#endif
562#ifdef reg_EBP
563 env->regs[R_EBP] = EBP;
564#endif
565#ifdef reg_ESI
566 env->regs[R_ESI] = ESI;
567#endif
568#ifdef reg_EDI
569 env->regs[R_EDI] = EDI;
570#endif
571}