]> git.ipfire.org Git - thirdparty/qemu.git/blame - target-microblaze/cpu.c
include/qemu/osdep.h: Don't include qapi/error.h
[thirdparty/qemu.git] / target-microblaze / cpu.c
CommitLineData
b77f98ca
AF
1/*
2 * QEMU MicroBlaze CPU
3 *
61b6208f
AF
4 * Copyright (c) 2009 Edgar E. Iglesias
5 * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd.
b77f98ca 6 * Copyright (c) 2012 SUSE LINUX Products GmbH
73c69456 7 * Copyright (c) 2009 Edgar E. Iglesias, Axis Communications AB.
b77f98ca
AF
8 *
9 * This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU Lesser General Public
11 * License as published by the Free Software Foundation; either
12 * version 2.1 of the License, or (at your option) any later version.
13 *
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * Lesser General Public License for more details.
18 *
19 * You should have received a copy of the GNU Lesser General Public
20 * License along with this library; if not, see
21 * <http://www.gnu.org/licenses/lgpl-2.1.html>
22 */
23
8fd9dece 24#include "qemu/osdep.h"
da34e65c 25#include "qapi/error.h"
b77f98ca
AF
26#include "cpu.h"
27#include "qemu-common.h"
a1bff71c 28#include "hw/qdev-properties.h"
3ce8b2bc 29#include "migration/vmstate.h"
b77f98ca 30
72e38754
AF
31static const struct {
32 const char *name;
33 uint8_t version_id;
34} mb_cpu_lookup[] = {
35 /* These key value are as per MBV field in PVR0 */
36 {"5.00.a", 0x01},
37 {"5.00.b", 0x02},
38 {"5.00.c", 0x03},
39 {"6.00.a", 0x04},
40 {"6.00.b", 0x06},
41 {"7.00.a", 0x05},
42 {"7.00.b", 0x07},
43 {"7.10.a", 0x08},
44 {"7.10.b", 0x09},
45 {"7.10.c", 0x0a},
46 {"7.10.d", 0x0b},
47 {"7.20.a", 0x0c},
48 {"7.20.b", 0x0d},
49 {"7.20.c", 0x0e},
50 {"7.20.d", 0x0f},
51 {"7.30.a", 0x10},
52 {"7.30.b", 0x11},
53 {"8.00.a", 0x12},
54 {"8.00.b", 0x13},
55 {"8.10.a", 0x14},
56 {"8.20.a", 0x15},
57 {"8.20.b", 0x16},
58 {"8.30.a", 0x17},
59 {"8.40.a", 0x18},
60 {"8.40.b", 0x19},
61 {"8.50.a", 0x1A},
62 {"9.0", 0x1B},
63 {"9.1", 0x1D},
64 {"9.2", 0x1F},
65 {"9.3", 0x20},
66 {NULL, 0},
67};
b77f98ca 68
f45748f1
AF
69static void mb_cpu_set_pc(CPUState *cs, vaddr value)
70{
71 MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
72
73 cpu->env.sregs[SR_PC] = value;
74}
75
8c2e1b00
AF
76static bool mb_cpu_has_work(CPUState *cs)
77{
78 return cs->interrupt_request & (CPU_INTERRUPT_HARD | CPU_INTERRUPT_NMI);
79}
80
73c69456
AF
81#ifndef CONFIG_USER_ONLY
82static void microblaze_cpu_set_irq(void *opaque, int irq, int level)
83{
84 MicroBlazeCPU *cpu = opaque;
85 CPUState *cs = CPU(cpu);
86 int type = irq ? CPU_INTERRUPT_NMI : CPU_INTERRUPT_HARD;
87
88 if (level) {
89 cpu_interrupt(cs, type);
90 } else {
91 cpu_reset_interrupt(cs, type);
92 }
93}
94#endif
95
b77f98ca
AF
96/* CPUClass::reset() */
97static void mb_cpu_reset(CPUState *s)
98{
99 MicroBlazeCPU *cpu = MICROBLAZE_CPU(s);
100 MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_GET_CLASS(cpu);
101 CPUMBState *env = &cpu->env;
102
103 mcc->parent_reset(s);
104
8bac2242 105 memset(env, 0, offsetof(CPUMBState, pvr));
8cc9b43f 106 env->res_addr = RES_ADDR_NONE;
00c8cb0a 107 tlb_flush(s, 1);
61b6208f
AF
108
109 /* Disable stack protector. */
110 env->shr = ~0;
111
5250ced8
AF
112 env->sregs[SR_PC] = cpu->cfg.base_vectors;
113
8bac2242
AF
114#if defined(CONFIG_USER_ONLY)
115 /* start in user mode with interrupts enabled. */
116 env->sregs[SR_MSR] = MSR_EE | MSR_IE | MSR_VM | MSR_UM;
117#else
118 env->sregs[SR_MSR] = 0;
119 mmu_init(&env->mmu);
120 env->mmu.c_mmu = 3;
121 env->mmu.c_mmu_tlb_access = 3;
122 env->mmu.c_mmu_zones = 16;
123#endif
124}
125
efc6674b
PC
126static void mb_disas_set_info(CPUState *cpu, disassemble_info *info)
127{
128 info->mach = bfd_arch_microblaze;
129 info->print_insn = print_insn_microblaze;
130}
131
8bac2242
AF
132static void mb_cpu_realizefn(DeviceState *dev, Error **errp)
133{
134 CPUState *cs = CPU(dev);
135 MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_GET_CLASS(dev);
136 MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
137 CPUMBState *env = &cpu->env;
72e38754
AF
138 uint8_t version_code = 0;
139 int i = 0;
8bac2242
AF
140
141 qemu_init_vcpu(cs);
142
6fad9e98 143 env->pvr.regs[0] = PVR0_USE_BARREL_MASK \
61b6208f
AF
144 | PVR0_USE_DIV_MASK \
145 | PVR0_USE_HW_MUL_MASK \
146 | PVR0_USE_EXC_MASK \
147 | PVR0_USE_ICACHE_MASK \
148 | PVR0_USE_DCACHE_MASK \
61b6208f
AF
149 | (0xb << 8);
150 env->pvr.regs[2] = PVR2_D_OPB_MASK \
151 | PVR2_D_LMB_MASK \
152 | PVR2_I_OPB_MASK \
153 | PVR2_I_LMB_MASK \
154 | PVR2_USE_MSR_INSTR \
155 | PVR2_USE_PCMP_INSTR \
156 | PVR2_USE_BARREL_MASK \
157 | PVR2_USE_DIV_MASK \
158 | PVR2_USE_HW_MUL_MASK \
159 | PVR2_USE_MUL64_MASK \
61b6208f
AF
160 | PVR2_FPU_EXC_MASK \
161 | 0;
9aaaa181 162
72e38754
AF
163 for (i = 0; mb_cpu_lookup[i].name && cpu->cfg.version; i++) {
164 if (strcmp(mb_cpu_lookup[i].name, cpu->cfg.version) == 0) {
165 version_code = mb_cpu_lookup[i].version_id;
166 break;
167 }
168 }
169
170 if (!version_code) {
171 qemu_log("Invalid MicroBlaze version number: %s\n", cpu->cfg.version);
172 }
173
4e5d45ae 174 env->pvr.regs[0] |= (cpu->cfg.stackprot ? PVR0_SPROT_MASK : 0) |
71446123 175 (cpu->cfg.use_fpu ? PVR0_USE_FPU_MASK : 0) |
a88bbb00 176 (cpu->cfg.use_mmu ? PVR0_USE_MMU_MASK : 0) |
72e38754 177 (cpu->cfg.endi ? PVR0_ENDI_MASK : 0) |
6fad9e98
AF
178 (version_code << 16) |
179 (cpu->cfg.pvr == C_PVR_FULL ? PVR0_PVR_FULL_MASK : 0);
4e5d45ae 180
be67e9ab
AF
181 env->pvr.regs[2] |= (cpu->cfg.use_fpu ? PVR2_USE_FPU_MASK : 0) |
182 (cpu->cfg.use_fpu > 1 ? PVR2_USE_FPU2_MASK : 0);
9aaaa181 183
a6c3ed24
AF
184 env->pvr.regs[5] |= cpu->cfg.dcache_writeback ?
185 PVR5_DCACHE_WRITEBACK_MASK : 0;
186
61b6208f
AF
187 env->pvr.regs[10] = 0x0c000000; /* Default to spartan 3a dsp family. */
188 env->pvr.regs[11] = PVR11_USE_MMU | (16 << 17);
189
746b03b2
AF
190 mcc->parent_realize(dev, errp);
191}
192
d0e71ef5
AF
193static void mb_cpu_initfn(Object *obj)
194{
c05efcb1 195 CPUState *cs = CPU(obj);
d0e71ef5
AF
196 MicroBlazeCPU *cpu = MICROBLAZE_CPU(obj);
197 CPUMBState *env = &cpu->env;
cd0c24f9 198 static bool tcg_initialized;
d0e71ef5 199
c05efcb1 200 cs->env_ptr = env;
4bad9e39 201 cpu_exec_init(cs, &error_abort);
d0e71ef5
AF
202
203 set_float_rounding_mode(float_round_nearest_even, &env->fp_status);
cd0c24f9 204
73c69456
AF
205#ifndef CONFIG_USER_ONLY
206 /* Inbound IRQ and FIR lines */
207 qdev_init_gpio_in(DEVICE(cpu), microblaze_cpu_set_irq, 2);
208#endif
209
cd0c24f9
AF
210 if (tcg_enabled() && !tcg_initialized) {
211 tcg_initialized = true;
212 mb_tcg_init();
213 }
d0e71ef5
AF
214}
215
3ce8b2bc
AF
216static const VMStateDescription vmstate_mb_cpu = {
217 .name = "cpu",
218 .unmigratable = 1,
219};
220
a1bff71c 221static Property mb_properties[] = {
f27183ab 222 DEFINE_PROP_UINT32("base-vectors", MicroBlazeCPU, cfg.base_vectors, 0),
9aaaa181 223 DEFINE_PROP_BOOL("use-stack-protection", MicroBlazeCPU, cfg.stackprot,
f44c475c 224 false),
4e5d45ae
AF
225 /* If use-fpu > 0 - FPU is enabled
226 * If use-fpu = 2 - Floating point conversion and square root instructions
227 * are enabled
228 */
be67e9ab 229 DEFINE_PROP_UINT8("use-fpu", MicroBlazeCPU, cfg.use_fpu, 2),
71446123 230 DEFINE_PROP_BOOL("use-mmu", MicroBlazeCPU, cfg.use_mmu, true),
a6c3ed24
AF
231 DEFINE_PROP_BOOL("dcache-writeback", MicroBlazeCPU, cfg.dcache_writeback,
232 false),
a88bbb00 233 DEFINE_PROP_BOOL("endianness", MicroBlazeCPU, cfg.endi, false),
72e38754 234 DEFINE_PROP_STRING("version", MicroBlazeCPU, cfg.version),
6fad9e98 235 DEFINE_PROP_UINT8("pvr", MicroBlazeCPU, cfg.pvr, C_PVR_FULL),
a1bff71c
EI
236 DEFINE_PROP_END_OF_LIST(),
237};
238
b77f98ca
AF
239static void mb_cpu_class_init(ObjectClass *oc, void *data)
240{
3ce8b2bc 241 DeviceClass *dc = DEVICE_CLASS(oc);
b77f98ca
AF
242 CPUClass *cc = CPU_CLASS(oc);
243 MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_CLASS(oc);
244
746b03b2
AF
245 mcc->parent_realize = dc->realize;
246 dc->realize = mb_cpu_realizefn;
247
b77f98ca
AF
248 mcc->parent_reset = cc->reset;
249 cc->reset = mb_cpu_reset;
3ce8b2bc 250
8c2e1b00 251 cc->has_work = mb_cpu_has_work;
97a8ea5a 252 cc->do_interrupt = mb_cpu_do_interrupt;
29cd33d3 253 cc->cpu_exec_interrupt = mb_cpu_exec_interrupt;
878096ee 254 cc->dump_state = mb_cpu_dump_state;
f45748f1 255 cc->set_pc = mb_cpu_set_pc;
5b50e790
AF
256 cc->gdb_read_register = mb_cpu_gdb_read_register;
257 cc->gdb_write_register = mb_cpu_gdb_write_register;
7510454e
AF
258#ifdef CONFIG_USER_ONLY
259 cc->handle_mmu_fault = mb_cpu_handle_mmu_fault;
260#else
00b941e5
AF
261 cc->do_unassigned_access = mb_cpu_unassigned_access;
262 cc->get_phys_page_debug = mb_cpu_get_phys_page_debug;
263#endif
3ce8b2bc 264 dc->vmsd = &vmstate_mb_cpu;
a1bff71c 265 dc->props = mb_properties;
a0e372f0 266 cc->gdb_num_core_regs = 32 + 5;
efc6674b
PC
267
268 cc->disas_set_info = mb_disas_set_info;
4c315c27
MA
269
270 /*
271 * Reason: mb_cpu_initfn() calls cpu_exec_init(), which saves the
272 * object in cpus -> dangling pointer after final object_unref().
273 */
274 dc->cannot_destroy_with_object_finalize_yet = true;
b77f98ca
AF
275}
276
277static const TypeInfo mb_cpu_type_info = {
278 .name = TYPE_MICROBLAZE_CPU,
279 .parent = TYPE_CPU,
280 .instance_size = sizeof(MicroBlazeCPU),
d0e71ef5 281 .instance_init = mb_cpu_initfn,
b77f98ca
AF
282 .class_size = sizeof(MicroBlazeCPUClass),
283 .class_init = mb_cpu_class_init,
284};
285
286static void mb_cpu_register_types(void)
287{
288 type_register_static(&mb_cpu_type_info);
289}
290
291type_init(mb_cpu_register_types)