]> git.ipfire.org Git - thirdparty/qemu.git/blame - tcg/tcg.c
tcg/ppc: Support vector shift by immediate
[thirdparty/qemu.git] / tcg / tcg.c
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
c896fe29 25/* define it to use liveness analysis (better code) */
8f2e8c07 26#define USE_TCG_OPTIMIZATIONS
c896fe29 27
757e725b 28#include "qemu/osdep.h"
cca82982 29
813da627
RH
30/* Define to jump the ELF file used to communicate with GDB. */
31#undef DEBUG_JIT
32
72fd2efb 33#include "qemu/error-report.h"
f348b6d1 34#include "qemu/cutils.h"
1de7afc9 35#include "qemu/host-utils.h"
d4c51a0a 36#include "qemu/qemu-print.h"
1de7afc9 37#include "qemu/timer.h"
c896fe29 38
c5d3c498 39/* Note: the long term plan is to reduce the dependencies on the QEMU
c896fe29
FB
40 CPU definitions. Currently they are used for qemu_ld/st
41 instructions */
42#define NO_CPU_IO_DEFS
43#include "cpu.h"
c896fe29 44
63c91552
PB
45#include "exec/exec-all.h"
46
5cc8767d
LX
47#if !defined(CONFIG_USER_ONLY)
48#include "hw/boards.h"
49#endif
50
c896fe29 51#include "tcg-op.h"
813da627 52
edee2579 53#if UINTPTR_MAX == UINT32_MAX
813da627 54# define ELF_CLASS ELFCLASS32
edee2579
RH
55#else
56# define ELF_CLASS ELFCLASS64
813da627
RH
57#endif
58#ifdef HOST_WORDS_BIGENDIAN
59# define ELF_DATA ELFDATA2MSB
60#else
61# define ELF_DATA ELFDATA2LSB
62#endif
63
c896fe29 64#include "elf.h"
508127e2 65#include "exec/log.h"
3468b59e 66#include "sysemu/sysemu.h"
c896fe29 67
ce151109
PM
68/* Forward declarations for functions declared in tcg-target.inc.c and
69 used here. */
e4d58b41 70static void tcg_target_init(TCGContext *s);
f69d277e 71static const TCGTargetOpDef *tcg_target_op_def(TCGOpcode);
e4d58b41 72static void tcg_target_qemu_prologue(TCGContext *s);
6ac17786 73static bool patch_reloc(tcg_insn_unit *code_ptr, int type,
2ba7fae2 74 intptr_t value, intptr_t addend);
c896fe29 75
497a22eb
RH
76/* The CIE and FDE header definitions will be common to all hosts. */
77typedef struct {
78 uint32_t len __attribute__((aligned((sizeof(void *)))));
79 uint32_t id;
80 uint8_t version;
81 char augmentation[1];
82 uint8_t code_align;
83 uint8_t data_align;
84 uint8_t return_column;
85} DebugFrameCIE;
86
87typedef struct QEMU_PACKED {
88 uint32_t len __attribute__((aligned((sizeof(void *)))));
89 uint32_t cie_offset;
edee2579
RH
90 uintptr_t func_start;
91 uintptr_t func_len;
497a22eb
RH
92} DebugFrameFDEHeader;
93
2c90784a
RH
94typedef struct QEMU_PACKED {
95 DebugFrameCIE cie;
96 DebugFrameFDEHeader fde;
97} DebugFrameHeader;
98
813da627 99static void tcg_register_jit_int(void *buf, size_t size,
2c90784a
RH
100 const void *debug_frame,
101 size_t debug_frame_size)
813da627
RH
102 __attribute__((unused));
103
ce151109 104/* Forward declarations for functions declared and used in tcg-target.inc.c. */
069ea736
RH
105static const char *target_parse_constraint(TCGArgConstraint *ct,
106 const char *ct_str, TCGType type);
2a534aff 107static void tcg_out_ld(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg1,
a05b5b9b 108 intptr_t arg2);
78113e83 109static bool tcg_out_mov(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg);
c0ad3001 110static void tcg_out_movi(TCGContext *s, TCGType type,
2a534aff 111 TCGReg ret, tcg_target_long arg);
c0ad3001
SW
112static void tcg_out_op(TCGContext *s, TCGOpcode opc, const TCGArg *args,
113 const int *const_args);
d2fd745f 114#if TCG_TARGET_MAYBE_vec
e7632cfa
RH
115static bool tcg_out_dup_vec(TCGContext *s, TCGType type, unsigned vece,
116 TCGReg dst, TCGReg src);
d6ecb4a9
RH
117static bool tcg_out_dupm_vec(TCGContext *s, TCGType type, unsigned vece,
118 TCGReg dst, TCGReg base, intptr_t offset);
e7632cfa
RH
119static void tcg_out_dupi_vec(TCGContext *s, TCGType type,
120 TCGReg dst, tcg_target_long arg);
d2fd745f
RH
121static void tcg_out_vec_op(TCGContext *s, TCGOpcode opc, unsigned vecl,
122 unsigned vece, const TCGArg *args,
123 const int *const_args);
124#else
e7632cfa
RH
125static inline bool tcg_out_dup_vec(TCGContext *s, TCGType type, unsigned vece,
126 TCGReg dst, TCGReg src)
127{
128 g_assert_not_reached();
129}
d6ecb4a9
RH
130static inline bool tcg_out_dupm_vec(TCGContext *s, TCGType type, unsigned vece,
131 TCGReg dst, TCGReg base, intptr_t offset)
132{
133 g_assert_not_reached();
134}
e7632cfa
RH
135static inline void tcg_out_dupi_vec(TCGContext *s, TCGType type,
136 TCGReg dst, tcg_target_long arg)
137{
138 g_assert_not_reached();
139}
d2fd745f
RH
140static inline void tcg_out_vec_op(TCGContext *s, TCGOpcode opc, unsigned vecl,
141 unsigned vece, const TCGArg *args,
142 const int *const_args)
143{
144 g_assert_not_reached();
145}
146#endif
2a534aff 147static void tcg_out_st(TCGContext *s, TCGType type, TCGReg arg, TCGReg arg1,
a05b5b9b 148 intptr_t arg2);
59d7c14e
RH
149static bool tcg_out_sti(TCGContext *s, TCGType type, TCGArg val,
150 TCGReg base, intptr_t ofs);
cf066674 151static void tcg_out_call(TCGContext *s, tcg_insn_unit *target);
f6c6afc1 152static int tcg_target_const_match(tcg_target_long val, TCGType type,
c0ad3001 153 const TCGArgConstraint *arg_ct);
659ef5cb 154#ifdef TCG_TARGET_NEED_LDST_LABELS
aeee05f5 155static int tcg_out_ldst_finalize(TCGContext *s);
659ef5cb 156#endif
c896fe29 157
a505785c
EC
158#define TCG_HIGHWATER 1024
159
df2cce29
EC
160static TCGContext **tcg_ctxs;
161static unsigned int n_tcg_ctxs;
1c2adb95 162TCGv_env cpu_env = 0;
df2cce29 163
be2cdc5e
EC
164struct tcg_region_tree {
165 QemuMutex lock;
166 GTree *tree;
167 /* padding to avoid false sharing is computed at run-time */
168};
169
e8feb96f
EC
170/*
171 * We divide code_gen_buffer into equally-sized "regions" that TCG threads
172 * dynamically allocate from as demand dictates. Given appropriate region
173 * sizing, this minimizes flushes even when some TCG threads generate a lot
174 * more code than others.
175 */
176struct tcg_region_state {
177 QemuMutex lock;
178
179 /* fields set at init time */
180 void *start;
181 void *start_aligned;
182 void *end;
183 size_t n;
184 size_t size; /* size of one region */
185 size_t stride; /* .size + guard size */
186
187 /* fields protected by the lock */
188 size_t current; /* current region index */
189 size_t agg_size_full; /* aggregate size of full regions */
190};
191
192static struct tcg_region_state region;
be2cdc5e
EC
193/*
194 * This is an array of struct tcg_region_tree's, with padding.
195 * We use void * to simplify the computation of region_trees[i]; each
196 * struct is found every tree_size bytes.
197 */
198static void *region_trees;
199static size_t tree_size;
d2fd745f 200static TCGRegSet tcg_target_available_regs[TCG_TYPE_COUNT];
b1d8e52e 201static TCGRegSet tcg_target_call_clobber_regs;
c896fe29 202
1813e175 203#if TCG_TARGET_INSN_UNIT_SIZE == 1
4196dca6 204static __attribute__((unused)) inline void tcg_out8(TCGContext *s, uint8_t v)
c896fe29
FB
205{
206 *s->code_ptr++ = v;
207}
208
4196dca6
PM
209static __attribute__((unused)) inline void tcg_patch8(tcg_insn_unit *p,
210 uint8_t v)
5c53bb81 211{
1813e175 212 *p = v;
5c53bb81 213}
1813e175 214#endif
5c53bb81 215
1813e175 216#if TCG_TARGET_INSN_UNIT_SIZE <= 2
4196dca6 217static __attribute__((unused)) inline void tcg_out16(TCGContext *s, uint16_t v)
c896fe29 218{
1813e175
RH
219 if (TCG_TARGET_INSN_UNIT_SIZE == 2) {
220 *s->code_ptr++ = v;
221 } else {
222 tcg_insn_unit *p = s->code_ptr;
223 memcpy(p, &v, sizeof(v));
224 s->code_ptr = p + (2 / TCG_TARGET_INSN_UNIT_SIZE);
225 }
c896fe29
FB
226}
227
4196dca6
PM
228static __attribute__((unused)) inline void tcg_patch16(tcg_insn_unit *p,
229 uint16_t v)
5c53bb81 230{
1813e175
RH
231 if (TCG_TARGET_INSN_UNIT_SIZE == 2) {
232 *p = v;
233 } else {
234 memcpy(p, &v, sizeof(v));
235 }
5c53bb81 236}
1813e175 237#endif
5c53bb81 238
1813e175 239#if TCG_TARGET_INSN_UNIT_SIZE <= 4
4196dca6 240static __attribute__((unused)) inline void tcg_out32(TCGContext *s, uint32_t v)
c896fe29 241{
1813e175
RH
242 if (TCG_TARGET_INSN_UNIT_SIZE == 4) {
243 *s->code_ptr++ = v;
244 } else {
245 tcg_insn_unit *p = s->code_ptr;
246 memcpy(p, &v, sizeof(v));
247 s->code_ptr = p + (4 / TCG_TARGET_INSN_UNIT_SIZE);
248 }
c896fe29
FB
249}
250
4196dca6
PM
251static __attribute__((unused)) inline void tcg_patch32(tcg_insn_unit *p,
252 uint32_t v)
5c53bb81 253{
1813e175
RH
254 if (TCG_TARGET_INSN_UNIT_SIZE == 4) {
255 *p = v;
256 } else {
257 memcpy(p, &v, sizeof(v));
258 }
5c53bb81 259}
1813e175 260#endif
5c53bb81 261
1813e175 262#if TCG_TARGET_INSN_UNIT_SIZE <= 8
4196dca6 263static __attribute__((unused)) inline void tcg_out64(TCGContext *s, uint64_t v)
ac26eb69 264{
1813e175
RH
265 if (TCG_TARGET_INSN_UNIT_SIZE == 8) {
266 *s->code_ptr++ = v;
267 } else {
268 tcg_insn_unit *p = s->code_ptr;
269 memcpy(p, &v, sizeof(v));
270 s->code_ptr = p + (8 / TCG_TARGET_INSN_UNIT_SIZE);
271 }
ac26eb69
RH
272}
273
4196dca6
PM
274static __attribute__((unused)) inline void tcg_patch64(tcg_insn_unit *p,
275 uint64_t v)
5c53bb81 276{
1813e175
RH
277 if (TCG_TARGET_INSN_UNIT_SIZE == 8) {
278 *p = v;
279 } else {
280 memcpy(p, &v, sizeof(v));
281 }
5c53bb81 282}
1813e175 283#endif
5c53bb81 284
c896fe29
FB
285/* label relocation processing */
286
1813e175 287static void tcg_out_reloc(TCGContext *s, tcg_insn_unit *code_ptr, int type,
bec16311 288 TCGLabel *l, intptr_t addend)
c896fe29 289{
7ecd02a0 290 TCGRelocation *r = tcg_malloc(sizeof(TCGRelocation));
c896fe29 291
7ecd02a0
RH
292 r->type = type;
293 r->ptr = code_ptr;
294 r->addend = addend;
295 QSIMPLEQ_INSERT_TAIL(&l->relocs, r, next);
c896fe29
FB
296}
297
bec16311 298static void tcg_out_label(TCGContext *s, TCGLabel *l, tcg_insn_unit *ptr)
c896fe29 299{
eabb7b91 300 tcg_debug_assert(!l->has_value);
c896fe29 301 l->has_value = 1;
1813e175 302 l->u.value_ptr = ptr;
c896fe29
FB
303}
304
42a268c2 305TCGLabel *gen_new_label(void)
c896fe29 306{
b1311c4a 307 TCGContext *s = tcg_ctx;
51e3972c 308 TCGLabel *l = tcg_malloc(sizeof(TCGLabel));
c896fe29 309
7ecd02a0
RH
310 memset(l, 0, sizeof(TCGLabel));
311 l->id = s->nb_labels++;
312 QSIMPLEQ_INIT(&l->relocs);
313
bef16ab4 314 QSIMPLEQ_INSERT_TAIL(&s->labels, l, next);
42a268c2
RH
315
316 return l;
c896fe29
FB
317}
318
7ecd02a0
RH
319static bool tcg_resolve_relocs(TCGContext *s)
320{
321 TCGLabel *l;
322
323 QSIMPLEQ_FOREACH(l, &s->labels, next) {
324 TCGRelocation *r;
325 uintptr_t value = l->u.value;
326
327 QSIMPLEQ_FOREACH(r, &l->relocs, next) {
328 if (!patch_reloc(r->ptr, r->type, value, r->addend)) {
329 return false;
330 }
331 }
332 }
333 return true;
334}
335
9f754620
RH
336static void set_jmp_reset_offset(TCGContext *s, int which)
337{
338 size_t off = tcg_current_code_size(s);
339 s->tb_jmp_reset_offset[which] = off;
340 /* Make sure that we didn't overflow the stored offset. */
341 assert(s->tb_jmp_reset_offset[which] == off);
342}
343
ce151109 344#include "tcg-target.inc.c"
c896fe29 345
be2cdc5e
EC
346/* compare a pointer @ptr and a tb_tc @s */
347static int ptr_cmp_tb_tc(const void *ptr, const struct tb_tc *s)
348{
349 if (ptr >= s->ptr + s->size) {
350 return 1;
351 } else if (ptr < s->ptr) {
352 return -1;
353 }
354 return 0;
355}
356
357static gint tb_tc_cmp(gconstpointer ap, gconstpointer bp)
358{
359 const struct tb_tc *a = ap;
360 const struct tb_tc *b = bp;
361
362 /*
363 * When both sizes are set, we know this isn't a lookup.
364 * This is the most likely case: every TB must be inserted; lookups
365 * are a lot less frequent.
366 */
367 if (likely(a->size && b->size)) {
368 if (a->ptr > b->ptr) {
369 return 1;
370 } else if (a->ptr < b->ptr) {
371 return -1;
372 }
373 /* a->ptr == b->ptr should happen only on deletions */
374 g_assert(a->size == b->size);
375 return 0;
376 }
377 /*
378 * All lookups have either .size field set to 0.
379 * From the glib sources we see that @ap is always the lookup key. However
380 * the docs provide no guarantee, so we just mark this case as likely.
381 */
382 if (likely(a->size == 0)) {
383 return ptr_cmp_tb_tc(a->ptr, b);
384 }
385 return ptr_cmp_tb_tc(b->ptr, a);
386}
387
388static void tcg_region_trees_init(void)
389{
390 size_t i;
391
392 tree_size = ROUND_UP(sizeof(struct tcg_region_tree), qemu_dcache_linesize);
393 region_trees = qemu_memalign(qemu_dcache_linesize, region.n * tree_size);
394 for (i = 0; i < region.n; i++) {
395 struct tcg_region_tree *rt = region_trees + i * tree_size;
396
397 qemu_mutex_init(&rt->lock);
398 rt->tree = g_tree_new(tb_tc_cmp);
399 }
400}
401
402static struct tcg_region_tree *tc_ptr_to_region_tree(void *p)
403{
404 size_t region_idx;
405
406 if (p < region.start_aligned) {
407 region_idx = 0;
408 } else {
409 ptrdiff_t offset = p - region.start_aligned;
410
411 if (offset > region.stride * (region.n - 1)) {
412 region_idx = region.n - 1;
413 } else {
414 region_idx = offset / region.stride;
415 }
416 }
417 return region_trees + region_idx * tree_size;
418}
419
420void tcg_tb_insert(TranslationBlock *tb)
421{
422 struct tcg_region_tree *rt = tc_ptr_to_region_tree(tb->tc.ptr);
423
424 qemu_mutex_lock(&rt->lock);
425 g_tree_insert(rt->tree, &tb->tc, tb);
426 qemu_mutex_unlock(&rt->lock);
427}
428
429void tcg_tb_remove(TranslationBlock *tb)
430{
431 struct tcg_region_tree *rt = tc_ptr_to_region_tree(tb->tc.ptr);
432
433 qemu_mutex_lock(&rt->lock);
434 g_tree_remove(rt->tree, &tb->tc);
435 qemu_mutex_unlock(&rt->lock);
436}
437
438/*
439 * Find the TB 'tb' such that
440 * tb->tc.ptr <= tc_ptr < tb->tc.ptr + tb->tc.size
441 * Return NULL if not found.
442 */
443TranslationBlock *tcg_tb_lookup(uintptr_t tc_ptr)
444{
445 struct tcg_region_tree *rt = tc_ptr_to_region_tree((void *)tc_ptr);
446 TranslationBlock *tb;
447 struct tb_tc s = { .ptr = (void *)tc_ptr };
448
449 qemu_mutex_lock(&rt->lock);
450 tb = g_tree_lookup(rt->tree, &s);
451 qemu_mutex_unlock(&rt->lock);
452 return tb;
453}
454
455static void tcg_region_tree_lock_all(void)
456{
457 size_t i;
458
459 for (i = 0; i < region.n; i++) {
460 struct tcg_region_tree *rt = region_trees + i * tree_size;
461
462 qemu_mutex_lock(&rt->lock);
463 }
464}
465
466static void tcg_region_tree_unlock_all(void)
467{
468 size_t i;
469
470 for (i = 0; i < region.n; i++) {
471 struct tcg_region_tree *rt = region_trees + i * tree_size;
472
473 qemu_mutex_unlock(&rt->lock);
474 }
475}
476
477void tcg_tb_foreach(GTraverseFunc func, gpointer user_data)
478{
479 size_t i;
480
481 tcg_region_tree_lock_all();
482 for (i = 0; i < region.n; i++) {
483 struct tcg_region_tree *rt = region_trees + i * tree_size;
484
485 g_tree_foreach(rt->tree, func, user_data);
486 }
487 tcg_region_tree_unlock_all();
488}
489
490size_t tcg_nb_tbs(void)
491{
492 size_t nb_tbs = 0;
493 size_t i;
494
495 tcg_region_tree_lock_all();
496 for (i = 0; i < region.n; i++) {
497 struct tcg_region_tree *rt = region_trees + i * tree_size;
498
499 nb_tbs += g_tree_nnodes(rt->tree);
500 }
501 tcg_region_tree_unlock_all();
502 return nb_tbs;
503}
504
505static void tcg_region_tree_reset_all(void)
506{
507 size_t i;
508
509 tcg_region_tree_lock_all();
510 for (i = 0; i < region.n; i++) {
511 struct tcg_region_tree *rt = region_trees + i * tree_size;
512
513 /* Increment the refcount first so that destroy acts as a reset */
514 g_tree_ref(rt->tree);
515 g_tree_destroy(rt->tree);
516 }
517 tcg_region_tree_unlock_all();
518}
519
e8feb96f
EC
520static void tcg_region_bounds(size_t curr_region, void **pstart, void **pend)
521{
522 void *start, *end;
523
524 start = region.start_aligned + curr_region * region.stride;
525 end = start + region.size;
526
527 if (curr_region == 0) {
528 start = region.start;
529 }
530 if (curr_region == region.n - 1) {
531 end = region.end;
532 }
533
534 *pstart = start;
535 *pend = end;
536}
537
538static void tcg_region_assign(TCGContext *s, size_t curr_region)
539{
540 void *start, *end;
541
542 tcg_region_bounds(curr_region, &start, &end);
543
544 s->code_gen_buffer = start;
545 s->code_gen_ptr = start;
546 s->code_gen_buffer_size = end - start;
547 s->code_gen_highwater = end - TCG_HIGHWATER;
548}
549
550static bool tcg_region_alloc__locked(TCGContext *s)
551{
552 if (region.current == region.n) {
553 return true;
554 }
555 tcg_region_assign(s, region.current);
556 region.current++;
557 return false;
558}
559
560/*
561 * Request a new region once the one in use has filled up.
562 * Returns true on error.
563 */
564static bool tcg_region_alloc(TCGContext *s)
565{
566 bool err;
567 /* read the region size now; alloc__locked will overwrite it on success */
568 size_t size_full = s->code_gen_buffer_size;
569
570 qemu_mutex_lock(&region.lock);
571 err = tcg_region_alloc__locked(s);
572 if (!err) {
573 region.agg_size_full += size_full - TCG_HIGHWATER;
574 }
575 qemu_mutex_unlock(&region.lock);
576 return err;
577}
578
579/*
580 * Perform a context's first region allocation.
581 * This function does _not_ increment region.agg_size_full.
582 */
583static inline bool tcg_region_initial_alloc__locked(TCGContext *s)
584{
585 return tcg_region_alloc__locked(s);
586}
587
588/* Call from a safe-work context */
589void tcg_region_reset_all(void)
590{
3468b59e 591 unsigned int n_ctxs = atomic_read(&n_tcg_ctxs);
e8feb96f
EC
592 unsigned int i;
593
594 qemu_mutex_lock(&region.lock);
595 region.current = 0;
596 region.agg_size_full = 0;
597
3468b59e
EC
598 for (i = 0; i < n_ctxs; i++) {
599 TCGContext *s = atomic_read(&tcg_ctxs[i]);
600 bool err = tcg_region_initial_alloc__locked(s);
e8feb96f
EC
601
602 g_assert(!err);
603 }
604 qemu_mutex_unlock(&region.lock);
be2cdc5e
EC
605
606 tcg_region_tree_reset_all();
e8feb96f
EC
607}
608
3468b59e
EC
609#ifdef CONFIG_USER_ONLY
610static size_t tcg_n_regions(void)
611{
612 return 1;
613}
614#else
615/*
616 * It is likely that some vCPUs will translate more code than others, so we
617 * first try to set more regions than max_cpus, with those regions being of
618 * reasonable size. If that's not possible we make do by evenly dividing
619 * the code_gen_buffer among the vCPUs.
620 */
621static size_t tcg_n_regions(void)
622{
623 size_t i;
624
625 /* Use a single region if all we have is one vCPU thread */
5cc8767d
LX
626#if !defined(CONFIG_USER_ONLY)
627 MachineState *ms = MACHINE(qdev_get_machine());
628 unsigned int max_cpus = ms->smp.max_cpus;
629#endif
3468b59e
EC
630 if (max_cpus == 1 || !qemu_tcg_mttcg_enabled()) {
631 return 1;
632 }
633
634 /* Try to have more regions than max_cpus, with each region being >= 2 MB */
635 for (i = 8; i > 0; i--) {
636 size_t regions_per_thread = i;
637 size_t region_size;
638
639 region_size = tcg_init_ctx.code_gen_buffer_size;
640 region_size /= max_cpus * regions_per_thread;
641
642 if (region_size >= 2 * 1024u * 1024) {
643 return max_cpus * regions_per_thread;
644 }
645 }
646 /* If we can't, then just allocate one region per vCPU thread */
647 return max_cpus;
648}
649#endif
650
e8feb96f
EC
651/*
652 * Initializes region partitioning.
653 *
654 * Called at init time from the parent thread (i.e. the one calling
655 * tcg_context_init), after the target's TCG globals have been set.
3468b59e
EC
656 *
657 * Region partitioning works by splitting code_gen_buffer into separate regions,
658 * and then assigning regions to TCG threads so that the threads can translate
659 * code in parallel without synchronization.
660 *
661 * In softmmu the number of TCG threads is bounded by max_cpus, so we use at
662 * least max_cpus regions in MTTCG. In !MTTCG we use a single region.
663 * Note that the TCG options from the command-line (i.e. -accel accel=tcg,[...])
664 * must have been parsed before calling this function, since it calls
665 * qemu_tcg_mttcg_enabled().
666 *
667 * In user-mode we use a single region. Having multiple regions in user-mode
668 * is not supported, because the number of vCPU threads (recall that each thread
669 * spawned by the guest corresponds to a vCPU thread) is only bounded by the
670 * OS, and usually this number is huge (tens of thousands is not uncommon).
671 * Thus, given this large bound on the number of vCPU threads and the fact
672 * that code_gen_buffer is allocated at compile-time, we cannot guarantee
673 * that the availability of at least one region per vCPU thread.
674 *
675 * However, this user-mode limitation is unlikely to be a significant problem
676 * in practice. Multi-threaded guests share most if not all of their translated
677 * code, which makes parallel code generation less appealing than in softmmu.
e8feb96f
EC
678 */
679void tcg_region_init(void)
680{
681 void *buf = tcg_init_ctx.code_gen_buffer;
682 void *aligned;
683 size_t size = tcg_init_ctx.code_gen_buffer_size;
684 size_t page_size = qemu_real_host_page_size;
685 size_t region_size;
686 size_t n_regions;
687 size_t i;
688
3468b59e 689 n_regions = tcg_n_regions();
e8feb96f
EC
690
691 /* The first region will be 'aligned - buf' bytes larger than the others */
692 aligned = QEMU_ALIGN_PTR_UP(buf, page_size);
693 g_assert(aligned < tcg_init_ctx.code_gen_buffer + size);
694 /*
695 * Make region_size a multiple of page_size, using aligned as the start.
696 * As a result of this we might end up with a few extra pages at the end of
697 * the buffer; we will assign those to the last region.
698 */
699 region_size = (size - (aligned - buf)) / n_regions;
700 region_size = QEMU_ALIGN_DOWN(region_size, page_size);
701
702 /* A region must have at least 2 pages; one code, one guard */
703 g_assert(region_size >= 2 * page_size);
704
705 /* init the region struct */
706 qemu_mutex_init(&region.lock);
707 region.n = n_regions;
708 region.size = region_size - page_size;
709 region.stride = region_size;
710 region.start = buf;
711 region.start_aligned = aligned;
712 /* page-align the end, since its last page will be a guard page */
713 region.end = QEMU_ALIGN_PTR_DOWN(buf + size, page_size);
714 /* account for that last guard page */
715 region.end -= page_size;
716
717 /* set guard pages */
718 for (i = 0; i < region.n; i++) {
719 void *start, *end;
720 int rc;
721
722 tcg_region_bounds(i, &start, &end);
723 rc = qemu_mprotect_none(end, page_size);
724 g_assert(!rc);
725 }
726
be2cdc5e
EC
727 tcg_region_trees_init();
728
3468b59e
EC
729 /* In user-mode we support only one ctx, so do the initial allocation now */
730#ifdef CONFIG_USER_ONLY
e8feb96f
EC
731 {
732 bool err = tcg_region_initial_alloc__locked(tcg_ctx);
733
734 g_assert(!err);
735 }
3468b59e
EC
736#endif
737}
738
739/*
740 * All TCG threads except the parent (i.e. the one that called tcg_context_init
741 * and registered the target's TCG globals) must register with this function
742 * before initiating translation.
743 *
744 * In user-mode we just point tcg_ctx to tcg_init_ctx. See the documentation
745 * of tcg_region_init() for the reasoning behind this.
746 *
747 * In softmmu each caller registers its context in tcg_ctxs[]. Note that in
748 * softmmu tcg_ctxs[] does not track tcg_ctx_init, since the initial context
749 * is not used anymore for translation once this function is called.
750 *
751 * Not tracking tcg_init_ctx in tcg_ctxs[] in softmmu keeps code that iterates
752 * over the array (e.g. tcg_code_size() the same for both softmmu and user-mode.
753 */
754#ifdef CONFIG_USER_ONLY
755void tcg_register_thread(void)
756{
757 tcg_ctx = &tcg_init_ctx;
758}
759#else
760void tcg_register_thread(void)
761{
5cc8767d 762 MachineState *ms = MACHINE(qdev_get_machine());
3468b59e
EC
763 TCGContext *s = g_malloc(sizeof(*s));
764 unsigned int i, n;
765 bool err;
766
767 *s = tcg_init_ctx;
768
769 /* Relink mem_base. */
770 for (i = 0, n = tcg_init_ctx.nb_globals; i < n; ++i) {
771 if (tcg_init_ctx.temps[i].mem_base) {
772 ptrdiff_t b = tcg_init_ctx.temps[i].mem_base - tcg_init_ctx.temps;
773 tcg_debug_assert(b >= 0 && b < n);
774 s->temps[i].mem_base = &s->temps[b];
775 }
776 }
777
778 /* Claim an entry in tcg_ctxs */
779 n = atomic_fetch_inc(&n_tcg_ctxs);
5cc8767d 780 g_assert(n < ms->smp.max_cpus);
3468b59e
EC
781 atomic_set(&tcg_ctxs[n], s);
782
783 tcg_ctx = s;
784 qemu_mutex_lock(&region.lock);
785 err = tcg_region_initial_alloc__locked(tcg_ctx);
786 g_assert(!err);
787 qemu_mutex_unlock(&region.lock);
e8feb96f 788}
3468b59e 789#endif /* !CONFIG_USER_ONLY */
e8feb96f
EC
790
791/*
792 * Returns the size (in bytes) of all translated code (i.e. from all regions)
793 * currently in the cache.
794 * See also: tcg_code_capacity()
795 * Do not confuse with tcg_current_code_size(); that one applies to a single
796 * TCG context.
797 */
798size_t tcg_code_size(void)
799{
3468b59e 800 unsigned int n_ctxs = atomic_read(&n_tcg_ctxs);
e8feb96f
EC
801 unsigned int i;
802 size_t total;
803
804 qemu_mutex_lock(&region.lock);
805 total = region.agg_size_full;
3468b59e
EC
806 for (i = 0; i < n_ctxs; i++) {
807 const TCGContext *s = atomic_read(&tcg_ctxs[i]);
e8feb96f
EC
808 size_t size;
809
810 size = atomic_read(&s->code_gen_ptr) - s->code_gen_buffer;
811 g_assert(size <= s->code_gen_buffer_size);
812 total += size;
813 }
814 qemu_mutex_unlock(&region.lock);
815 return total;
816}
817
818/*
819 * Returns the code capacity (in bytes) of the entire cache, i.e. including all
820 * regions.
821 * See also: tcg_code_size()
822 */
823size_t tcg_code_capacity(void)
824{
825 size_t guard_size, capacity;
826
827 /* no need for synchronization; these variables are set at init time */
828 guard_size = region.stride - region.size;
829 capacity = region.end + guard_size - region.start;
830 capacity -= region.n * (guard_size + TCG_HIGHWATER);
831 return capacity;
832}
833
128ed227
EC
834size_t tcg_tb_phys_invalidate_count(void)
835{
836 unsigned int n_ctxs = atomic_read(&n_tcg_ctxs);
837 unsigned int i;
838 size_t total = 0;
839
840 for (i = 0; i < n_ctxs; i++) {
841 const TCGContext *s = atomic_read(&tcg_ctxs[i]);
842
843 total += atomic_read(&s->tb_phys_invalidate_count);
844 }
845 return total;
846}
847
c896fe29
FB
848/* pool based memory allocation */
849void *tcg_malloc_internal(TCGContext *s, int size)
850{
851 TCGPool *p;
852 int pool_size;
853
854 if (size > TCG_POOL_CHUNK_SIZE) {
855 /* big malloc: insert a new pool (XXX: could optimize) */
7267c094 856 p = g_malloc(sizeof(TCGPool) + size);
c896fe29 857 p->size = size;
4055299e
KB
858 p->next = s->pool_first_large;
859 s->pool_first_large = p;
860 return p->data;
c896fe29
FB
861 } else {
862 p = s->pool_current;
863 if (!p) {
864 p = s->pool_first;
865 if (!p)
866 goto new_pool;
867 } else {
868 if (!p->next) {
869 new_pool:
870 pool_size = TCG_POOL_CHUNK_SIZE;
7267c094 871 p = g_malloc(sizeof(TCGPool) + pool_size);
c896fe29
FB
872 p->size = pool_size;
873 p->next = NULL;
874 if (s->pool_current)
875 s->pool_current->next = p;
876 else
877 s->pool_first = p;
878 } else {
879 p = p->next;
880 }
881 }
882 }
883 s->pool_current = p;
884 s->pool_cur = p->data + size;
885 s->pool_end = p->data + p->size;
886 return p->data;
887}
888
889void tcg_pool_reset(TCGContext *s)
890{
4055299e
KB
891 TCGPool *p, *t;
892 for (p = s->pool_first_large; p; p = t) {
893 t = p->next;
894 g_free(p);
895 }
896 s->pool_first_large = NULL;
c896fe29
FB
897 s->pool_cur = s->pool_end = NULL;
898 s->pool_current = NULL;
899}
900
100b5e01
RH
901typedef struct TCGHelperInfo {
902 void *func;
903 const char *name;
afb49896
RH
904 unsigned flags;
905 unsigned sizemask;
100b5e01
RH
906} TCGHelperInfo;
907
2ef6175a
RH
908#include "exec/helper-proto.h"
909
100b5e01 910static const TCGHelperInfo all_helpers[] = {
2ef6175a 911#include "exec/helper-tcg.h"
100b5e01 912};
619205fd 913static GHashTable *helper_table;
100b5e01 914
91478cef 915static int indirect_reg_alloc_order[ARRAY_SIZE(tcg_target_reg_alloc_order)];
f69d277e 916static void process_op_defs(TCGContext *s);
1c2adb95
RH
917static TCGTemp *tcg_global_reg_new_internal(TCGContext *s, TCGType type,
918 TCGReg reg, const char *name);
91478cef 919
c896fe29
FB
920void tcg_context_init(TCGContext *s)
921{
100b5e01 922 int op, total_args, n, i;
c896fe29
FB
923 TCGOpDef *def;
924 TCGArgConstraint *args_ct;
925 int *sorted_args;
1c2adb95 926 TCGTemp *ts;
c896fe29
FB
927
928 memset(s, 0, sizeof(*s));
c896fe29 929 s->nb_globals = 0;
c70fbf0a 930
c896fe29
FB
931 /* Count total number of arguments and allocate the corresponding
932 space */
933 total_args = 0;
934 for(op = 0; op < NB_OPS; op++) {
935 def = &tcg_op_defs[op];
936 n = def->nb_iargs + def->nb_oargs;
937 total_args += n;
938 }
939
7267c094
AL
940 args_ct = g_malloc(sizeof(TCGArgConstraint) * total_args);
941 sorted_args = g_malloc(sizeof(int) * total_args);
c896fe29
FB
942
943 for(op = 0; op < NB_OPS; op++) {
944 def = &tcg_op_defs[op];
945 def->args_ct = args_ct;
946 def->sorted_args = sorted_args;
947 n = def->nb_iargs + def->nb_oargs;
948 sorted_args += n;
949 args_ct += n;
950 }
5cd8f621
RH
951
952 /* Register helpers. */
84fd9dd3 953 /* Use g_direct_hash/equal for direct pointer comparisons on func. */
619205fd 954 helper_table = g_hash_table_new(NULL, NULL);
84fd9dd3 955
100b5e01 956 for (i = 0; i < ARRAY_SIZE(all_helpers); ++i) {
84fd9dd3 957 g_hash_table_insert(helper_table, (gpointer)all_helpers[i].func,
72866e82 958 (gpointer)&all_helpers[i]);
100b5e01 959 }
5cd8f621 960
c896fe29 961 tcg_target_init(s);
f69d277e 962 process_op_defs(s);
91478cef
RH
963
964 /* Reverse the order of the saved registers, assuming they're all at
965 the start of tcg_target_reg_alloc_order. */
966 for (n = 0; n < ARRAY_SIZE(tcg_target_reg_alloc_order); ++n) {
967 int r = tcg_target_reg_alloc_order[n];
968 if (tcg_regset_test_reg(tcg_target_call_clobber_regs, r)) {
969 break;
970 }
971 }
972 for (i = 0; i < n; ++i) {
973 indirect_reg_alloc_order[i] = tcg_target_reg_alloc_order[n - 1 - i];
974 }
975 for (; i < ARRAY_SIZE(tcg_target_reg_alloc_order); ++i) {
976 indirect_reg_alloc_order[i] = tcg_target_reg_alloc_order[i];
977 }
b1311c4a
EC
978
979 tcg_ctx = s;
3468b59e
EC
980 /*
981 * In user-mode we simply share the init context among threads, since we
982 * use a single region. See the documentation tcg_region_init() for the
983 * reasoning behind this.
984 * In softmmu we will have at most max_cpus TCG threads.
985 */
986#ifdef CONFIG_USER_ONLY
df2cce29
EC
987 tcg_ctxs = &tcg_ctx;
988 n_tcg_ctxs = 1;
3468b59e 989#else
5cc8767d
LX
990 MachineState *ms = MACHINE(qdev_get_machine());
991 unsigned int max_cpus = ms->smp.max_cpus;
3468b59e
EC
992 tcg_ctxs = g_new(TCGContext *, max_cpus);
993#endif
1c2adb95
RH
994
995 tcg_debug_assert(!tcg_regset_test_reg(s->reserved_regs, TCG_AREG0));
996 ts = tcg_global_reg_new_internal(s, TCG_TYPE_PTR, TCG_AREG0, "env");
997 cpu_env = temp_tcgv_ptr(ts);
9002ec79 998}
b03cce8e 999
6e3b2bfd
EC
1000/*
1001 * Allocate TBs right before their corresponding translated code, making
1002 * sure that TBs and code are on different cache lines.
1003 */
1004TranslationBlock *tcg_tb_alloc(TCGContext *s)
1005{
1006 uintptr_t align = qemu_icache_linesize;
1007 TranslationBlock *tb;
1008 void *next;
1009
e8feb96f 1010 retry:
6e3b2bfd
EC
1011 tb = (void *)ROUND_UP((uintptr_t)s->code_gen_ptr, align);
1012 next = (void *)ROUND_UP((uintptr_t)(tb + 1), align);
1013
1014 if (unlikely(next > s->code_gen_highwater)) {
e8feb96f
EC
1015 if (tcg_region_alloc(s)) {
1016 return NULL;
1017 }
1018 goto retry;
6e3b2bfd 1019 }
e8feb96f 1020 atomic_set(&s->code_gen_ptr, next);
57a26946 1021 s->data_gen_ptr = NULL;
6e3b2bfd
EC
1022 return tb;
1023}
1024
9002ec79
RH
1025void tcg_prologue_init(TCGContext *s)
1026{
8163b749
RH
1027 size_t prologue_size, total_size;
1028 void *buf0, *buf1;
1029
1030 /* Put the prologue at the beginning of code_gen_buffer. */
1031 buf0 = s->code_gen_buffer;
5b38ee31 1032 total_size = s->code_gen_buffer_size;
8163b749
RH
1033 s->code_ptr = buf0;
1034 s->code_buf = buf0;
5b38ee31 1035 s->data_gen_ptr = NULL;
8163b749
RH
1036 s->code_gen_prologue = buf0;
1037
5b38ee31
RH
1038 /* Compute a high-water mark, at which we voluntarily flush the buffer
1039 and start over. The size here is arbitrary, significantly larger
1040 than we expect the code generation for any one opcode to require. */
1041 s->code_gen_highwater = s->code_gen_buffer + (total_size - TCG_HIGHWATER);
1042
1043#ifdef TCG_TARGET_NEED_POOL_LABELS
1044 s->pool_labels = NULL;
1045#endif
1046
8163b749 1047 /* Generate the prologue. */
b03cce8e 1048 tcg_target_qemu_prologue(s);
5b38ee31
RH
1049
1050#ifdef TCG_TARGET_NEED_POOL_LABELS
1051 /* Allow the prologue to put e.g. guest_base into a pool entry. */
1052 {
1768987b
RH
1053 int result = tcg_out_pool_finalize(s);
1054 tcg_debug_assert(result == 0);
5b38ee31
RH
1055 }
1056#endif
1057
8163b749
RH
1058 buf1 = s->code_ptr;
1059 flush_icache_range((uintptr_t)buf0, (uintptr_t)buf1);
1060
1061 /* Deduct the prologue from the buffer. */
1062 prologue_size = tcg_current_code_size(s);
1063 s->code_gen_ptr = buf1;
1064 s->code_gen_buffer = buf1;
1065 s->code_buf = buf1;
5b38ee31 1066 total_size -= prologue_size;
8163b749
RH
1067 s->code_gen_buffer_size = total_size;
1068
8163b749 1069 tcg_register_jit(s->code_gen_buffer, total_size);
d6b64b2b
RH
1070
1071#ifdef DEBUG_DISAS
1072 if (qemu_loglevel_mask(CPU_LOG_TB_OUT_ASM)) {
1ee73216 1073 qemu_log_lock();
8163b749 1074 qemu_log("PROLOGUE: [size=%zu]\n", prologue_size);
5b38ee31
RH
1075 if (s->data_gen_ptr) {
1076 size_t code_size = s->data_gen_ptr - buf0;
1077 size_t data_size = prologue_size - code_size;
1078 size_t i;
1079
1080 log_disas(buf0, code_size);
1081
1082 for (i = 0; i < data_size; i += sizeof(tcg_target_ulong)) {
1083 if (sizeof(tcg_target_ulong) == 8) {
1084 qemu_log("0x%08" PRIxPTR ": .quad 0x%016" PRIx64 "\n",
1085 (uintptr_t)s->data_gen_ptr + i,
1086 *(uint64_t *)(s->data_gen_ptr + i));
1087 } else {
1088 qemu_log("0x%08" PRIxPTR ": .long 0x%08x\n",
1089 (uintptr_t)s->data_gen_ptr + i,
1090 *(uint32_t *)(s->data_gen_ptr + i));
1091 }
1092 }
1093 } else {
1094 log_disas(buf0, prologue_size);
1095 }
d6b64b2b
RH
1096 qemu_log("\n");
1097 qemu_log_flush();
1ee73216 1098 qemu_log_unlock();
d6b64b2b
RH
1099 }
1100#endif
cedbcb01
EC
1101
1102 /* Assert that goto_ptr is implemented completely. */
1103 if (TCG_TARGET_HAS_goto_ptr) {
1104 tcg_debug_assert(s->code_gen_epilogue != NULL);
1105 }
c896fe29
FB
1106}
1107
c896fe29
FB
1108void tcg_func_start(TCGContext *s)
1109{
1110 tcg_pool_reset(s);
1111 s->nb_temps = s->nb_globals;
0ec9eabc
RH
1112
1113 /* No temps have been previously allocated for size or locality. */
1114 memset(s->free_temps, 0, sizeof(s->free_temps));
1115
abebf925 1116 s->nb_ops = 0;
c896fe29
FB
1117 s->nb_labels = 0;
1118 s->current_frame_offset = s->frame_start;
1119
0a209d4b
RH
1120#ifdef CONFIG_DEBUG_TCG
1121 s->goto_tb_issue_mask = 0;
1122#endif
1123
15fa08f8
RH
1124 QTAILQ_INIT(&s->ops);
1125 QTAILQ_INIT(&s->free_ops);
bef16ab4 1126 QSIMPLEQ_INIT(&s->labels);
c896fe29
FB
1127}
1128
7ca4b752
RH
1129static inline TCGTemp *tcg_temp_alloc(TCGContext *s)
1130{
1131 int n = s->nb_temps++;
1132 tcg_debug_assert(n < TCG_MAX_TEMPS);
1133 return memset(&s->temps[n], 0, sizeof(TCGTemp));
1134}
1135
1136static inline TCGTemp *tcg_global_alloc(TCGContext *s)
1137{
fa477d25
RH
1138 TCGTemp *ts;
1139
7ca4b752
RH
1140 tcg_debug_assert(s->nb_globals == s->nb_temps);
1141 s->nb_globals++;
fa477d25
RH
1142 ts = tcg_temp_alloc(s);
1143 ts->temp_global = 1;
1144
1145 return ts;
c896fe29
FB
1146}
1147
085272b3
RH
1148static TCGTemp *tcg_global_reg_new_internal(TCGContext *s, TCGType type,
1149 TCGReg reg, const char *name)
c896fe29 1150{
c896fe29 1151 TCGTemp *ts;
c896fe29 1152
b3a62939 1153 if (TCG_TARGET_REG_BITS == 32 && type != TCG_TYPE_I32) {
c896fe29 1154 tcg_abort();
b3a62939 1155 }
7ca4b752
RH
1156
1157 ts = tcg_global_alloc(s);
c896fe29
FB
1158 ts->base_type = type;
1159 ts->type = type;
1160 ts->fixed_reg = 1;
1161 ts->reg = reg;
c896fe29 1162 ts->name = name;
c896fe29 1163 tcg_regset_set_reg(s->reserved_regs, reg);
7ca4b752 1164
085272b3 1165 return ts;
a7812ae4
PB
1166}
1167
b6638662 1168void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size)
b3a62939 1169{
b3a62939
RH
1170 s->frame_start = start;
1171 s->frame_end = start + size;
085272b3
RH
1172 s->frame_temp
1173 = tcg_global_reg_new_internal(s, TCG_TYPE_PTR, reg, "_frame");
b3a62939
RH
1174}
1175
085272b3
RH
1176TCGTemp *tcg_global_mem_new_internal(TCGType type, TCGv_ptr base,
1177 intptr_t offset, const char *name)
c896fe29 1178{
b1311c4a 1179 TCGContext *s = tcg_ctx;
dc41aa7d 1180 TCGTemp *base_ts = tcgv_ptr_temp(base);
7ca4b752 1181 TCGTemp *ts = tcg_global_alloc(s);
b3915dbb 1182 int indirect_reg = 0, bigendian = 0;
7ca4b752
RH
1183#ifdef HOST_WORDS_BIGENDIAN
1184 bigendian = 1;
1185#endif
c896fe29 1186
b3915dbb 1187 if (!base_ts->fixed_reg) {
5a18407f
RH
1188 /* We do not support double-indirect registers. */
1189 tcg_debug_assert(!base_ts->indirect_reg);
b3915dbb 1190 base_ts->indirect_base = 1;
5a18407f
RH
1191 s->nb_indirects += (TCG_TARGET_REG_BITS == 32 && type == TCG_TYPE_I64
1192 ? 2 : 1);
1193 indirect_reg = 1;
b3915dbb
RH
1194 }
1195
7ca4b752
RH
1196 if (TCG_TARGET_REG_BITS == 32 && type == TCG_TYPE_I64) {
1197 TCGTemp *ts2 = tcg_global_alloc(s);
c896fe29 1198 char buf[64];
7ca4b752
RH
1199
1200 ts->base_type = TCG_TYPE_I64;
c896fe29 1201 ts->type = TCG_TYPE_I32;
b3915dbb 1202 ts->indirect_reg = indirect_reg;
c896fe29 1203 ts->mem_allocated = 1;
b3a62939 1204 ts->mem_base = base_ts;
7ca4b752 1205 ts->mem_offset = offset + bigendian * 4;
c896fe29
FB
1206 pstrcpy(buf, sizeof(buf), name);
1207 pstrcat(buf, sizeof(buf), "_0");
1208 ts->name = strdup(buf);
c896fe29 1209
7ca4b752
RH
1210 tcg_debug_assert(ts2 == ts + 1);
1211 ts2->base_type = TCG_TYPE_I64;
1212 ts2->type = TCG_TYPE_I32;
b3915dbb 1213 ts2->indirect_reg = indirect_reg;
7ca4b752
RH
1214 ts2->mem_allocated = 1;
1215 ts2->mem_base = base_ts;
1216 ts2->mem_offset = offset + (1 - bigendian) * 4;
c896fe29
FB
1217 pstrcpy(buf, sizeof(buf), name);
1218 pstrcat(buf, sizeof(buf), "_1");
120c1084 1219 ts2->name = strdup(buf);
7ca4b752 1220 } else {
c896fe29
FB
1221 ts->base_type = type;
1222 ts->type = type;
b3915dbb 1223 ts->indirect_reg = indirect_reg;
c896fe29 1224 ts->mem_allocated = 1;
b3a62939 1225 ts->mem_base = base_ts;
c896fe29 1226 ts->mem_offset = offset;
c896fe29 1227 ts->name = name;
c896fe29 1228 }
085272b3 1229 return ts;
a7812ae4
PB
1230}
1231
5bfa8034 1232TCGTemp *tcg_temp_new_internal(TCGType type, bool temp_local)
c896fe29 1233{
b1311c4a 1234 TCGContext *s = tcg_ctx;
c896fe29 1235 TCGTemp *ts;
641d5fbe 1236 int idx, k;
c896fe29 1237
0ec9eabc
RH
1238 k = type + (temp_local ? TCG_TYPE_COUNT : 0);
1239 idx = find_first_bit(s->free_temps[k].l, TCG_MAX_TEMPS);
1240 if (idx < TCG_MAX_TEMPS) {
1241 /* There is already an available temp with the right type. */
1242 clear_bit(idx, s->free_temps[k].l);
1243
e8996ee0 1244 ts = &s->temps[idx];
e8996ee0 1245 ts->temp_allocated = 1;
7ca4b752
RH
1246 tcg_debug_assert(ts->base_type == type);
1247 tcg_debug_assert(ts->temp_local == temp_local);
e8996ee0 1248 } else {
7ca4b752
RH
1249 ts = tcg_temp_alloc(s);
1250 if (TCG_TARGET_REG_BITS == 32 && type == TCG_TYPE_I64) {
1251 TCGTemp *ts2 = tcg_temp_alloc(s);
1252
f6aa2f7d 1253 ts->base_type = type;
e8996ee0
FB
1254 ts->type = TCG_TYPE_I32;
1255 ts->temp_allocated = 1;
641d5fbe 1256 ts->temp_local = temp_local;
7ca4b752
RH
1257
1258 tcg_debug_assert(ts2 == ts + 1);
1259 ts2->base_type = TCG_TYPE_I64;
1260 ts2->type = TCG_TYPE_I32;
1261 ts2->temp_allocated = 1;
1262 ts2->temp_local = temp_local;
1263 } else {
e8996ee0
FB
1264 ts->base_type = type;
1265 ts->type = type;
1266 ts->temp_allocated = 1;
641d5fbe 1267 ts->temp_local = temp_local;
e8996ee0 1268 }
c896fe29 1269 }
27bfd83c
PM
1270
1271#if defined(CONFIG_DEBUG_TCG)
1272 s->temps_in_use++;
1273#endif
085272b3 1274 return ts;
c896fe29
FB
1275}
1276
d2fd745f
RH
1277TCGv_vec tcg_temp_new_vec(TCGType type)
1278{
1279 TCGTemp *t;
1280
1281#ifdef CONFIG_DEBUG_TCG
1282 switch (type) {
1283 case TCG_TYPE_V64:
1284 assert(TCG_TARGET_HAS_v64);
1285 break;
1286 case TCG_TYPE_V128:
1287 assert(TCG_TARGET_HAS_v128);
1288 break;
1289 case TCG_TYPE_V256:
1290 assert(TCG_TARGET_HAS_v256);
1291 break;
1292 default:
1293 g_assert_not_reached();
1294 }
1295#endif
1296
1297 t = tcg_temp_new_internal(type, 0);
1298 return temp_tcgv_vec(t);
1299}
1300
1301/* Create a new temp of the same type as an existing temp. */
1302TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match)
1303{
1304 TCGTemp *t = tcgv_vec_temp(match);
1305
1306 tcg_debug_assert(t->temp_allocated != 0);
1307
1308 t = tcg_temp_new_internal(t->base_type, 0);
1309 return temp_tcgv_vec(t);
1310}
1311
5bfa8034 1312void tcg_temp_free_internal(TCGTemp *ts)
c896fe29 1313{
b1311c4a 1314 TCGContext *s = tcg_ctx;
085272b3 1315 int k, idx;
c896fe29 1316
27bfd83c
PM
1317#if defined(CONFIG_DEBUG_TCG)
1318 s->temps_in_use--;
1319 if (s->temps_in_use < 0) {
1320 fprintf(stderr, "More temporaries freed than allocated!\n");
1321 }
1322#endif
1323
085272b3 1324 tcg_debug_assert(ts->temp_global == 0);
eabb7b91 1325 tcg_debug_assert(ts->temp_allocated != 0);
e8996ee0 1326 ts->temp_allocated = 0;
0ec9eabc 1327
085272b3 1328 idx = temp_idx(ts);
18d13fa2 1329 k = ts->base_type + (ts->temp_local ? TCG_TYPE_COUNT : 0);
0ec9eabc 1330 set_bit(idx, s->free_temps[k].l);
c896fe29
FB
1331}
1332
a7812ae4 1333TCGv_i32 tcg_const_i32(int32_t val)
c896fe29 1334{
a7812ae4
PB
1335 TCGv_i32 t0;
1336 t0 = tcg_temp_new_i32();
e8996ee0
FB
1337 tcg_gen_movi_i32(t0, val);
1338 return t0;
1339}
c896fe29 1340
a7812ae4 1341TCGv_i64 tcg_const_i64(int64_t val)
e8996ee0 1342{
a7812ae4
PB
1343 TCGv_i64 t0;
1344 t0 = tcg_temp_new_i64();
e8996ee0
FB
1345 tcg_gen_movi_i64(t0, val);
1346 return t0;
c896fe29
FB
1347}
1348
a7812ae4 1349TCGv_i32 tcg_const_local_i32(int32_t val)
bdffd4a9 1350{
a7812ae4
PB
1351 TCGv_i32 t0;
1352 t0 = tcg_temp_local_new_i32();
bdffd4a9
AJ
1353 tcg_gen_movi_i32(t0, val);
1354 return t0;
1355}
1356
a7812ae4 1357TCGv_i64 tcg_const_local_i64(int64_t val)
bdffd4a9 1358{
a7812ae4
PB
1359 TCGv_i64 t0;
1360 t0 = tcg_temp_local_new_i64();
bdffd4a9
AJ
1361 tcg_gen_movi_i64(t0, val);
1362 return t0;
1363}
1364
27bfd83c
PM
1365#if defined(CONFIG_DEBUG_TCG)
1366void tcg_clear_temp_count(void)
1367{
b1311c4a 1368 TCGContext *s = tcg_ctx;
27bfd83c
PM
1369 s->temps_in_use = 0;
1370}
1371
1372int tcg_check_temp_count(void)
1373{
b1311c4a 1374 TCGContext *s = tcg_ctx;
27bfd83c
PM
1375 if (s->temps_in_use) {
1376 /* Clear the count so that we don't give another
1377 * warning immediately next time around.
1378 */
1379 s->temps_in_use = 0;
1380 return 1;
1381 }
1382 return 0;
1383}
1384#endif
1385
be0f34b5
RH
1386/* Return true if OP may appear in the opcode stream.
1387 Test the runtime variable that controls each opcode. */
1388bool tcg_op_supported(TCGOpcode op)
1389{
d2fd745f
RH
1390 const bool have_vec
1391 = TCG_TARGET_HAS_v64 | TCG_TARGET_HAS_v128 | TCG_TARGET_HAS_v256;
1392
be0f34b5
RH
1393 switch (op) {
1394 case INDEX_op_discard:
1395 case INDEX_op_set_label:
1396 case INDEX_op_call:
1397 case INDEX_op_br:
1398 case INDEX_op_mb:
1399 case INDEX_op_insn_start:
1400 case INDEX_op_exit_tb:
1401 case INDEX_op_goto_tb:
1402 case INDEX_op_qemu_ld_i32:
1403 case INDEX_op_qemu_st_i32:
1404 case INDEX_op_qemu_ld_i64:
1405 case INDEX_op_qemu_st_i64:
1406 return true;
1407
1408 case INDEX_op_goto_ptr:
1409 return TCG_TARGET_HAS_goto_ptr;
1410
1411 case INDEX_op_mov_i32:
1412 case INDEX_op_movi_i32:
1413 case INDEX_op_setcond_i32:
1414 case INDEX_op_brcond_i32:
1415 case INDEX_op_ld8u_i32:
1416 case INDEX_op_ld8s_i32:
1417 case INDEX_op_ld16u_i32:
1418 case INDEX_op_ld16s_i32:
1419 case INDEX_op_ld_i32:
1420 case INDEX_op_st8_i32:
1421 case INDEX_op_st16_i32:
1422 case INDEX_op_st_i32:
1423 case INDEX_op_add_i32:
1424 case INDEX_op_sub_i32:
1425 case INDEX_op_mul_i32:
1426 case INDEX_op_and_i32:
1427 case INDEX_op_or_i32:
1428 case INDEX_op_xor_i32:
1429 case INDEX_op_shl_i32:
1430 case INDEX_op_shr_i32:
1431 case INDEX_op_sar_i32:
1432 return true;
1433
1434 case INDEX_op_movcond_i32:
1435 return TCG_TARGET_HAS_movcond_i32;
1436 case INDEX_op_div_i32:
1437 case INDEX_op_divu_i32:
1438 return TCG_TARGET_HAS_div_i32;
1439 case INDEX_op_rem_i32:
1440 case INDEX_op_remu_i32:
1441 return TCG_TARGET_HAS_rem_i32;
1442 case INDEX_op_div2_i32:
1443 case INDEX_op_divu2_i32:
1444 return TCG_TARGET_HAS_div2_i32;
1445 case INDEX_op_rotl_i32:
1446 case INDEX_op_rotr_i32:
1447 return TCG_TARGET_HAS_rot_i32;
1448 case INDEX_op_deposit_i32:
1449 return TCG_TARGET_HAS_deposit_i32;
1450 case INDEX_op_extract_i32:
1451 return TCG_TARGET_HAS_extract_i32;
1452 case INDEX_op_sextract_i32:
1453 return TCG_TARGET_HAS_sextract_i32;
fce1296f
RH
1454 case INDEX_op_extract2_i32:
1455 return TCG_TARGET_HAS_extract2_i32;
be0f34b5
RH
1456 case INDEX_op_add2_i32:
1457 return TCG_TARGET_HAS_add2_i32;
1458 case INDEX_op_sub2_i32:
1459 return TCG_TARGET_HAS_sub2_i32;
1460 case INDEX_op_mulu2_i32:
1461 return TCG_TARGET_HAS_mulu2_i32;
1462 case INDEX_op_muls2_i32:
1463 return TCG_TARGET_HAS_muls2_i32;
1464 case INDEX_op_muluh_i32:
1465 return TCG_TARGET_HAS_muluh_i32;
1466 case INDEX_op_mulsh_i32:
1467 return TCG_TARGET_HAS_mulsh_i32;
1468 case INDEX_op_ext8s_i32:
1469 return TCG_TARGET_HAS_ext8s_i32;
1470 case INDEX_op_ext16s_i32:
1471 return TCG_TARGET_HAS_ext16s_i32;
1472 case INDEX_op_ext8u_i32:
1473 return TCG_TARGET_HAS_ext8u_i32;
1474 case INDEX_op_ext16u_i32:
1475 return TCG_TARGET_HAS_ext16u_i32;
1476 case INDEX_op_bswap16_i32:
1477 return TCG_TARGET_HAS_bswap16_i32;
1478 case INDEX_op_bswap32_i32:
1479 return TCG_TARGET_HAS_bswap32_i32;
1480 case INDEX_op_not_i32:
1481 return TCG_TARGET_HAS_not_i32;
1482 case INDEX_op_neg_i32:
1483 return TCG_TARGET_HAS_neg_i32;
1484 case INDEX_op_andc_i32:
1485 return TCG_TARGET_HAS_andc_i32;
1486 case INDEX_op_orc_i32:
1487 return TCG_TARGET_HAS_orc_i32;
1488 case INDEX_op_eqv_i32:
1489 return TCG_TARGET_HAS_eqv_i32;
1490 case INDEX_op_nand_i32:
1491 return TCG_TARGET_HAS_nand_i32;
1492 case INDEX_op_nor_i32:
1493 return TCG_TARGET_HAS_nor_i32;
1494 case INDEX_op_clz_i32:
1495 return TCG_TARGET_HAS_clz_i32;
1496 case INDEX_op_ctz_i32:
1497 return TCG_TARGET_HAS_ctz_i32;
1498 case INDEX_op_ctpop_i32:
1499 return TCG_TARGET_HAS_ctpop_i32;
1500
1501 case INDEX_op_brcond2_i32:
1502 case INDEX_op_setcond2_i32:
1503 return TCG_TARGET_REG_BITS == 32;
1504
1505 case INDEX_op_mov_i64:
1506 case INDEX_op_movi_i64:
1507 case INDEX_op_setcond_i64:
1508 case INDEX_op_brcond_i64:
1509 case INDEX_op_ld8u_i64:
1510 case INDEX_op_ld8s_i64:
1511 case INDEX_op_ld16u_i64:
1512 case INDEX_op_ld16s_i64:
1513 case INDEX_op_ld32u_i64:
1514 case INDEX_op_ld32s_i64:
1515 case INDEX_op_ld_i64:
1516 case INDEX_op_st8_i64:
1517 case INDEX_op_st16_i64:
1518 case INDEX_op_st32_i64:
1519 case INDEX_op_st_i64:
1520 case INDEX_op_add_i64:
1521 case INDEX_op_sub_i64:
1522 case INDEX_op_mul_i64:
1523 case INDEX_op_and_i64:
1524 case INDEX_op_or_i64:
1525 case INDEX_op_xor_i64:
1526 case INDEX_op_shl_i64:
1527 case INDEX_op_shr_i64:
1528 case INDEX_op_sar_i64:
1529 case INDEX_op_ext_i32_i64:
1530 case INDEX_op_extu_i32_i64:
1531 return TCG_TARGET_REG_BITS == 64;
1532
1533 case INDEX_op_movcond_i64:
1534 return TCG_TARGET_HAS_movcond_i64;
1535 case INDEX_op_div_i64:
1536 case INDEX_op_divu_i64:
1537 return TCG_TARGET_HAS_div_i64;
1538 case INDEX_op_rem_i64:
1539 case INDEX_op_remu_i64:
1540 return TCG_TARGET_HAS_rem_i64;
1541 case INDEX_op_div2_i64:
1542 case INDEX_op_divu2_i64:
1543 return TCG_TARGET_HAS_div2_i64;
1544 case INDEX_op_rotl_i64:
1545 case INDEX_op_rotr_i64:
1546 return TCG_TARGET_HAS_rot_i64;
1547 case INDEX_op_deposit_i64:
1548 return TCG_TARGET_HAS_deposit_i64;
1549 case INDEX_op_extract_i64:
1550 return TCG_TARGET_HAS_extract_i64;
1551 case INDEX_op_sextract_i64:
1552 return TCG_TARGET_HAS_sextract_i64;
fce1296f
RH
1553 case INDEX_op_extract2_i64:
1554 return TCG_TARGET_HAS_extract2_i64;
be0f34b5
RH
1555 case INDEX_op_extrl_i64_i32:
1556 return TCG_TARGET_HAS_extrl_i64_i32;
1557 case INDEX_op_extrh_i64_i32:
1558 return TCG_TARGET_HAS_extrh_i64_i32;
1559 case INDEX_op_ext8s_i64:
1560 return TCG_TARGET_HAS_ext8s_i64;
1561 case INDEX_op_ext16s_i64:
1562 return TCG_TARGET_HAS_ext16s_i64;
1563 case INDEX_op_ext32s_i64:
1564 return TCG_TARGET_HAS_ext32s_i64;
1565 case INDEX_op_ext8u_i64:
1566 return TCG_TARGET_HAS_ext8u_i64;
1567 case INDEX_op_ext16u_i64:
1568 return TCG_TARGET_HAS_ext16u_i64;
1569 case INDEX_op_ext32u_i64:
1570 return TCG_TARGET_HAS_ext32u_i64;
1571 case INDEX_op_bswap16_i64:
1572 return TCG_TARGET_HAS_bswap16_i64;
1573 case INDEX_op_bswap32_i64:
1574 return TCG_TARGET_HAS_bswap32_i64;
1575 case INDEX_op_bswap64_i64:
1576 return TCG_TARGET_HAS_bswap64_i64;
1577 case INDEX_op_not_i64:
1578 return TCG_TARGET_HAS_not_i64;
1579 case INDEX_op_neg_i64:
1580 return TCG_TARGET_HAS_neg_i64;
1581 case INDEX_op_andc_i64:
1582 return TCG_TARGET_HAS_andc_i64;
1583 case INDEX_op_orc_i64:
1584 return TCG_TARGET_HAS_orc_i64;
1585 case INDEX_op_eqv_i64:
1586 return TCG_TARGET_HAS_eqv_i64;
1587 case INDEX_op_nand_i64:
1588 return TCG_TARGET_HAS_nand_i64;
1589 case INDEX_op_nor_i64:
1590 return TCG_TARGET_HAS_nor_i64;
1591 case INDEX_op_clz_i64:
1592 return TCG_TARGET_HAS_clz_i64;
1593 case INDEX_op_ctz_i64:
1594 return TCG_TARGET_HAS_ctz_i64;
1595 case INDEX_op_ctpop_i64:
1596 return TCG_TARGET_HAS_ctpop_i64;
1597 case INDEX_op_add2_i64:
1598 return TCG_TARGET_HAS_add2_i64;
1599 case INDEX_op_sub2_i64:
1600 return TCG_TARGET_HAS_sub2_i64;
1601 case INDEX_op_mulu2_i64:
1602 return TCG_TARGET_HAS_mulu2_i64;
1603 case INDEX_op_muls2_i64:
1604 return TCG_TARGET_HAS_muls2_i64;
1605 case INDEX_op_muluh_i64:
1606 return TCG_TARGET_HAS_muluh_i64;
1607 case INDEX_op_mulsh_i64:
1608 return TCG_TARGET_HAS_mulsh_i64;
1609
d2fd745f
RH
1610 case INDEX_op_mov_vec:
1611 case INDEX_op_dup_vec:
1612 case INDEX_op_dupi_vec:
37ee55a0 1613 case INDEX_op_dupm_vec:
d2fd745f
RH
1614 case INDEX_op_ld_vec:
1615 case INDEX_op_st_vec:
1616 case INDEX_op_add_vec:
1617 case INDEX_op_sub_vec:
1618 case INDEX_op_and_vec:
1619 case INDEX_op_or_vec:
1620 case INDEX_op_xor_vec:
212be173 1621 case INDEX_op_cmp_vec:
d2fd745f
RH
1622 return have_vec;
1623 case INDEX_op_dup2_vec:
1624 return have_vec && TCG_TARGET_REG_BITS == 32;
1625 case INDEX_op_not_vec:
1626 return have_vec && TCG_TARGET_HAS_not_vec;
1627 case INDEX_op_neg_vec:
1628 return have_vec && TCG_TARGET_HAS_neg_vec;
bcefc902
RH
1629 case INDEX_op_abs_vec:
1630 return have_vec && TCG_TARGET_HAS_abs_vec;
d2fd745f
RH
1631 case INDEX_op_andc_vec:
1632 return have_vec && TCG_TARGET_HAS_andc_vec;
1633 case INDEX_op_orc_vec:
1634 return have_vec && TCG_TARGET_HAS_orc_vec;
3774030a
RH
1635 case INDEX_op_mul_vec:
1636 return have_vec && TCG_TARGET_HAS_mul_vec;
d0ec9796
RH
1637 case INDEX_op_shli_vec:
1638 case INDEX_op_shri_vec:
1639 case INDEX_op_sari_vec:
1640 return have_vec && TCG_TARGET_HAS_shi_vec;
1641 case INDEX_op_shls_vec:
1642 case INDEX_op_shrs_vec:
1643 case INDEX_op_sars_vec:
1644 return have_vec && TCG_TARGET_HAS_shs_vec;
1645 case INDEX_op_shlv_vec:
1646 case INDEX_op_shrv_vec:
1647 case INDEX_op_sarv_vec:
1648 return have_vec && TCG_TARGET_HAS_shv_vec;
8afaf050
RH
1649 case INDEX_op_ssadd_vec:
1650 case INDEX_op_usadd_vec:
1651 case INDEX_op_sssub_vec:
1652 case INDEX_op_ussub_vec:
1653 return have_vec && TCG_TARGET_HAS_sat_vec;
dd0a0fcd
RH
1654 case INDEX_op_smin_vec:
1655 case INDEX_op_umin_vec:
1656 case INDEX_op_smax_vec:
1657 case INDEX_op_umax_vec:
1658 return have_vec && TCG_TARGET_HAS_minmax_vec;
38dc1294
RH
1659 case INDEX_op_bitsel_vec:
1660 return have_vec && TCG_TARGET_HAS_bitsel_vec;
f75da298
RH
1661 case INDEX_op_cmpsel_vec:
1662 return have_vec && TCG_TARGET_HAS_cmpsel_vec;
d2fd745f 1663
db432672
RH
1664 default:
1665 tcg_debug_assert(op > INDEX_op_last_generic && op < NB_OPS);
1666 return true;
be0f34b5 1667 }
be0f34b5
RH
1668}
1669
39cf05d3
FB
1670/* Note: we convert the 64 bit args to 32 bit and do some alignment
1671 and endian swap. Maybe it would be better to do the alignment
1672 and endian swap in tcg_reg_alloc_call(). */
ae8b75dc 1673void tcg_gen_callN(void *func, TCGTemp *ret, int nargs, TCGTemp **args)
c896fe29 1674{
75e8b9b7 1675 int i, real_args, nb_rets, pi;
bbb8a1b4 1676 unsigned sizemask, flags;
afb49896 1677 TCGHelperInfo *info;
75e8b9b7 1678 TCGOp *op;
afb49896 1679
619205fd 1680 info = g_hash_table_lookup(helper_table, (gpointer)func);
bbb8a1b4
RH
1681 flags = info->flags;
1682 sizemask = info->sizemask;
2bece2c8 1683
34b1a49c
RH
1684#if defined(__sparc__) && !defined(__arch64__) \
1685 && !defined(CONFIG_TCG_INTERPRETER)
1686 /* We have 64-bit values in one register, but need to pass as two
1687 separate parameters. Split them. */
1688 int orig_sizemask = sizemask;
1689 int orig_nargs = nargs;
1690 TCGv_i64 retl, reth;
ae8b75dc 1691 TCGTemp *split_args[MAX_OPC_PARAM];
34b1a49c 1692
f764718d
RH
1693 retl = NULL;
1694 reth = NULL;
34b1a49c 1695 if (sizemask != 0) {
34b1a49c
RH
1696 for (i = real_args = 0; i < nargs; ++i) {
1697 int is_64bit = sizemask & (1 << (i+1)*2);
1698 if (is_64bit) {
085272b3 1699 TCGv_i64 orig = temp_tcgv_i64(args[i]);
34b1a49c
RH
1700 TCGv_i32 h = tcg_temp_new_i32();
1701 TCGv_i32 l = tcg_temp_new_i32();
1702 tcg_gen_extr_i64_i32(l, h, orig);
ae8b75dc
RH
1703 split_args[real_args++] = tcgv_i32_temp(h);
1704 split_args[real_args++] = tcgv_i32_temp(l);
34b1a49c
RH
1705 } else {
1706 split_args[real_args++] = args[i];
1707 }
1708 }
1709 nargs = real_args;
1710 args = split_args;
1711 sizemask = 0;
1712 }
1713#elif defined(TCG_TARGET_EXTEND_ARGS) && TCG_TARGET_REG_BITS == 64
2bece2c8
RH
1714 for (i = 0; i < nargs; ++i) {
1715 int is_64bit = sizemask & (1 << (i+1)*2);
1716 int is_signed = sizemask & (2 << (i+1)*2);
1717 if (!is_64bit) {
1718 TCGv_i64 temp = tcg_temp_new_i64();
085272b3 1719 TCGv_i64 orig = temp_tcgv_i64(args[i]);
2bece2c8
RH
1720 if (is_signed) {
1721 tcg_gen_ext32s_i64(temp, orig);
1722 } else {
1723 tcg_gen_ext32u_i64(temp, orig);
1724 }
ae8b75dc 1725 args[i] = tcgv_i64_temp(temp);
2bece2c8
RH
1726 }
1727 }
1728#endif /* TCG_TARGET_EXTEND_ARGS */
1729
15fa08f8 1730 op = tcg_emit_op(INDEX_op_call);
75e8b9b7
RH
1731
1732 pi = 0;
ae8b75dc 1733 if (ret != NULL) {
34b1a49c
RH
1734#if defined(__sparc__) && !defined(__arch64__) \
1735 && !defined(CONFIG_TCG_INTERPRETER)
1736 if (orig_sizemask & 1) {
1737 /* The 32-bit ABI is going to return the 64-bit value in
1738 the %o0/%o1 register pair. Prepare for this by using
1739 two return temporaries, and reassemble below. */
1740 retl = tcg_temp_new_i64();
1741 reth = tcg_temp_new_i64();
ae8b75dc
RH
1742 op->args[pi++] = tcgv_i64_arg(reth);
1743 op->args[pi++] = tcgv_i64_arg(retl);
34b1a49c
RH
1744 nb_rets = 2;
1745 } else {
ae8b75dc 1746 op->args[pi++] = temp_arg(ret);
34b1a49c
RH
1747 nb_rets = 1;
1748 }
1749#else
1750 if (TCG_TARGET_REG_BITS < 64 && (sizemask & 1)) {
02eb19d0 1751#ifdef HOST_WORDS_BIGENDIAN
ae8b75dc
RH
1752 op->args[pi++] = temp_arg(ret + 1);
1753 op->args[pi++] = temp_arg(ret);
39cf05d3 1754#else
ae8b75dc
RH
1755 op->args[pi++] = temp_arg(ret);
1756 op->args[pi++] = temp_arg(ret + 1);
39cf05d3 1757#endif
a7812ae4 1758 nb_rets = 2;
34b1a49c 1759 } else {
ae8b75dc 1760 op->args[pi++] = temp_arg(ret);
a7812ae4 1761 nb_rets = 1;
c896fe29 1762 }
34b1a49c 1763#endif
a7812ae4
PB
1764 } else {
1765 nb_rets = 0;
c896fe29 1766 }
cd9090aa 1767 TCGOP_CALLO(op) = nb_rets;
75e8b9b7 1768
a7812ae4
PB
1769 real_args = 0;
1770 for (i = 0; i < nargs; i++) {
2bece2c8 1771 int is_64bit = sizemask & (1 << (i+1)*2);
bbb8a1b4 1772 if (TCG_TARGET_REG_BITS < 64 && is_64bit) {
39cf05d3
FB
1773#ifdef TCG_TARGET_CALL_ALIGN_ARGS
1774 /* some targets want aligned 64 bit args */
ebd486d5 1775 if (real_args & 1) {
75e8b9b7 1776 op->args[pi++] = TCG_CALL_DUMMY_ARG;
ebd486d5 1777 real_args++;
39cf05d3
FB
1778 }
1779#endif
c70fbf0a
RH
1780 /* If stack grows up, then we will be placing successive
1781 arguments at lower addresses, which means we need to
1782 reverse the order compared to how we would normally
1783 treat either big or little-endian. For those arguments
1784 that will wind up in registers, this still works for
1785 HPPA (the only current STACK_GROWSUP target) since the
1786 argument registers are *also* allocated in decreasing
1787 order. If another such target is added, this logic may
1788 have to get more complicated to differentiate between
1789 stack arguments and register arguments. */
02eb19d0 1790#if defined(HOST_WORDS_BIGENDIAN) != defined(TCG_TARGET_STACK_GROWSUP)
ae8b75dc
RH
1791 op->args[pi++] = temp_arg(args[i] + 1);
1792 op->args[pi++] = temp_arg(args[i]);
c896fe29 1793#else
ae8b75dc
RH
1794 op->args[pi++] = temp_arg(args[i]);
1795 op->args[pi++] = temp_arg(args[i] + 1);
c896fe29 1796#endif
a7812ae4 1797 real_args += 2;
2bece2c8 1798 continue;
c896fe29 1799 }
2bece2c8 1800
ae8b75dc 1801 op->args[pi++] = temp_arg(args[i]);
2bece2c8 1802 real_args++;
c896fe29 1803 }
75e8b9b7
RH
1804 op->args[pi++] = (uintptr_t)func;
1805 op->args[pi++] = flags;
cd9090aa 1806 TCGOP_CALLI(op) = real_args;
a7812ae4 1807
75e8b9b7 1808 /* Make sure the fields didn't overflow. */
cd9090aa 1809 tcg_debug_assert(TCGOP_CALLI(op) == real_args);
75e8b9b7 1810 tcg_debug_assert(pi <= ARRAY_SIZE(op->args));
2bece2c8 1811
34b1a49c
RH
1812#if defined(__sparc__) && !defined(__arch64__) \
1813 && !defined(CONFIG_TCG_INTERPRETER)
1814 /* Free all of the parts we allocated above. */
1815 for (i = real_args = 0; i < orig_nargs; ++i) {
1816 int is_64bit = orig_sizemask & (1 << (i+1)*2);
1817 if (is_64bit) {
085272b3
RH
1818 tcg_temp_free_internal(args[real_args++]);
1819 tcg_temp_free_internal(args[real_args++]);
34b1a49c
RH
1820 } else {
1821 real_args++;
1822 }
1823 }
1824 if (orig_sizemask & 1) {
1825 /* The 32-bit ABI returned two 32-bit pieces. Re-assemble them.
1826 Note that describing these as TCGv_i64 eliminates an unnecessary
1827 zero-extension that tcg_gen_concat_i32_i64 would create. */
085272b3 1828 tcg_gen_concat32_i64(temp_tcgv_i64(ret), retl, reth);
34b1a49c
RH
1829 tcg_temp_free_i64(retl);
1830 tcg_temp_free_i64(reth);
1831 }
1832#elif defined(TCG_TARGET_EXTEND_ARGS) && TCG_TARGET_REG_BITS == 64
2bece2c8
RH
1833 for (i = 0; i < nargs; ++i) {
1834 int is_64bit = sizemask & (1 << (i+1)*2);
1835 if (!is_64bit) {
085272b3 1836 tcg_temp_free_internal(args[i]);
2bece2c8
RH
1837 }
1838 }
1839#endif /* TCG_TARGET_EXTEND_ARGS */
c896fe29 1840}
c896fe29 1841
8fcd3692 1842static void tcg_reg_alloc_start(TCGContext *s)
c896fe29 1843{
ac3b8891 1844 int i, n;
c896fe29 1845 TCGTemp *ts;
ac3b8891
RH
1846
1847 for (i = 0, n = s->nb_globals; i < n; i++) {
c896fe29 1848 ts = &s->temps[i];
ac3b8891 1849 ts->val_type = (ts->fixed_reg ? TEMP_VAL_REG : TEMP_VAL_MEM);
c896fe29 1850 }
ac3b8891 1851 for (n = s->nb_temps; i < n; i++) {
e8996ee0 1852 ts = &s->temps[i];
ac3b8891 1853 ts->val_type = (ts->temp_local ? TEMP_VAL_MEM : TEMP_VAL_DEAD);
e8996ee0
FB
1854 ts->mem_allocated = 0;
1855 ts->fixed_reg = 0;
1856 }
f8b2f202
RH
1857
1858 memset(s->reg_to_temp, 0, sizeof(s->reg_to_temp));
c896fe29
FB
1859}
1860
f8b2f202
RH
1861static char *tcg_get_arg_str_ptr(TCGContext *s, char *buf, int buf_size,
1862 TCGTemp *ts)
c896fe29 1863{
1807f4c4 1864 int idx = temp_idx(ts);
ac56dd48 1865
fa477d25 1866 if (ts->temp_global) {
ac56dd48 1867 pstrcpy(buf, buf_size, ts->name);
f8b2f202
RH
1868 } else if (ts->temp_local) {
1869 snprintf(buf, buf_size, "loc%d", idx - s->nb_globals);
c896fe29 1870 } else {
f8b2f202 1871 snprintf(buf, buf_size, "tmp%d", idx - s->nb_globals);
c896fe29
FB
1872 }
1873 return buf;
1874}
1875
43439139
RH
1876static char *tcg_get_arg_str(TCGContext *s, char *buf,
1877 int buf_size, TCGArg arg)
f8b2f202 1878{
43439139 1879 return tcg_get_arg_str_ptr(s, buf, buf_size, arg_temp(arg));
f8b2f202
RH
1880}
1881
6e085f72
RH
1882/* Find helper name. */
1883static inline const char *tcg_find_helper(TCGContext *s, uintptr_t val)
4dc81f28 1884{
6e085f72 1885 const char *ret = NULL;
619205fd
EC
1886 if (helper_table) {
1887 TCGHelperInfo *info = g_hash_table_lookup(helper_table, (gpointer)val);
72866e82
RH
1888 if (info) {
1889 ret = info->name;
1890 }
4dc81f28 1891 }
6e085f72 1892 return ret;
4dc81f28
FB
1893}
1894
f48f3ede
BS
1895static const char * const cond_name[] =
1896{
0aed257f
RH
1897 [TCG_COND_NEVER] = "never",
1898 [TCG_COND_ALWAYS] = "always",
f48f3ede
BS
1899 [TCG_COND_EQ] = "eq",
1900 [TCG_COND_NE] = "ne",
1901 [TCG_COND_LT] = "lt",
1902 [TCG_COND_GE] = "ge",
1903 [TCG_COND_LE] = "le",
1904 [TCG_COND_GT] = "gt",
1905 [TCG_COND_LTU] = "ltu",
1906 [TCG_COND_GEU] = "geu",
1907 [TCG_COND_LEU] = "leu",
1908 [TCG_COND_GTU] = "gtu"
1909};
1910
f713d6ad
RH
1911static const char * const ldst_name[] =
1912{
1913 [MO_UB] = "ub",
1914 [MO_SB] = "sb",
1915 [MO_LEUW] = "leuw",
1916 [MO_LESW] = "lesw",
1917 [MO_LEUL] = "leul",
1918 [MO_LESL] = "lesl",
1919 [MO_LEQ] = "leq",
1920 [MO_BEUW] = "beuw",
1921 [MO_BESW] = "besw",
1922 [MO_BEUL] = "beul",
1923 [MO_BESL] = "besl",
1924 [MO_BEQ] = "beq",
1925};
1926
1f00b27f 1927static const char * const alignment_name[(MO_AMASK >> MO_ASHIFT) + 1] = {
52bf9771 1928#ifdef TARGET_ALIGNED_ONLY
1f00b27f
SS
1929 [MO_UNALN >> MO_ASHIFT] = "un+",
1930 [MO_ALIGN >> MO_ASHIFT] = "",
1931#else
1932 [MO_UNALN >> MO_ASHIFT] = "",
1933 [MO_ALIGN >> MO_ASHIFT] = "al+",
1934#endif
1935 [MO_ALIGN_2 >> MO_ASHIFT] = "al2+",
1936 [MO_ALIGN_4 >> MO_ASHIFT] = "al4+",
1937 [MO_ALIGN_8 >> MO_ASHIFT] = "al8+",
1938 [MO_ALIGN_16 >> MO_ASHIFT] = "al16+",
1939 [MO_ALIGN_32 >> MO_ASHIFT] = "al32+",
1940 [MO_ALIGN_64 >> MO_ASHIFT] = "al64+",
1941};
1942
b016486e
RH
1943static inline bool tcg_regset_single(TCGRegSet d)
1944{
1945 return (d & (d - 1)) == 0;
1946}
1947
1948static inline TCGReg tcg_regset_first(TCGRegSet d)
1949{
1950 if (TCG_TARGET_NB_REGS <= 32) {
1951 return ctz32(d);
1952 } else {
1953 return ctz64(d);
1954 }
1955}
1956
1894f69a 1957static void tcg_dump_ops(TCGContext *s, bool have_prefs)
c896fe29 1958{
c896fe29 1959 char buf[128];
c45cb8bb 1960 TCGOp *op;
c45cb8bb 1961
15fa08f8 1962 QTAILQ_FOREACH(op, &s->ops, link) {
c45cb8bb
RH
1963 int i, k, nb_oargs, nb_iargs, nb_cargs;
1964 const TCGOpDef *def;
c45cb8bb 1965 TCGOpcode c;
bdfb460e 1966 int col = 0;
c896fe29 1967
c45cb8bb 1968 c = op->opc;
c896fe29 1969 def = &tcg_op_defs[c];
c45cb8bb 1970
765b842a 1971 if (c == INDEX_op_insn_start) {
b016486e 1972 nb_oargs = 0;
15fa08f8 1973 col += qemu_log("\n ----");
9aef40ed
RH
1974
1975 for (i = 0; i < TARGET_INSN_START_WORDS; ++i) {
1976 target_ulong a;
7e4597d7 1977#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
efee3746 1978 a = deposit64(op->args[i * 2], 32, 32, op->args[i * 2 + 1]);
7e4597d7 1979#else
efee3746 1980 a = op->args[i];
7e4597d7 1981#endif
bdfb460e 1982 col += qemu_log(" " TARGET_FMT_lx, a);
eeacee4d 1983 }
7e4597d7 1984 } else if (c == INDEX_op_call) {
c896fe29 1985 /* variable number of arguments */
cd9090aa
RH
1986 nb_oargs = TCGOP_CALLO(op);
1987 nb_iargs = TCGOP_CALLI(op);
c896fe29 1988 nb_cargs = def->nb_cargs;
c896fe29 1989
cf066674 1990 /* function name, flags, out args */
bdfb460e 1991 col += qemu_log(" %s %s,$0x%" TCG_PRIlx ",$%d", def->name,
efee3746
RH
1992 tcg_find_helper(s, op->args[nb_oargs + nb_iargs]),
1993 op->args[nb_oargs + nb_iargs + 1], nb_oargs);
cf066674 1994 for (i = 0; i < nb_oargs; i++) {
43439139
RH
1995 col += qemu_log(",%s", tcg_get_arg_str(s, buf, sizeof(buf),
1996 op->args[i]));
b03cce8e 1997 }
cf066674 1998 for (i = 0; i < nb_iargs; i++) {
efee3746 1999 TCGArg arg = op->args[nb_oargs + i];
cf066674
RH
2000 const char *t = "<dummy>";
2001 if (arg != TCG_CALL_DUMMY_ARG) {
43439139 2002 t = tcg_get_arg_str(s, buf, sizeof(buf), arg);
eeacee4d 2003 }
bdfb460e 2004 col += qemu_log(",%s", t);
e8996ee0 2005 }
b03cce8e 2006 } else {
bdfb460e 2007 col += qemu_log(" %s ", def->name);
c45cb8bb
RH
2008
2009 nb_oargs = def->nb_oargs;
2010 nb_iargs = def->nb_iargs;
2011 nb_cargs = def->nb_cargs;
2012
d2fd745f
RH
2013 if (def->flags & TCG_OPF_VECTOR) {
2014 col += qemu_log("v%d,e%d,", 64 << TCGOP_VECL(op),
2015 8 << TCGOP_VECE(op));
2016 }
2017
b03cce8e 2018 k = 0;
c45cb8bb 2019 for (i = 0; i < nb_oargs; i++) {
eeacee4d 2020 if (k != 0) {
bdfb460e 2021 col += qemu_log(",");
eeacee4d 2022 }
43439139
RH
2023 col += qemu_log("%s", tcg_get_arg_str(s, buf, sizeof(buf),
2024 op->args[k++]));
b03cce8e 2025 }
c45cb8bb 2026 for (i = 0; i < nb_iargs; i++) {
eeacee4d 2027 if (k != 0) {
bdfb460e 2028 col += qemu_log(",");
eeacee4d 2029 }
43439139
RH
2030 col += qemu_log("%s", tcg_get_arg_str(s, buf, sizeof(buf),
2031 op->args[k++]));
b03cce8e 2032 }
be210acb
RH
2033 switch (c) {
2034 case INDEX_op_brcond_i32:
be210acb 2035 case INDEX_op_setcond_i32:
ffc5ea09 2036 case INDEX_op_movcond_i32:
ffc5ea09 2037 case INDEX_op_brcond2_i32:
be210acb 2038 case INDEX_op_setcond2_i32:
ffc5ea09 2039 case INDEX_op_brcond_i64:
be210acb 2040 case INDEX_op_setcond_i64:
ffc5ea09 2041 case INDEX_op_movcond_i64:
212be173 2042 case INDEX_op_cmp_vec:
f75da298 2043 case INDEX_op_cmpsel_vec:
efee3746
RH
2044 if (op->args[k] < ARRAY_SIZE(cond_name)
2045 && cond_name[op->args[k]]) {
2046 col += qemu_log(",%s", cond_name[op->args[k++]]);
eeacee4d 2047 } else {
efee3746 2048 col += qemu_log(",$0x%" TCG_PRIlx, op->args[k++]);
eeacee4d 2049 }
f48f3ede 2050 i = 1;
be210acb 2051 break;
f713d6ad
RH
2052 case INDEX_op_qemu_ld_i32:
2053 case INDEX_op_qemu_st_i32:
2054 case INDEX_op_qemu_ld_i64:
2055 case INDEX_op_qemu_st_i64:
59227d5d 2056 {
efee3746 2057 TCGMemOpIdx oi = op->args[k++];
14776ab5 2058 MemOp op = get_memop(oi);
59227d5d
RH
2059 unsigned ix = get_mmuidx(oi);
2060
59c4b7e8 2061 if (op & ~(MO_AMASK | MO_BSWAP | MO_SSIZE)) {
bdfb460e 2062 col += qemu_log(",$0x%x,%u", op, ix);
59c4b7e8 2063 } else {
1f00b27f
SS
2064 const char *s_al, *s_op;
2065 s_al = alignment_name[(op & MO_AMASK) >> MO_ASHIFT];
59c4b7e8 2066 s_op = ldst_name[op & (MO_BSWAP | MO_SSIZE)];
bdfb460e 2067 col += qemu_log(",%s%s,%u", s_al, s_op, ix);
59227d5d
RH
2068 }
2069 i = 1;
f713d6ad 2070 }
f713d6ad 2071 break;
be210acb 2072 default:
f48f3ede 2073 i = 0;
be210acb
RH
2074 break;
2075 }
51e3972c
RH
2076 switch (c) {
2077 case INDEX_op_set_label:
2078 case INDEX_op_br:
2079 case INDEX_op_brcond_i32:
2080 case INDEX_op_brcond_i64:
2081 case INDEX_op_brcond2_i32:
efee3746
RH
2082 col += qemu_log("%s$L%d", k ? "," : "",
2083 arg_label(op->args[k])->id);
51e3972c
RH
2084 i++, k++;
2085 break;
2086 default:
2087 break;
2088 }
2089 for (; i < nb_cargs; i++, k++) {
efee3746 2090 col += qemu_log("%s$0x%" TCG_PRIlx, k ? "," : "", op->args[k]);
bdfb460e
RH
2091 }
2092 }
bdfb460e 2093
1894f69a
RH
2094 if (have_prefs || op->life) {
2095 for (; col < 40; ++col) {
bdfb460e
RH
2096 putc(' ', qemu_logfile);
2097 }
1894f69a
RH
2098 }
2099
2100 if (op->life) {
2101 unsigned life = op->life;
bdfb460e
RH
2102
2103 if (life & (SYNC_ARG * 3)) {
2104 qemu_log(" sync:");
2105 for (i = 0; i < 2; ++i) {
2106 if (life & (SYNC_ARG << i)) {
2107 qemu_log(" %d", i);
2108 }
2109 }
2110 }
2111 life /= DEAD_ARG;
2112 if (life) {
2113 qemu_log(" dead:");
2114 for (i = 0; life; ++i, life >>= 1) {
2115 if (life & 1) {
2116 qemu_log(" %d", i);
2117 }
2118 }
b03cce8e 2119 }
c896fe29 2120 }
1894f69a
RH
2121
2122 if (have_prefs) {
2123 for (i = 0; i < nb_oargs; ++i) {
2124 TCGRegSet set = op->output_pref[i];
2125
2126 if (i == 0) {
2127 qemu_log(" pref=");
2128 } else {
2129 qemu_log(",");
2130 }
2131 if (set == 0) {
2132 qemu_log("none");
2133 } else if (set == MAKE_64BIT_MASK(0, TCG_TARGET_NB_REGS)) {
2134 qemu_log("all");
2135#ifdef CONFIG_DEBUG_TCG
2136 } else if (tcg_regset_single(set)) {
2137 TCGReg reg = tcg_regset_first(set);
2138 qemu_log("%s", tcg_target_reg_names[reg]);
2139#endif
2140 } else if (TCG_TARGET_NB_REGS <= 32) {
2141 qemu_log("%#x", (uint32_t)set);
2142 } else {
2143 qemu_log("%#" PRIx64, (uint64_t)set);
2144 }
2145 }
2146 }
2147
eeacee4d 2148 qemu_log("\n");
c896fe29
FB
2149 }
2150}
2151
2152/* we give more priority to constraints with less registers */
2153static int get_constraint_priority(const TCGOpDef *def, int k)
2154{
2155 const TCGArgConstraint *arg_ct;
2156
2157 int i, n;
2158 arg_ct = &def->args_ct[k];
2159 if (arg_ct->ct & TCG_CT_ALIAS) {
2160 /* an alias is equivalent to a single register */
2161 n = 1;
2162 } else {
2163 if (!(arg_ct->ct & TCG_CT_REG))
2164 return 0;
2165 n = 0;
2166 for(i = 0; i < TCG_TARGET_NB_REGS; i++) {
2167 if (tcg_regset_test_reg(arg_ct->u.regs, i))
2168 n++;
2169 }
2170 }
2171 return TCG_TARGET_NB_REGS - n + 1;
2172}
2173
2174/* sort from highest priority to lowest */
2175static void sort_constraints(TCGOpDef *def, int start, int n)
2176{
2177 int i, j, p1, p2, tmp;
2178
2179 for(i = 0; i < n; i++)
2180 def->sorted_args[start + i] = start + i;
2181 if (n <= 1)
2182 return;
2183 for(i = 0; i < n - 1; i++) {
2184 for(j = i + 1; j < n; j++) {
2185 p1 = get_constraint_priority(def, def->sorted_args[start + i]);
2186 p2 = get_constraint_priority(def, def->sorted_args[start + j]);
2187 if (p1 < p2) {
2188 tmp = def->sorted_args[start + i];
2189 def->sorted_args[start + i] = def->sorted_args[start + j];
2190 def->sorted_args[start + j] = tmp;
2191 }
2192 }
2193 }
2194}
2195
f69d277e 2196static void process_op_defs(TCGContext *s)
c896fe29 2197{
a9751609 2198 TCGOpcode op;
c896fe29 2199
f69d277e
RH
2200 for (op = 0; op < NB_OPS; op++) {
2201 TCGOpDef *def = &tcg_op_defs[op];
2202 const TCGTargetOpDef *tdefs;
069ea736
RH
2203 TCGType type;
2204 int i, nb_args;
f69d277e
RH
2205
2206 if (def->flags & TCG_OPF_NOT_PRESENT) {
2207 continue;
2208 }
2209
c896fe29 2210 nb_args = def->nb_iargs + def->nb_oargs;
f69d277e
RH
2211 if (nb_args == 0) {
2212 continue;
2213 }
2214
2215 tdefs = tcg_target_op_def(op);
2216 /* Missing TCGTargetOpDef entry. */
2217 tcg_debug_assert(tdefs != NULL);
2218
069ea736 2219 type = (def->flags & TCG_OPF_64BIT ? TCG_TYPE_I64 : TCG_TYPE_I32);
f69d277e
RH
2220 for (i = 0; i < nb_args; i++) {
2221 const char *ct_str = tdefs->args_ct_str[i];
2222 /* Incomplete TCGTargetOpDef entry. */
eabb7b91 2223 tcg_debug_assert(ct_str != NULL);
f69d277e 2224
ccb1bb66 2225 def->args_ct[i].u.regs = 0;
c896fe29 2226 def->args_ct[i].ct = 0;
17280ff4
RH
2227 while (*ct_str != '\0') {
2228 switch(*ct_str) {
2229 case '0' ... '9':
2230 {
2231 int oarg = *ct_str - '0';
2232 tcg_debug_assert(ct_str == tdefs->args_ct_str[i]);
2233 tcg_debug_assert(oarg < def->nb_oargs);
2234 tcg_debug_assert(def->args_ct[oarg].ct & TCG_CT_REG);
2235 /* TCG_CT_ALIAS is for the output arguments.
2236 The input is tagged with TCG_CT_IALIAS. */
2237 def->args_ct[i] = def->args_ct[oarg];
2238 def->args_ct[oarg].ct |= TCG_CT_ALIAS;
2239 def->args_ct[oarg].alias_index = i;
2240 def->args_ct[i].ct |= TCG_CT_IALIAS;
2241 def->args_ct[i].alias_index = oarg;
c896fe29 2242 }
17280ff4
RH
2243 ct_str++;
2244 break;
2245 case '&':
2246 def->args_ct[i].ct |= TCG_CT_NEWREG;
2247 ct_str++;
2248 break;
2249 case 'i':
2250 def->args_ct[i].ct |= TCG_CT_CONST;
2251 ct_str++;
2252 break;
2253 default:
2254 ct_str = target_parse_constraint(&def->args_ct[i],
2255 ct_str, type);
2256 /* Typo in TCGTargetOpDef constraint. */
2257 tcg_debug_assert(ct_str != NULL);
c896fe29
FB
2258 }
2259 }
2260 }
2261
c68aaa18 2262 /* TCGTargetOpDef entry with too much information? */
eabb7b91 2263 tcg_debug_assert(i == TCG_MAX_OP_ARGS || tdefs->args_ct_str[i] == NULL);
c68aaa18 2264
c896fe29
FB
2265 /* sort the constraints (XXX: this is just an heuristic) */
2266 sort_constraints(def, 0, def->nb_oargs);
2267 sort_constraints(def, def->nb_oargs, def->nb_iargs);
a9751609 2268 }
c896fe29
FB
2269}
2270
0c627cdc
RH
2271void tcg_op_remove(TCGContext *s, TCGOp *op)
2272{
d88a117e
RH
2273 TCGLabel *label;
2274
2275 switch (op->opc) {
2276 case INDEX_op_br:
2277 label = arg_label(op->args[0]);
2278 label->refs--;
2279 break;
2280 case INDEX_op_brcond_i32:
2281 case INDEX_op_brcond_i64:
2282 label = arg_label(op->args[3]);
2283 label->refs--;
2284 break;
2285 case INDEX_op_brcond2_i32:
2286 label = arg_label(op->args[5]);
2287 label->refs--;
2288 break;
2289 default:
2290 break;
2291 }
2292
15fa08f8
RH
2293 QTAILQ_REMOVE(&s->ops, op, link);
2294 QTAILQ_INSERT_TAIL(&s->free_ops, op, link);
abebf925 2295 s->nb_ops--;
0c627cdc
RH
2296
2297#ifdef CONFIG_PROFILER
c3fac113 2298 atomic_set(&s->prof.del_op_count, s->prof.del_op_count + 1);
0c627cdc
RH
2299#endif
2300}
2301
15fa08f8 2302static TCGOp *tcg_op_alloc(TCGOpcode opc)
5a18407f 2303{
15fa08f8
RH
2304 TCGContext *s = tcg_ctx;
2305 TCGOp *op;
5a18407f 2306
15fa08f8
RH
2307 if (likely(QTAILQ_EMPTY(&s->free_ops))) {
2308 op = tcg_malloc(sizeof(TCGOp));
2309 } else {
2310 op = QTAILQ_FIRST(&s->free_ops);
2311 QTAILQ_REMOVE(&s->free_ops, op, link);
2312 }
2313 memset(op, 0, offsetof(TCGOp, link));
2314 op->opc = opc;
abebf925 2315 s->nb_ops++;
5a18407f 2316
15fa08f8
RH
2317 return op;
2318}
2319
2320TCGOp *tcg_emit_op(TCGOpcode opc)
2321{
2322 TCGOp *op = tcg_op_alloc(opc);
2323 QTAILQ_INSERT_TAIL(&tcg_ctx->ops, op, link);
2324 return op;
2325}
5a18407f 2326
ac1043f6 2327TCGOp *tcg_op_insert_before(TCGContext *s, TCGOp *old_op, TCGOpcode opc)
15fa08f8
RH
2328{
2329 TCGOp *new_op = tcg_op_alloc(opc);
2330 QTAILQ_INSERT_BEFORE(old_op, new_op, link);
5a18407f
RH
2331 return new_op;
2332}
2333
ac1043f6 2334TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *old_op, TCGOpcode opc)
5a18407f 2335{
15fa08f8
RH
2336 TCGOp *new_op = tcg_op_alloc(opc);
2337 QTAILQ_INSERT_AFTER(&s->ops, old_op, new_op, link);
5a18407f
RH
2338 return new_op;
2339}
2340
b4fc67c7
RH
2341/* Reachable analysis : remove unreachable code. */
2342static void reachable_code_pass(TCGContext *s)
2343{
2344 TCGOp *op, *op_next;
2345 bool dead = false;
2346
2347 QTAILQ_FOREACH_SAFE(op, &s->ops, link, op_next) {
2348 bool remove = dead;
2349 TCGLabel *label;
2350 int call_flags;
2351
2352 switch (op->opc) {
2353 case INDEX_op_set_label:
2354 label = arg_label(op->args[0]);
2355 if (label->refs == 0) {
2356 /*
2357 * While there is an occasional backward branch, virtually
2358 * all branches generated by the translators are forward.
2359 * Which means that generally we will have already removed
2360 * all references to the label that will be, and there is
2361 * little to be gained by iterating.
2362 */
2363 remove = true;
2364 } else {
2365 /* Once we see a label, insns become live again. */
2366 dead = false;
2367 remove = false;
2368
2369 /*
2370 * Optimization can fold conditional branches to unconditional.
2371 * If we find a label with one reference which is preceded by
2372 * an unconditional branch to it, remove both. This needed to
2373 * wait until the dead code in between them was removed.
2374 */
2375 if (label->refs == 1) {
eae3eb3e 2376 TCGOp *op_prev = QTAILQ_PREV(op, link);
b4fc67c7
RH
2377 if (op_prev->opc == INDEX_op_br &&
2378 label == arg_label(op_prev->args[0])) {
2379 tcg_op_remove(s, op_prev);
2380 remove = true;
2381 }
2382 }
2383 }
2384 break;
2385
2386 case INDEX_op_br:
2387 case INDEX_op_exit_tb:
2388 case INDEX_op_goto_ptr:
2389 /* Unconditional branches; everything following is dead. */
2390 dead = true;
2391 break;
2392
2393 case INDEX_op_call:
2394 /* Notice noreturn helper calls, raising exceptions. */
2395 call_flags = op->args[TCGOP_CALLO(op) + TCGOP_CALLI(op) + 1];
2396 if (call_flags & TCG_CALL_NO_RETURN) {
2397 dead = true;
2398 }
2399 break;
2400
2401 case INDEX_op_insn_start:
2402 /* Never remove -- we need to keep these for unwind. */
2403 remove = false;
2404 break;
2405
2406 default:
2407 break;
2408 }
2409
2410 if (remove) {
2411 tcg_op_remove(s, op);
2412 }
2413 }
2414}
2415
c70fbf0a
RH
2416#define TS_DEAD 1
2417#define TS_MEM 2
2418
5a18407f
RH
2419#define IS_DEAD_ARG(n) (arg_life & (DEAD_ARG << (n)))
2420#define NEED_SYNC_ARG(n) (arg_life & (SYNC_ARG << (n)))
2421
25f49c5f
RH
2422/* For liveness_pass_1, the register preferences for a given temp. */
2423static inline TCGRegSet *la_temp_pref(TCGTemp *ts)
2424{
2425 return ts->state_ptr;
2426}
2427
2428/* For liveness_pass_1, reset the preferences for a given temp to the
2429 * maximal regset for its type.
2430 */
2431static inline void la_reset_pref(TCGTemp *ts)
2432{
2433 *la_temp_pref(ts)
2434 = (ts->state == TS_DEAD ? 0 : tcg_target_available_regs[ts->type]);
2435}
2436
9c43b68d
AJ
2437/* liveness analysis: end of function: all temps are dead, and globals
2438 should be in memory. */
2616c808 2439static void la_func_end(TCGContext *s, int ng, int nt)
c896fe29 2440{
b83eabea
RH
2441 int i;
2442
2443 for (i = 0; i < ng; ++i) {
2444 s->temps[i].state = TS_DEAD | TS_MEM;
25f49c5f 2445 la_reset_pref(&s->temps[i]);
b83eabea
RH
2446 }
2447 for (i = ng; i < nt; ++i) {
2448 s->temps[i].state = TS_DEAD;
25f49c5f 2449 la_reset_pref(&s->temps[i]);
b83eabea 2450 }
c896fe29
FB
2451}
2452
9c43b68d
AJ
2453/* liveness analysis: end of basic block: all temps are dead, globals
2454 and local temps should be in memory. */
2616c808 2455static void la_bb_end(TCGContext *s, int ng, int nt)
641d5fbe 2456{
b83eabea 2457 int i;
641d5fbe 2458
b83eabea
RH
2459 for (i = 0; i < ng; ++i) {
2460 s->temps[i].state = TS_DEAD | TS_MEM;
25f49c5f 2461 la_reset_pref(&s->temps[i]);
b83eabea
RH
2462 }
2463 for (i = ng; i < nt; ++i) {
2464 s->temps[i].state = (s->temps[i].temp_local
2465 ? TS_DEAD | TS_MEM
2466 : TS_DEAD);
25f49c5f 2467 la_reset_pref(&s->temps[i]);
641d5fbe
FB
2468 }
2469}
2470
f65a061c
RH
2471/* liveness analysis: sync globals back to memory. */
2472static void la_global_sync(TCGContext *s, int ng)
2473{
2474 int i;
2475
2476 for (i = 0; i < ng; ++i) {
25f49c5f
RH
2477 int state = s->temps[i].state;
2478 s->temps[i].state = state | TS_MEM;
2479 if (state == TS_DEAD) {
2480 /* If the global was previously dead, reset prefs. */
2481 la_reset_pref(&s->temps[i]);
2482 }
f65a061c
RH
2483 }
2484}
2485
2486/* liveness analysis: sync globals back to memory and kill. */
2487static void la_global_kill(TCGContext *s, int ng)
2488{
2489 int i;
2490
2491 for (i = 0; i < ng; i++) {
2492 s->temps[i].state = TS_DEAD | TS_MEM;
25f49c5f
RH
2493 la_reset_pref(&s->temps[i]);
2494 }
2495}
2496
2497/* liveness analysis: note live globals crossing calls. */
2498static void la_cross_call(TCGContext *s, int nt)
2499{
2500 TCGRegSet mask = ~tcg_target_call_clobber_regs;
2501 int i;
2502
2503 for (i = 0; i < nt; i++) {
2504 TCGTemp *ts = &s->temps[i];
2505 if (!(ts->state & TS_DEAD)) {
2506 TCGRegSet *pset = la_temp_pref(ts);
2507 TCGRegSet set = *pset;
2508
2509 set &= mask;
2510 /* If the combination is not possible, restart. */
2511 if (set == 0) {
2512 set = tcg_target_available_regs[ts->type] & mask;
2513 }
2514 *pset = set;
2515 }
f65a061c
RH
2516 }
2517}
2518
a1b3c48d 2519/* Liveness analysis : update the opc_arg_life array to tell if a
c896fe29
FB
2520 given input arguments is dead. Instructions updating dead
2521 temporaries are removed. */
b83eabea 2522static void liveness_pass_1(TCGContext *s)
c896fe29 2523{
c70fbf0a 2524 int nb_globals = s->nb_globals;
2616c808 2525 int nb_temps = s->nb_temps;
15fa08f8 2526 TCGOp *op, *op_prev;
25f49c5f
RH
2527 TCGRegSet *prefs;
2528 int i;
2529
2530 prefs = tcg_malloc(sizeof(TCGRegSet) * nb_temps);
2531 for (i = 0; i < nb_temps; ++i) {
2532 s->temps[i].state_ptr = prefs + i;
2533 }
a1b3c48d 2534
ae36a246 2535 /* ??? Should be redundant with the exit_tb that ends the TB. */
2616c808 2536 la_func_end(s, nb_globals, nb_temps);
c896fe29 2537
eae3eb3e 2538 QTAILQ_FOREACH_REVERSE_SAFE(op, &s->ops, link, op_prev) {
25f49c5f 2539 int nb_iargs, nb_oargs;
c45cb8bb
RH
2540 TCGOpcode opc_new, opc_new2;
2541 bool have_opc_new2;
a1b3c48d 2542 TCGLifeData arg_life = 0;
25f49c5f 2543 TCGTemp *ts;
c45cb8bb
RH
2544 TCGOpcode opc = op->opc;
2545 const TCGOpDef *def = &tcg_op_defs[opc];
2546
c45cb8bb 2547 switch (opc) {
c896fe29 2548 case INDEX_op_call:
c6e113f5
FB
2549 {
2550 int call_flags;
25f49c5f 2551 int nb_call_regs;
c896fe29 2552
cd9090aa
RH
2553 nb_oargs = TCGOP_CALLO(op);
2554 nb_iargs = TCGOP_CALLI(op);
efee3746 2555 call_flags = op->args[nb_oargs + nb_iargs + 1];
c6e113f5 2556
c45cb8bb 2557 /* pure functions can be removed if their result is unused */
78505279 2558 if (call_flags & TCG_CALL_NO_SIDE_EFFECTS) {
cf066674 2559 for (i = 0; i < nb_oargs; i++) {
25f49c5f
RH
2560 ts = arg_temp(op->args[i]);
2561 if (ts->state != TS_DEAD) {
c6e113f5 2562 goto do_not_remove_call;
9c43b68d 2563 }
c6e113f5 2564 }
c45cb8bb 2565 goto do_remove;
152c35aa
RH
2566 }
2567 do_not_remove_call:
c896fe29 2568
25f49c5f 2569 /* Output args are dead. */
152c35aa 2570 for (i = 0; i < nb_oargs; i++) {
25f49c5f
RH
2571 ts = arg_temp(op->args[i]);
2572 if (ts->state & TS_DEAD) {
152c35aa
RH
2573 arg_life |= DEAD_ARG << i;
2574 }
25f49c5f 2575 if (ts->state & TS_MEM) {
152c35aa 2576 arg_life |= SYNC_ARG << i;
c6e113f5 2577 }
25f49c5f
RH
2578 ts->state = TS_DEAD;
2579 la_reset_pref(ts);
2580
2581 /* Not used -- it will be tcg_target_call_oarg_regs[i]. */
2582 op->output_pref[i] = 0;
152c35aa 2583 }
78505279 2584
152c35aa
RH
2585 if (!(call_flags & (TCG_CALL_NO_WRITE_GLOBALS |
2586 TCG_CALL_NO_READ_GLOBALS))) {
f65a061c 2587 la_global_kill(s, nb_globals);
152c35aa 2588 } else if (!(call_flags & TCG_CALL_NO_READ_GLOBALS)) {
f65a061c 2589 la_global_sync(s, nb_globals);
152c35aa 2590 }
b9c18f56 2591
25f49c5f 2592 /* Record arguments that die in this helper. */
152c35aa 2593 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
25f49c5f
RH
2594 ts = arg_temp(op->args[i]);
2595 if (ts && ts->state & TS_DEAD) {
152c35aa 2596 arg_life |= DEAD_ARG << i;
c6e113f5 2597 }
152c35aa 2598 }
25f49c5f
RH
2599
2600 /* For all live registers, remove call-clobbered prefs. */
2601 la_cross_call(s, nb_temps);
2602
2603 nb_call_regs = ARRAY_SIZE(tcg_target_call_iarg_regs);
2604
2605 /* Input arguments are live for preceding opcodes. */
2606 for (i = 0; i < nb_iargs; i++) {
2607 ts = arg_temp(op->args[i + nb_oargs]);
2608 if (ts && ts->state & TS_DEAD) {
2609 /* For those arguments that die, and will be allocated
2610 * in registers, clear the register set for that arg,
2611 * to be filled in below. For args that will be on
2612 * the stack, reset to any available reg.
2613 */
2614 *la_temp_pref(ts)
2615 = (i < nb_call_regs ? 0 :
2616 tcg_target_available_regs[ts->type]);
2617 ts->state &= ~TS_DEAD;
2618 }
2619 }
2620
2621 /* For each input argument, add its input register to prefs.
2622 If a temp is used once, this produces a single set bit. */
2623 for (i = 0; i < MIN(nb_call_regs, nb_iargs); i++) {
2624 ts = arg_temp(op->args[i + nb_oargs]);
2625 if (ts) {
2626 tcg_regset_set_reg(*la_temp_pref(ts),
2627 tcg_target_call_iarg_regs[i]);
c19f47bf 2628 }
c896fe29 2629 }
c896fe29 2630 }
c896fe29 2631 break;
765b842a 2632 case INDEX_op_insn_start:
c896fe29 2633 break;
5ff9d6a4 2634 case INDEX_op_discard:
5ff9d6a4 2635 /* mark the temporary as dead */
25f49c5f
RH
2636 ts = arg_temp(op->args[0]);
2637 ts->state = TS_DEAD;
2638 la_reset_pref(ts);
5ff9d6a4 2639 break;
1305c451
RH
2640
2641 case INDEX_op_add2_i32:
c45cb8bb 2642 opc_new = INDEX_op_add_i32;
f1fae40c 2643 goto do_addsub2;
1305c451 2644 case INDEX_op_sub2_i32:
c45cb8bb 2645 opc_new = INDEX_op_sub_i32;
f1fae40c
RH
2646 goto do_addsub2;
2647 case INDEX_op_add2_i64:
c45cb8bb 2648 opc_new = INDEX_op_add_i64;
f1fae40c
RH
2649 goto do_addsub2;
2650 case INDEX_op_sub2_i64:
c45cb8bb 2651 opc_new = INDEX_op_sub_i64;
f1fae40c 2652 do_addsub2:
1305c451
RH
2653 nb_iargs = 4;
2654 nb_oargs = 2;
2655 /* Test if the high part of the operation is dead, but not
2656 the low part. The result can be optimized to a simple
2657 add or sub. This happens often for x86_64 guest when the
2658 cpu mode is set to 32 bit. */
b83eabea
RH
2659 if (arg_temp(op->args[1])->state == TS_DEAD) {
2660 if (arg_temp(op->args[0])->state == TS_DEAD) {
1305c451
RH
2661 goto do_remove;
2662 }
c45cb8bb
RH
2663 /* Replace the opcode and adjust the args in place,
2664 leaving 3 unused args at the end. */
2665 op->opc = opc = opc_new;
efee3746
RH
2666 op->args[1] = op->args[2];
2667 op->args[2] = op->args[4];
1305c451
RH
2668 /* Fall through and mark the single-word operation live. */
2669 nb_iargs = 2;
2670 nb_oargs = 1;
2671 }
2672 goto do_not_remove;
2673
1414968a 2674 case INDEX_op_mulu2_i32:
c45cb8bb
RH
2675 opc_new = INDEX_op_mul_i32;
2676 opc_new2 = INDEX_op_muluh_i32;
2677 have_opc_new2 = TCG_TARGET_HAS_muluh_i32;
03271524 2678 goto do_mul2;
f1fae40c 2679 case INDEX_op_muls2_i32:
c45cb8bb
RH
2680 opc_new = INDEX_op_mul_i32;
2681 opc_new2 = INDEX_op_mulsh_i32;
2682 have_opc_new2 = TCG_TARGET_HAS_mulsh_i32;
f1fae40c
RH
2683 goto do_mul2;
2684 case INDEX_op_mulu2_i64:
c45cb8bb
RH
2685 opc_new = INDEX_op_mul_i64;
2686 opc_new2 = INDEX_op_muluh_i64;
2687 have_opc_new2 = TCG_TARGET_HAS_muluh_i64;
03271524 2688 goto do_mul2;
f1fae40c 2689 case INDEX_op_muls2_i64:
c45cb8bb
RH
2690 opc_new = INDEX_op_mul_i64;
2691 opc_new2 = INDEX_op_mulsh_i64;
2692 have_opc_new2 = TCG_TARGET_HAS_mulsh_i64;
03271524 2693 goto do_mul2;
f1fae40c 2694 do_mul2:
1414968a
RH
2695 nb_iargs = 2;
2696 nb_oargs = 2;
b83eabea
RH
2697 if (arg_temp(op->args[1])->state == TS_DEAD) {
2698 if (arg_temp(op->args[0])->state == TS_DEAD) {
03271524 2699 /* Both parts of the operation are dead. */
1414968a
RH
2700 goto do_remove;
2701 }
03271524 2702 /* The high part of the operation is dead; generate the low. */
c45cb8bb 2703 op->opc = opc = opc_new;
efee3746
RH
2704 op->args[1] = op->args[2];
2705 op->args[2] = op->args[3];
b83eabea 2706 } else if (arg_temp(op->args[0])->state == TS_DEAD && have_opc_new2) {
c45cb8bb
RH
2707 /* The low part of the operation is dead; generate the high. */
2708 op->opc = opc = opc_new2;
efee3746
RH
2709 op->args[0] = op->args[1];
2710 op->args[1] = op->args[2];
2711 op->args[2] = op->args[3];
03271524
RH
2712 } else {
2713 goto do_not_remove;
1414968a 2714 }
03271524
RH
2715 /* Mark the single-word operation live. */
2716 nb_oargs = 1;
1414968a
RH
2717 goto do_not_remove;
2718
c896fe29 2719 default:
1305c451 2720 /* XXX: optimize by hardcoding common cases (e.g. triadic ops) */
49516bc0
AJ
2721 nb_iargs = def->nb_iargs;
2722 nb_oargs = def->nb_oargs;
c896fe29 2723
49516bc0
AJ
2724 /* Test if the operation can be removed because all
2725 its outputs are dead. We assume that nb_oargs == 0
2726 implies side effects */
2727 if (!(def->flags & TCG_OPF_SIDE_EFFECTS) && nb_oargs != 0) {
c45cb8bb 2728 for (i = 0; i < nb_oargs; i++) {
b83eabea 2729 if (arg_temp(op->args[i])->state != TS_DEAD) {
49516bc0 2730 goto do_not_remove;
9c43b68d 2731 }
49516bc0 2732 }
152c35aa
RH
2733 goto do_remove;
2734 }
2735 goto do_not_remove;
49516bc0 2736
152c35aa
RH
2737 do_remove:
2738 tcg_op_remove(s, op);
2739 break;
2740
2741 do_not_remove:
152c35aa 2742 for (i = 0; i < nb_oargs; i++) {
25f49c5f
RH
2743 ts = arg_temp(op->args[i]);
2744
2745 /* Remember the preference of the uses that followed. */
2746 op->output_pref[i] = *la_temp_pref(ts);
2747
2748 /* Output args are dead. */
2749 if (ts->state & TS_DEAD) {
152c35aa 2750 arg_life |= DEAD_ARG << i;
49516bc0 2751 }
25f49c5f 2752 if (ts->state & TS_MEM) {
152c35aa
RH
2753 arg_life |= SYNC_ARG << i;
2754 }
25f49c5f
RH
2755 ts->state = TS_DEAD;
2756 la_reset_pref(ts);
152c35aa 2757 }
49516bc0 2758
25f49c5f 2759 /* If end of basic block, update. */
ae36a246
RH
2760 if (def->flags & TCG_OPF_BB_EXIT) {
2761 la_func_end(s, nb_globals, nb_temps);
2762 } else if (def->flags & TCG_OPF_BB_END) {
2616c808 2763 la_bb_end(s, nb_globals, nb_temps);
152c35aa 2764 } else if (def->flags & TCG_OPF_SIDE_EFFECTS) {
f65a061c 2765 la_global_sync(s, nb_globals);
25f49c5f
RH
2766 if (def->flags & TCG_OPF_CALL_CLOBBER) {
2767 la_cross_call(s, nb_temps);
2768 }
152c35aa
RH
2769 }
2770
25f49c5f 2771 /* Record arguments that die in this opcode. */
152c35aa 2772 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
25f49c5f
RH
2773 ts = arg_temp(op->args[i]);
2774 if (ts->state & TS_DEAD) {
152c35aa 2775 arg_life |= DEAD_ARG << i;
c896fe29 2776 }
c896fe29 2777 }
25f49c5f
RH
2778
2779 /* Input arguments are live for preceding opcodes. */
152c35aa 2780 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
25f49c5f
RH
2781 ts = arg_temp(op->args[i]);
2782 if (ts->state & TS_DEAD) {
2783 /* For operands that were dead, initially allow
2784 all regs for the type. */
2785 *la_temp_pref(ts) = tcg_target_available_regs[ts->type];
2786 ts->state &= ~TS_DEAD;
2787 }
2788 }
2789
2790 /* Incorporate constraints for this operand. */
2791 switch (opc) {
2792 case INDEX_op_mov_i32:
2793 case INDEX_op_mov_i64:
2794 /* Note that these are TCG_OPF_NOT_PRESENT and do not
2795 have proper constraints. That said, special case
2796 moves to propagate preferences backward. */
2797 if (IS_DEAD_ARG(1)) {
2798 *la_temp_pref(arg_temp(op->args[0]))
2799 = *la_temp_pref(arg_temp(op->args[1]));
2800 }
2801 break;
2802
2803 default:
2804 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
2805 const TCGArgConstraint *ct = &def->args_ct[i];
2806 TCGRegSet set, *pset;
2807
2808 ts = arg_temp(op->args[i]);
2809 pset = la_temp_pref(ts);
2810 set = *pset;
2811
2812 set &= ct->u.regs;
2813 if (ct->ct & TCG_CT_IALIAS) {
2814 set &= op->output_pref[ct->alias_index];
2815 }
2816 /* If the combination is not possible, restart. */
2817 if (set == 0) {
2818 set = ct->u.regs;
2819 }
2820 *pset = set;
2821 }
2822 break;
152c35aa 2823 }
c896fe29
FB
2824 break;
2825 }
bee158cb 2826 op->life = arg_life;
1ff0a2c5 2827 }
c896fe29 2828}
c896fe29 2829
5a18407f 2830/* Liveness analysis: Convert indirect regs to direct temporaries. */
b83eabea 2831static bool liveness_pass_2(TCGContext *s)
5a18407f
RH
2832{
2833 int nb_globals = s->nb_globals;
15fa08f8 2834 int nb_temps, i;
5a18407f 2835 bool changes = false;
15fa08f8 2836 TCGOp *op, *op_next;
5a18407f 2837
5a18407f
RH
2838 /* Create a temporary for each indirect global. */
2839 for (i = 0; i < nb_globals; ++i) {
2840 TCGTemp *its = &s->temps[i];
2841 if (its->indirect_reg) {
2842 TCGTemp *dts = tcg_temp_alloc(s);
2843 dts->type = its->type;
2844 dts->base_type = its->base_type;
b83eabea
RH
2845 its->state_ptr = dts;
2846 } else {
2847 its->state_ptr = NULL;
5a18407f 2848 }
b83eabea
RH
2849 /* All globals begin dead. */
2850 its->state = TS_DEAD;
2851 }
2852 for (nb_temps = s->nb_temps; i < nb_temps; ++i) {
2853 TCGTemp *its = &s->temps[i];
2854 its->state_ptr = NULL;
2855 its->state = TS_DEAD;
5a18407f 2856 }
5a18407f 2857
15fa08f8 2858 QTAILQ_FOREACH_SAFE(op, &s->ops, link, op_next) {
5a18407f
RH
2859 TCGOpcode opc = op->opc;
2860 const TCGOpDef *def = &tcg_op_defs[opc];
2861 TCGLifeData arg_life = op->life;
2862 int nb_iargs, nb_oargs, call_flags;
b83eabea 2863 TCGTemp *arg_ts, *dir_ts;
5a18407f 2864
5a18407f 2865 if (opc == INDEX_op_call) {
cd9090aa
RH
2866 nb_oargs = TCGOP_CALLO(op);
2867 nb_iargs = TCGOP_CALLI(op);
efee3746 2868 call_flags = op->args[nb_oargs + nb_iargs + 1];
5a18407f
RH
2869 } else {
2870 nb_iargs = def->nb_iargs;
2871 nb_oargs = def->nb_oargs;
2872
2873 /* Set flags similar to how calls require. */
2874 if (def->flags & TCG_OPF_BB_END) {
2875 /* Like writing globals: save_globals */
2876 call_flags = 0;
2877 } else if (def->flags & TCG_OPF_SIDE_EFFECTS) {
2878 /* Like reading globals: sync_globals */
2879 call_flags = TCG_CALL_NO_WRITE_GLOBALS;
2880 } else {
2881 /* No effect on globals. */
2882 call_flags = (TCG_CALL_NO_READ_GLOBALS |
2883 TCG_CALL_NO_WRITE_GLOBALS);
2884 }
2885 }
2886
2887 /* Make sure that input arguments are available. */
2888 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
b83eabea
RH
2889 arg_ts = arg_temp(op->args[i]);
2890 if (arg_ts) {
2891 dir_ts = arg_ts->state_ptr;
2892 if (dir_ts && arg_ts->state == TS_DEAD) {
2893 TCGOpcode lopc = (arg_ts->type == TCG_TYPE_I32
5a18407f
RH
2894 ? INDEX_op_ld_i32
2895 : INDEX_op_ld_i64);
ac1043f6 2896 TCGOp *lop = tcg_op_insert_before(s, op, lopc);
5a18407f 2897
b83eabea
RH
2898 lop->args[0] = temp_arg(dir_ts);
2899 lop->args[1] = temp_arg(arg_ts->mem_base);
2900 lop->args[2] = arg_ts->mem_offset;
5a18407f
RH
2901
2902 /* Loaded, but synced with memory. */
b83eabea 2903 arg_ts->state = TS_MEM;
5a18407f
RH
2904 }
2905 }
2906 }
2907
2908 /* Perform input replacement, and mark inputs that became dead.
2909 No action is required except keeping temp_state up to date
2910 so that we reload when needed. */
2911 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
b83eabea
RH
2912 arg_ts = arg_temp(op->args[i]);
2913 if (arg_ts) {
2914 dir_ts = arg_ts->state_ptr;
2915 if (dir_ts) {
2916 op->args[i] = temp_arg(dir_ts);
5a18407f
RH
2917 changes = true;
2918 if (IS_DEAD_ARG(i)) {
b83eabea 2919 arg_ts->state = TS_DEAD;
5a18407f
RH
2920 }
2921 }
2922 }
2923 }
2924
2925 /* Liveness analysis should ensure that the following are
2926 all correct, for call sites and basic block end points. */
2927 if (call_flags & TCG_CALL_NO_READ_GLOBALS) {
2928 /* Nothing to do */
2929 } else if (call_flags & TCG_CALL_NO_WRITE_GLOBALS) {
2930 for (i = 0; i < nb_globals; ++i) {
2931 /* Liveness should see that globals are synced back,
2932 that is, either TS_DEAD or TS_MEM. */
b83eabea
RH
2933 arg_ts = &s->temps[i];
2934 tcg_debug_assert(arg_ts->state_ptr == 0
2935 || arg_ts->state != 0);
5a18407f
RH
2936 }
2937 } else {
2938 for (i = 0; i < nb_globals; ++i) {
2939 /* Liveness should see that globals are saved back,
2940 that is, TS_DEAD, waiting to be reloaded. */
b83eabea
RH
2941 arg_ts = &s->temps[i];
2942 tcg_debug_assert(arg_ts->state_ptr == 0
2943 || arg_ts->state == TS_DEAD);
5a18407f
RH
2944 }
2945 }
2946
2947 /* Outputs become available. */
2948 for (i = 0; i < nb_oargs; i++) {
b83eabea
RH
2949 arg_ts = arg_temp(op->args[i]);
2950 dir_ts = arg_ts->state_ptr;
2951 if (!dir_ts) {
5a18407f
RH
2952 continue;
2953 }
b83eabea 2954 op->args[i] = temp_arg(dir_ts);
5a18407f
RH
2955 changes = true;
2956
2957 /* The output is now live and modified. */
b83eabea 2958 arg_ts->state = 0;
5a18407f
RH
2959
2960 /* Sync outputs upon their last write. */
2961 if (NEED_SYNC_ARG(i)) {
b83eabea 2962 TCGOpcode sopc = (arg_ts->type == TCG_TYPE_I32
5a18407f
RH
2963 ? INDEX_op_st_i32
2964 : INDEX_op_st_i64);
ac1043f6 2965 TCGOp *sop = tcg_op_insert_after(s, op, sopc);
5a18407f 2966
b83eabea
RH
2967 sop->args[0] = temp_arg(dir_ts);
2968 sop->args[1] = temp_arg(arg_ts->mem_base);
2969 sop->args[2] = arg_ts->mem_offset;
5a18407f 2970
b83eabea 2971 arg_ts->state = TS_MEM;
5a18407f
RH
2972 }
2973 /* Drop outputs that are dead. */
2974 if (IS_DEAD_ARG(i)) {
b83eabea 2975 arg_ts->state = TS_DEAD;
5a18407f
RH
2976 }
2977 }
2978 }
2979
2980 return changes;
2981}
2982
8d8fdbae 2983#ifdef CONFIG_DEBUG_TCG
c896fe29
FB
2984static void dump_regs(TCGContext *s)
2985{
2986 TCGTemp *ts;
2987 int i;
2988 char buf[64];
2989
2990 for(i = 0; i < s->nb_temps; i++) {
2991 ts = &s->temps[i];
43439139 2992 printf(" %10s: ", tcg_get_arg_str_ptr(s, buf, sizeof(buf), ts));
c896fe29
FB
2993 switch(ts->val_type) {
2994 case TEMP_VAL_REG:
2995 printf("%s", tcg_target_reg_names[ts->reg]);
2996 break;
2997 case TEMP_VAL_MEM:
b3a62939
RH
2998 printf("%d(%s)", (int)ts->mem_offset,
2999 tcg_target_reg_names[ts->mem_base->reg]);
c896fe29
FB
3000 break;
3001 case TEMP_VAL_CONST:
3002 printf("$0x%" TCG_PRIlx, ts->val);
3003 break;
3004 case TEMP_VAL_DEAD:
3005 printf("D");
3006 break;
3007 default:
3008 printf("???");
3009 break;
3010 }
3011 printf("\n");
3012 }
3013
3014 for(i = 0; i < TCG_TARGET_NB_REGS; i++) {
f8b2f202 3015 if (s->reg_to_temp[i] != NULL) {
c896fe29
FB
3016 printf("%s: %s\n",
3017 tcg_target_reg_names[i],
f8b2f202 3018 tcg_get_arg_str_ptr(s, buf, sizeof(buf), s->reg_to_temp[i]));
c896fe29
FB
3019 }
3020 }
3021}
3022
3023static void check_regs(TCGContext *s)
3024{
869938ae 3025 int reg;
b6638662 3026 int k;
c896fe29
FB
3027 TCGTemp *ts;
3028 char buf[64];
3029
f8b2f202
RH
3030 for (reg = 0; reg < TCG_TARGET_NB_REGS; reg++) {
3031 ts = s->reg_to_temp[reg];
3032 if (ts != NULL) {
3033 if (ts->val_type != TEMP_VAL_REG || ts->reg != reg) {
c896fe29
FB
3034 printf("Inconsistency for register %s:\n",
3035 tcg_target_reg_names[reg]);
b03cce8e 3036 goto fail;
c896fe29
FB
3037 }
3038 }
3039 }
f8b2f202 3040 for (k = 0; k < s->nb_temps; k++) {
c896fe29 3041 ts = &s->temps[k];
f8b2f202
RH
3042 if (ts->val_type == TEMP_VAL_REG && !ts->fixed_reg
3043 && s->reg_to_temp[ts->reg] != ts) {
3044 printf("Inconsistency for temp %s:\n",
3045 tcg_get_arg_str_ptr(s, buf, sizeof(buf), ts));
b03cce8e 3046 fail:
f8b2f202
RH
3047 printf("reg state:\n");
3048 dump_regs(s);
3049 tcg_abort();
c896fe29
FB
3050 }
3051 }
3052}
3053#endif
3054
2272e4a7 3055static void temp_allocate_frame(TCGContext *s, TCGTemp *ts)
c896fe29 3056{
9b9c37c3
RH
3057#if !(defined(__sparc__) && TCG_TARGET_REG_BITS == 64)
3058 /* Sparc64 stack is accessed with offset of 2047 */
b591dc59
BS
3059 s->current_frame_offset = (s->current_frame_offset +
3060 (tcg_target_long)sizeof(tcg_target_long) - 1) &
3061 ~(sizeof(tcg_target_long) - 1);
f44c9960 3062#endif
b591dc59
BS
3063 if (s->current_frame_offset + (tcg_target_long)sizeof(tcg_target_long) >
3064 s->frame_end) {
5ff9d6a4 3065 tcg_abort();
b591dc59 3066 }
c896fe29 3067 ts->mem_offset = s->current_frame_offset;
b3a62939 3068 ts->mem_base = s->frame_temp;
c896fe29 3069 ts->mem_allocated = 1;
e2c6d1b4 3070 s->current_frame_offset += sizeof(tcg_target_long);
c896fe29
FB
3071}
3072
b722452a 3073static void temp_load(TCGContext *, TCGTemp *, TCGRegSet, TCGRegSet, TCGRegSet);
b3915dbb 3074
59d7c14e
RH
3075/* Mark a temporary as free or dead. If 'free_or_dead' is negative,
3076 mark it free; otherwise mark it dead. */
3077static void temp_free_or_dead(TCGContext *s, TCGTemp *ts, int free_or_dead)
7f6ceedf 3078{
59d7c14e
RH
3079 if (ts->fixed_reg) {
3080 return;
3081 }
3082 if (ts->val_type == TEMP_VAL_REG) {
3083 s->reg_to_temp[ts->reg] = NULL;
3084 }
3085 ts->val_type = (free_or_dead < 0
3086 || ts->temp_local
fa477d25 3087 || ts->temp_global
59d7c14e
RH
3088 ? TEMP_VAL_MEM : TEMP_VAL_DEAD);
3089}
7f6ceedf 3090
59d7c14e
RH
3091/* Mark a temporary as dead. */
3092static inline void temp_dead(TCGContext *s, TCGTemp *ts)
3093{
3094 temp_free_or_dead(s, ts, 1);
3095}
3096
3097/* Sync a temporary to memory. 'allocated_regs' is used in case a temporary
3098 registers needs to be allocated to store a constant. If 'free_or_dead'
3099 is non-zero, subsequently release the temporary; if it is positive, the
3100 temp is dead; if it is negative, the temp is free. */
98b4e186
RH
3101static void temp_sync(TCGContext *s, TCGTemp *ts, TCGRegSet allocated_regs,
3102 TCGRegSet preferred_regs, int free_or_dead)
59d7c14e
RH
3103{
3104 if (ts->fixed_reg) {
3105 return;
3106 }
3107 if (!ts->mem_coherent) {
7f6ceedf 3108 if (!ts->mem_allocated) {
2272e4a7 3109 temp_allocate_frame(s, ts);
59d7c14e 3110 }
59d7c14e
RH
3111 switch (ts->val_type) {
3112 case TEMP_VAL_CONST:
3113 /* If we're going to free the temp immediately, then we won't
3114 require it later in a register, so attempt to store the
3115 constant to memory directly. */
3116 if (free_or_dead
3117 && tcg_out_sti(s, ts->type, ts->val,
3118 ts->mem_base->reg, ts->mem_offset)) {
3119 break;
3120 }
3121 temp_load(s, ts, tcg_target_available_regs[ts->type],
98b4e186 3122 allocated_regs, preferred_regs);
59d7c14e
RH
3123 /* fallthrough */
3124
3125 case TEMP_VAL_REG:
3126 tcg_out_st(s, ts->type, ts->reg,
3127 ts->mem_base->reg, ts->mem_offset);
3128 break;
3129
3130 case TEMP_VAL_MEM:
3131 break;
3132
3133 case TEMP_VAL_DEAD:
3134 default:
3135 tcg_abort();
3136 }
3137 ts->mem_coherent = 1;
3138 }
3139 if (free_or_dead) {
3140 temp_free_or_dead(s, ts, free_or_dead);
7f6ceedf 3141 }
7f6ceedf
AJ
3142}
3143
c896fe29 3144/* free register 'reg' by spilling the corresponding temporary if necessary */
b3915dbb 3145static void tcg_reg_free(TCGContext *s, TCGReg reg, TCGRegSet allocated_regs)
c896fe29 3146{
f8b2f202 3147 TCGTemp *ts = s->reg_to_temp[reg];
f8b2f202 3148 if (ts != NULL) {
98b4e186 3149 temp_sync(s, ts, allocated_regs, 0, -1);
c896fe29
FB
3150 }
3151}
3152
b016486e
RH
3153/**
3154 * tcg_reg_alloc:
3155 * @required_regs: Set of registers in which we must allocate.
3156 * @allocated_regs: Set of registers which must be avoided.
3157 * @preferred_regs: Set of registers we should prefer.
3158 * @rev: True if we search the registers in "indirect" order.
3159 *
3160 * The allocated register must be in @required_regs & ~@allocated_regs,
3161 * but if we can put it in @preferred_regs we may save a move later.
3162 */
3163static TCGReg tcg_reg_alloc(TCGContext *s, TCGRegSet required_regs,
3164 TCGRegSet allocated_regs,
3165 TCGRegSet preferred_regs, bool rev)
c896fe29 3166{
b016486e
RH
3167 int i, j, f, n = ARRAY_SIZE(tcg_target_reg_alloc_order);
3168 TCGRegSet reg_ct[2];
91478cef 3169 const int *order;
c896fe29 3170
b016486e
RH
3171 reg_ct[1] = required_regs & ~allocated_regs;
3172 tcg_debug_assert(reg_ct[1] != 0);
3173 reg_ct[0] = reg_ct[1] & preferred_regs;
3174
3175 /* Skip the preferred_regs option if it cannot be satisfied,
3176 or if the preference made no difference. */
3177 f = reg_ct[0] == 0 || reg_ct[0] == reg_ct[1];
3178
91478cef 3179 order = rev ? indirect_reg_alloc_order : tcg_target_reg_alloc_order;
c896fe29 3180
b016486e
RH
3181 /* Try free registers, preferences first. */
3182 for (j = f; j < 2; j++) {
3183 TCGRegSet set = reg_ct[j];
3184
3185 if (tcg_regset_single(set)) {
3186 /* One register in the set. */
3187 TCGReg reg = tcg_regset_first(set);
3188 if (s->reg_to_temp[reg] == NULL) {
3189 return reg;
3190 }
3191 } else {
3192 for (i = 0; i < n; i++) {
3193 TCGReg reg = order[i];
3194 if (s->reg_to_temp[reg] == NULL &&
3195 tcg_regset_test_reg(set, reg)) {
3196 return reg;
3197 }
3198 }
3199 }
c896fe29
FB
3200 }
3201
b016486e
RH
3202 /* We must spill something. */
3203 for (j = f; j < 2; j++) {
3204 TCGRegSet set = reg_ct[j];
3205
3206 if (tcg_regset_single(set)) {
3207 /* One register in the set. */
3208 TCGReg reg = tcg_regset_first(set);
b3915dbb 3209 tcg_reg_free(s, reg, allocated_regs);
c896fe29 3210 return reg;
b016486e
RH
3211 } else {
3212 for (i = 0; i < n; i++) {
3213 TCGReg reg = order[i];
3214 if (tcg_regset_test_reg(set, reg)) {
3215 tcg_reg_free(s, reg, allocated_regs);
3216 return reg;
3217 }
3218 }
c896fe29
FB
3219 }
3220 }
3221
3222 tcg_abort();
3223}
3224
40ae5c62
RH
3225/* Make sure the temporary is in a register. If needed, allocate the register
3226 from DESIRED while avoiding ALLOCATED. */
3227static void temp_load(TCGContext *s, TCGTemp *ts, TCGRegSet desired_regs,
b722452a 3228 TCGRegSet allocated_regs, TCGRegSet preferred_regs)
40ae5c62
RH
3229{
3230 TCGReg reg;
3231
3232 switch (ts->val_type) {
3233 case TEMP_VAL_REG:
3234 return;
3235 case TEMP_VAL_CONST:
b016486e 3236 reg = tcg_reg_alloc(s, desired_regs, allocated_regs,
b722452a 3237 preferred_regs, ts->indirect_base);
40ae5c62
RH
3238 tcg_out_movi(s, ts->type, reg, ts->val);
3239 ts->mem_coherent = 0;
3240 break;
3241 case TEMP_VAL_MEM:
b016486e 3242 reg = tcg_reg_alloc(s, desired_regs, allocated_regs,
b722452a 3243 preferred_regs, ts->indirect_base);
40ae5c62
RH
3244 tcg_out_ld(s, ts->type, reg, ts->mem_base->reg, ts->mem_offset);
3245 ts->mem_coherent = 1;
3246 break;
3247 case TEMP_VAL_DEAD:
3248 default:
3249 tcg_abort();
3250 }
3251 ts->reg = reg;
3252 ts->val_type = TEMP_VAL_REG;
3253 s->reg_to_temp[reg] = ts;
3254}
3255
59d7c14e
RH
3256/* Save a temporary to memory. 'allocated_regs' is used in case a
3257 temporary registers needs to be allocated to store a constant. */
3258static void temp_save(TCGContext *s, TCGTemp *ts, TCGRegSet allocated_regs)
1ad80729 3259{
5a18407f
RH
3260 /* The liveness analysis already ensures that globals are back
3261 in memory. Keep an tcg_debug_assert for safety. */
3262 tcg_debug_assert(ts->val_type == TEMP_VAL_MEM || ts->fixed_reg);
1ad80729
AJ
3263}
3264
9814dd27 3265/* save globals to their canonical location and assume they can be
e8996ee0
FB
3266 modified be the following code. 'allocated_regs' is used in case a
3267 temporary registers needs to be allocated to store a constant. */
3268static void save_globals(TCGContext *s, TCGRegSet allocated_regs)
c896fe29 3269{
ac3b8891 3270 int i, n;
c896fe29 3271
ac3b8891 3272 for (i = 0, n = s->nb_globals; i < n; i++) {
b13eb728 3273 temp_save(s, &s->temps[i], allocated_regs);
c896fe29 3274 }
e5097dc8
FB
3275}
3276
3d5c5f87
AJ
3277/* sync globals to their canonical location and assume they can be
3278 read by the following code. 'allocated_regs' is used in case a
3279 temporary registers needs to be allocated to store a constant. */
3280static void sync_globals(TCGContext *s, TCGRegSet allocated_regs)
3281{
ac3b8891 3282 int i, n;
3d5c5f87 3283
ac3b8891 3284 for (i = 0, n = s->nb_globals; i < n; i++) {
12b9b11a 3285 TCGTemp *ts = &s->temps[i];
5a18407f
RH
3286 tcg_debug_assert(ts->val_type != TEMP_VAL_REG
3287 || ts->fixed_reg
3288 || ts->mem_coherent);
3d5c5f87
AJ
3289 }
3290}
3291
e5097dc8 3292/* at the end of a basic block, we assume all temporaries are dead and
e8996ee0
FB
3293 all globals are stored at their canonical location. */
3294static void tcg_reg_alloc_bb_end(TCGContext *s, TCGRegSet allocated_regs)
e5097dc8 3295{
e5097dc8
FB
3296 int i;
3297
b13eb728
RH
3298 for (i = s->nb_globals; i < s->nb_temps; i++) {
3299 TCGTemp *ts = &s->temps[i];
641d5fbe 3300 if (ts->temp_local) {
b13eb728 3301 temp_save(s, ts, allocated_regs);
641d5fbe 3302 } else {
5a18407f
RH
3303 /* The liveness analysis already ensures that temps are dead.
3304 Keep an tcg_debug_assert for safety. */
3305 tcg_debug_assert(ts->val_type == TEMP_VAL_DEAD);
c896fe29
FB
3306 }
3307 }
e8996ee0
FB
3308
3309 save_globals(s, allocated_regs);
c896fe29
FB
3310}
3311
bab1671f
RH
3312/*
3313 * Specialized code generation for INDEX_op_movi_*.
3314 */
0fe4fca4 3315static void tcg_reg_alloc_do_movi(TCGContext *s, TCGTemp *ots,
ba87719c
RH
3316 tcg_target_ulong val, TCGLifeData arg_life,
3317 TCGRegSet preferred_regs)
e8996ee0 3318{
d63e3b6e
RH
3319 /* ENV should not be modified. */
3320 tcg_debug_assert(!ots->fixed_reg);
59d7c14e
RH
3321
3322 /* The movi is not explicitly generated here. */
3323 if (ots->val_type == TEMP_VAL_REG) {
3324 s->reg_to_temp[ots->reg] = NULL;
ec7a869d 3325 }
59d7c14e
RH
3326 ots->val_type = TEMP_VAL_CONST;
3327 ots->val = val;
3328 ots->mem_coherent = 0;
3329 if (NEED_SYNC_ARG(0)) {
ba87719c 3330 temp_sync(s, ots, s->reserved_regs, preferred_regs, IS_DEAD_ARG(0));
59d7c14e 3331 } else if (IS_DEAD_ARG(0)) {
f8bf00f1 3332 temp_dead(s, ots);
4c4e1ab2 3333 }
e8996ee0
FB
3334}
3335
dd186292 3336static void tcg_reg_alloc_movi(TCGContext *s, const TCGOp *op)
0fe4fca4 3337{
43439139 3338 TCGTemp *ots = arg_temp(op->args[0]);
dd186292 3339 tcg_target_ulong val = op->args[1];
0fe4fca4 3340
69e3706d 3341 tcg_reg_alloc_do_movi(s, ots, val, op->life, op->output_pref[0]);
0fe4fca4
PB
3342}
3343
bab1671f
RH
3344/*
3345 * Specialized code generation for INDEX_op_mov_*.
3346 */
dd186292 3347static void tcg_reg_alloc_mov(TCGContext *s, const TCGOp *op)
c896fe29 3348{
dd186292 3349 const TCGLifeData arg_life = op->life;
69e3706d 3350 TCGRegSet allocated_regs, preferred_regs;
c896fe29 3351 TCGTemp *ts, *ots;
450445d5 3352 TCGType otype, itype;
c896fe29 3353
d21369f5 3354 allocated_regs = s->reserved_regs;
69e3706d 3355 preferred_regs = op->output_pref[0];
43439139
RH
3356 ots = arg_temp(op->args[0]);
3357 ts = arg_temp(op->args[1]);
450445d5 3358
d63e3b6e
RH
3359 /* ENV should not be modified. */
3360 tcg_debug_assert(!ots->fixed_reg);
3361
450445d5
RH
3362 /* Note that otype != itype for no-op truncation. */
3363 otype = ots->type;
3364 itype = ts->type;
c29c1d7e 3365
0fe4fca4
PB
3366 if (ts->val_type == TEMP_VAL_CONST) {
3367 /* propagate constant or generate sti */
3368 tcg_target_ulong val = ts->val;
3369 if (IS_DEAD_ARG(1)) {
3370 temp_dead(s, ts);
3371 }
69e3706d 3372 tcg_reg_alloc_do_movi(s, ots, val, arg_life, preferred_regs);
0fe4fca4
PB
3373 return;
3374 }
3375
3376 /* If the source value is in memory we're going to be forced
3377 to have it in a register in order to perform the copy. Copy
3378 the SOURCE value into its own register first, that way we
3379 don't have to reload SOURCE the next time it is used. */
3380 if (ts->val_type == TEMP_VAL_MEM) {
69e3706d
RH
3381 temp_load(s, ts, tcg_target_available_regs[itype],
3382 allocated_regs, preferred_regs);
c29c1d7e 3383 }
c896fe29 3384
0fe4fca4 3385 tcg_debug_assert(ts->val_type == TEMP_VAL_REG);
d63e3b6e 3386 if (IS_DEAD_ARG(0)) {
c29c1d7e
AJ
3387 /* mov to a non-saved dead register makes no sense (even with
3388 liveness analysis disabled). */
eabb7b91 3389 tcg_debug_assert(NEED_SYNC_ARG(0));
c29c1d7e 3390 if (!ots->mem_allocated) {
2272e4a7 3391 temp_allocate_frame(s, ots);
c29c1d7e 3392 }
b3a62939 3393 tcg_out_st(s, otype, ts->reg, ots->mem_base->reg, ots->mem_offset);
c29c1d7e 3394 if (IS_DEAD_ARG(1)) {
f8bf00f1 3395 temp_dead(s, ts);
c29c1d7e 3396 }
f8bf00f1 3397 temp_dead(s, ots);
c29c1d7e 3398 } else {
d63e3b6e 3399 if (IS_DEAD_ARG(1) && !ts->fixed_reg) {
c896fe29 3400 /* the mov can be suppressed */
c29c1d7e 3401 if (ots->val_type == TEMP_VAL_REG) {
f8b2f202 3402 s->reg_to_temp[ots->reg] = NULL;
c29c1d7e
AJ
3403 }
3404 ots->reg = ts->reg;
f8bf00f1 3405 temp_dead(s, ts);
c896fe29 3406 } else {
c29c1d7e
AJ
3407 if (ots->val_type != TEMP_VAL_REG) {
3408 /* When allocating a new register, make sure to not spill the
3409 input one. */
3410 tcg_regset_set_reg(allocated_regs, ts->reg);
450445d5 3411 ots->reg = tcg_reg_alloc(s, tcg_target_available_regs[otype],
69e3706d 3412 allocated_regs, preferred_regs,
b016486e 3413 ots->indirect_base);
c896fe29 3414 }
78113e83 3415 if (!tcg_out_mov(s, otype, ots->reg, ts->reg)) {
240c08d0
RH
3416 /*
3417 * Cross register class move not supported.
3418 * Store the source register into the destination slot
3419 * and leave the destination temp as TEMP_VAL_MEM.
3420 */
3421 assert(!ots->fixed_reg);
3422 if (!ts->mem_allocated) {
3423 temp_allocate_frame(s, ots);
3424 }
3425 tcg_out_st(s, ts->type, ts->reg,
3426 ots->mem_base->reg, ots->mem_offset);
3427 ots->mem_coherent = 1;
3428 temp_free_or_dead(s, ots, -1);
3429 return;
78113e83 3430 }
c896fe29 3431 }
c29c1d7e
AJ
3432 ots->val_type = TEMP_VAL_REG;
3433 ots->mem_coherent = 0;
f8b2f202 3434 s->reg_to_temp[ots->reg] = ots;
c29c1d7e 3435 if (NEED_SYNC_ARG(0)) {
98b4e186 3436 temp_sync(s, ots, allocated_regs, 0, 0);
c896fe29 3437 }
ec7a869d 3438 }
c896fe29
FB
3439}
3440
bab1671f
RH
3441/*
3442 * Specialized code generation for INDEX_op_dup_vec.
3443 */
3444static void tcg_reg_alloc_dup(TCGContext *s, const TCGOp *op)
3445{
3446 const TCGLifeData arg_life = op->life;
3447 TCGRegSet dup_out_regs, dup_in_regs;
3448 TCGTemp *its, *ots;
3449 TCGType itype, vtype;
d6ecb4a9 3450 intptr_t endian_fixup;
bab1671f
RH
3451 unsigned vece;
3452 bool ok;
3453
3454 ots = arg_temp(op->args[0]);
3455 its = arg_temp(op->args[1]);
3456
3457 /* ENV should not be modified. */
3458 tcg_debug_assert(!ots->fixed_reg);
3459
3460 itype = its->type;
3461 vece = TCGOP_VECE(op);
3462 vtype = TCGOP_VECL(op) + TCG_TYPE_V64;
3463
3464 if (its->val_type == TEMP_VAL_CONST) {
3465 /* Propagate constant via movi -> dupi. */
3466 tcg_target_ulong val = its->val;
3467 if (IS_DEAD_ARG(1)) {
3468 temp_dead(s, its);
3469 }
3470 tcg_reg_alloc_do_movi(s, ots, val, arg_life, op->output_pref[0]);
3471 return;
3472 }
3473
3474 dup_out_regs = tcg_op_defs[INDEX_op_dup_vec].args_ct[0].u.regs;
3475 dup_in_regs = tcg_op_defs[INDEX_op_dup_vec].args_ct[1].u.regs;
3476
3477 /* Allocate the output register now. */
3478 if (ots->val_type != TEMP_VAL_REG) {
3479 TCGRegSet allocated_regs = s->reserved_regs;
3480
3481 if (!IS_DEAD_ARG(1) && its->val_type == TEMP_VAL_REG) {
3482 /* Make sure to not spill the input register. */
3483 tcg_regset_set_reg(allocated_regs, its->reg);
3484 }
3485 ots->reg = tcg_reg_alloc(s, dup_out_regs, allocated_regs,
3486 op->output_pref[0], ots->indirect_base);
3487 ots->val_type = TEMP_VAL_REG;
3488 ots->mem_coherent = 0;
3489 s->reg_to_temp[ots->reg] = ots;
3490 }
3491
3492 switch (its->val_type) {
3493 case TEMP_VAL_REG:
3494 /*
3495 * The dup constriaints must be broad, covering all possible VECE.
3496 * However, tcg_op_dup_vec() gets to see the VECE and we allow it
3497 * to fail, indicating that extra moves are required for that case.
3498 */
3499 if (tcg_regset_test_reg(dup_in_regs, its->reg)) {
3500 if (tcg_out_dup_vec(s, vtype, vece, ots->reg, its->reg)) {
3501 goto done;
3502 }
3503 /* Try again from memory or a vector input register. */
3504 }
3505 if (!its->mem_coherent) {
3506 /*
3507 * The input register is not synced, and so an extra store
3508 * would be required to use memory. Attempt an integer-vector
3509 * register move first. We do not have a TCGRegSet for this.
3510 */
3511 if (tcg_out_mov(s, itype, ots->reg, its->reg)) {
3512 break;
3513 }
3514 /* Sync the temp back to its slot and load from there. */
3515 temp_sync(s, its, s->reserved_regs, 0, 0);
3516 }
3517 /* fall through */
3518
3519 case TEMP_VAL_MEM:
d6ecb4a9
RH
3520#ifdef HOST_WORDS_BIGENDIAN
3521 endian_fixup = itype == TCG_TYPE_I32 ? 4 : 8;
3522 endian_fixup -= 1 << vece;
3523#else
3524 endian_fixup = 0;
3525#endif
3526 if (tcg_out_dupm_vec(s, vtype, vece, ots->reg, its->mem_base->reg,
3527 its->mem_offset + endian_fixup)) {
3528 goto done;
3529 }
bab1671f
RH
3530 tcg_out_ld(s, itype, ots->reg, its->mem_base->reg, its->mem_offset);
3531 break;
3532
3533 default:
3534 g_assert_not_reached();
3535 }
3536
3537 /* We now have a vector input register, so dup must succeed. */
3538 ok = tcg_out_dup_vec(s, vtype, vece, ots->reg, ots->reg);
3539 tcg_debug_assert(ok);
3540
3541 done:
3542 if (IS_DEAD_ARG(1)) {
3543 temp_dead(s, its);
3544 }
3545 if (NEED_SYNC_ARG(0)) {
3546 temp_sync(s, ots, s->reserved_regs, 0, 0);
3547 }
3548 if (IS_DEAD_ARG(0)) {
3549 temp_dead(s, ots);
3550 }
3551}
3552
dd186292 3553static void tcg_reg_alloc_op(TCGContext *s, const TCGOp *op)
c896fe29 3554{
dd186292
RH
3555 const TCGLifeData arg_life = op->life;
3556 const TCGOpDef * const def = &tcg_op_defs[op->opc];
82790a87
RH
3557 TCGRegSet i_allocated_regs;
3558 TCGRegSet o_allocated_regs;
b6638662
RH
3559 int i, k, nb_iargs, nb_oargs;
3560 TCGReg reg;
c896fe29
FB
3561 TCGArg arg;
3562 const TCGArgConstraint *arg_ct;
3563 TCGTemp *ts;
3564 TCGArg new_args[TCG_MAX_OP_ARGS];
3565 int const_args[TCG_MAX_OP_ARGS];
3566
3567 nb_oargs = def->nb_oargs;
3568 nb_iargs = def->nb_iargs;
3569
3570 /* copy constants */
3571 memcpy(new_args + nb_oargs + nb_iargs,
dd186292 3572 op->args + nb_oargs + nb_iargs,
c896fe29
FB
3573 sizeof(TCGArg) * def->nb_cargs);
3574
d21369f5
RH
3575 i_allocated_regs = s->reserved_regs;
3576 o_allocated_regs = s->reserved_regs;
82790a87 3577
c896fe29 3578 /* satisfy input constraints */
dd186292 3579 for (k = 0; k < nb_iargs; k++) {
d62816f2
RH
3580 TCGRegSet i_preferred_regs, o_preferred_regs;
3581
c896fe29 3582 i = def->sorted_args[nb_oargs + k];
dd186292 3583 arg = op->args[i];
c896fe29 3584 arg_ct = &def->args_ct[i];
43439139 3585 ts = arg_temp(arg);
40ae5c62
RH
3586
3587 if (ts->val_type == TEMP_VAL_CONST
3588 && tcg_target_const_match(ts->val, ts->type, arg_ct)) {
3589 /* constant is OK for instruction */
3590 const_args[i] = 1;
3591 new_args[i] = ts->val;
d62816f2 3592 continue;
c896fe29 3593 }
40ae5c62 3594
d62816f2 3595 i_preferred_regs = o_preferred_regs = 0;
5ff9d6a4 3596 if (arg_ct->ct & TCG_CT_IALIAS) {
d62816f2 3597 o_preferred_regs = op->output_pref[arg_ct->alias_index];
5ff9d6a4
FB
3598 if (ts->fixed_reg) {
3599 /* if fixed register, we must allocate a new register
3600 if the alias is not the same register */
d62816f2 3601 if (arg != op->args[arg_ct->alias_index]) {
5ff9d6a4 3602 goto allocate_in_reg;
d62816f2 3603 }
5ff9d6a4
FB
3604 } else {
3605 /* if the input is aliased to an output and if it is
3606 not dead after the instruction, we must allocate
3607 a new register and move it */
866cb6cb 3608 if (!IS_DEAD_ARG(i)) {
5ff9d6a4 3609 goto allocate_in_reg;
866cb6cb 3610 }
d62816f2 3611
7e1df267
AJ
3612 /* check if the current register has already been allocated
3613 for another input aliased to an output */
d62816f2
RH
3614 if (ts->val_type == TEMP_VAL_REG) {
3615 int k2, i2;
3616 reg = ts->reg;
3617 for (k2 = 0 ; k2 < k ; k2++) {
3618 i2 = def->sorted_args[nb_oargs + k2];
3619 if ((def->args_ct[i2].ct & TCG_CT_IALIAS) &&
3620 reg == new_args[i2]) {
3621 goto allocate_in_reg;
3622 }
7e1df267
AJ
3623 }
3624 }
d62816f2 3625 i_preferred_regs = o_preferred_regs;
5ff9d6a4 3626 }
c896fe29 3627 }
d62816f2
RH
3628
3629 temp_load(s, ts, arg_ct->u.regs, i_allocated_regs, i_preferred_regs);
c896fe29 3630 reg = ts->reg;
d62816f2 3631
c896fe29
FB
3632 if (tcg_regset_test_reg(arg_ct->u.regs, reg)) {
3633 /* nothing to do : the constraint is satisfied */
3634 } else {
3635 allocate_in_reg:
3636 /* allocate a new register matching the constraint
3637 and move the temporary register into it */
d62816f2
RH
3638 temp_load(s, ts, tcg_target_available_regs[ts->type],
3639 i_allocated_regs, 0);
82790a87 3640 reg = tcg_reg_alloc(s, arg_ct->u.regs, i_allocated_regs,
d62816f2 3641 o_preferred_regs, ts->indirect_base);
78113e83 3642 if (!tcg_out_mov(s, ts->type, reg, ts->reg)) {
240c08d0
RH
3643 /*
3644 * Cross register class move not supported. Sync the
3645 * temp back to its slot and load from there.
3646 */
3647 temp_sync(s, ts, i_allocated_regs, 0, 0);
3648 tcg_out_ld(s, ts->type, reg,
3649 ts->mem_base->reg, ts->mem_offset);
78113e83 3650 }
c896fe29 3651 }
c896fe29
FB
3652 new_args[i] = reg;
3653 const_args[i] = 0;
82790a87 3654 tcg_regset_set_reg(i_allocated_regs, reg);
c896fe29
FB
3655 }
3656
a52ad07e
AJ
3657 /* mark dead temporaries and free the associated registers */
3658 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
3659 if (IS_DEAD_ARG(i)) {
43439139 3660 temp_dead(s, arg_temp(op->args[i]));
a52ad07e
AJ
3661 }
3662 }
3663
e8996ee0 3664 if (def->flags & TCG_OPF_BB_END) {
82790a87 3665 tcg_reg_alloc_bb_end(s, i_allocated_regs);
e8996ee0 3666 } else {
e8996ee0
FB
3667 if (def->flags & TCG_OPF_CALL_CLOBBER) {
3668 /* XXX: permit generic clobber register list ? */
c8074023
RH
3669 for (i = 0; i < TCG_TARGET_NB_REGS; i++) {
3670 if (tcg_regset_test_reg(tcg_target_call_clobber_regs, i)) {
82790a87 3671 tcg_reg_free(s, i, i_allocated_regs);
e8996ee0 3672 }
c896fe29 3673 }
3d5c5f87
AJ
3674 }
3675 if (def->flags & TCG_OPF_SIDE_EFFECTS) {
3676 /* sync globals if the op has side effects and might trigger
3677 an exception. */
82790a87 3678 sync_globals(s, i_allocated_regs);
c896fe29 3679 }
e8996ee0
FB
3680
3681 /* satisfy the output constraints */
e8996ee0
FB
3682 for(k = 0; k < nb_oargs; k++) {
3683 i = def->sorted_args[k];
dd186292 3684 arg = op->args[i];
e8996ee0 3685 arg_ct = &def->args_ct[i];
43439139 3686 ts = arg_temp(arg);
d63e3b6e
RH
3687
3688 /* ENV should not be modified. */
3689 tcg_debug_assert(!ts->fixed_reg);
3690
17280ff4
RH
3691 if ((arg_ct->ct & TCG_CT_ALIAS)
3692 && !const_args[arg_ct->alias_index]) {
e8996ee0 3693 reg = new_args[arg_ct->alias_index];
82790a87
RH
3694 } else if (arg_ct->ct & TCG_CT_NEWREG) {
3695 reg = tcg_reg_alloc(s, arg_ct->u.regs,
3696 i_allocated_regs | o_allocated_regs,
69e3706d 3697 op->output_pref[k], ts->indirect_base);
e8996ee0 3698 } else {
82790a87 3699 reg = tcg_reg_alloc(s, arg_ct->u.regs, o_allocated_regs,
69e3706d 3700 op->output_pref[k], ts->indirect_base);
c896fe29 3701 }
82790a87 3702 tcg_regset_set_reg(o_allocated_regs, reg);
d63e3b6e
RH
3703 if (ts->val_type == TEMP_VAL_REG) {
3704 s->reg_to_temp[ts->reg] = NULL;
e8996ee0 3705 }
d63e3b6e
RH
3706 ts->val_type = TEMP_VAL_REG;
3707 ts->reg = reg;
3708 /*
3709 * Temp value is modified, so the value kept in memory is
3710 * potentially not the same.
3711 */
3712 ts->mem_coherent = 0;
3713 s->reg_to_temp[reg] = ts;
e8996ee0 3714 new_args[i] = reg;
c896fe29 3715 }
c896fe29
FB
3716 }
3717
c896fe29 3718 /* emit instruction */
d2fd745f
RH
3719 if (def->flags & TCG_OPF_VECTOR) {
3720 tcg_out_vec_op(s, op->opc, TCGOP_VECL(op), TCGOP_VECE(op),
3721 new_args, const_args);
3722 } else {
3723 tcg_out_op(s, op->opc, new_args, const_args);
3724 }
3725
c896fe29
FB
3726 /* move the outputs in the correct register if needed */
3727 for(i = 0; i < nb_oargs; i++) {
43439139 3728 ts = arg_temp(op->args[i]);
d63e3b6e
RH
3729
3730 /* ENV should not be modified. */
3731 tcg_debug_assert(!ts->fixed_reg);
3732
ec7a869d 3733 if (NEED_SYNC_ARG(i)) {
98b4e186 3734 temp_sync(s, ts, o_allocated_regs, 0, IS_DEAD_ARG(i));
59d7c14e 3735 } else if (IS_DEAD_ARG(i)) {
f8bf00f1 3736 temp_dead(s, ts);
ec7a869d 3737 }
c896fe29
FB
3738 }
3739}
3740
b03cce8e
FB
3741#ifdef TCG_TARGET_STACK_GROWSUP
3742#define STACK_DIR(x) (-(x))
3743#else
3744#define STACK_DIR(x) (x)
3745#endif
3746
dd186292 3747static void tcg_reg_alloc_call(TCGContext *s, TCGOp *op)
c896fe29 3748{
cd9090aa
RH
3749 const int nb_oargs = TCGOP_CALLO(op);
3750 const int nb_iargs = TCGOP_CALLI(op);
dd186292 3751 const TCGLifeData arg_life = op->life;
b6638662
RH
3752 int flags, nb_regs, i;
3753 TCGReg reg;
cf066674 3754 TCGArg arg;
c896fe29 3755 TCGTemp *ts;
d3452f1f
RH
3756 intptr_t stack_offset;
3757 size_t call_stack_size;
cf066674
RH
3758 tcg_insn_unit *func_addr;
3759 int allocate_args;
c896fe29 3760 TCGRegSet allocated_regs;
c896fe29 3761
dd186292
RH
3762 func_addr = (tcg_insn_unit *)(intptr_t)op->args[nb_oargs + nb_iargs];
3763 flags = op->args[nb_oargs + nb_iargs + 1];
c896fe29 3764
6e17d0c5 3765 nb_regs = ARRAY_SIZE(tcg_target_call_iarg_regs);
c45cb8bb
RH
3766 if (nb_regs > nb_iargs) {
3767 nb_regs = nb_iargs;
cf066674 3768 }
c896fe29
FB
3769
3770 /* assign stack slots first */
c45cb8bb 3771 call_stack_size = (nb_iargs - nb_regs) * sizeof(tcg_target_long);
c896fe29
FB
3772 call_stack_size = (call_stack_size + TCG_TARGET_STACK_ALIGN - 1) &
3773 ~(TCG_TARGET_STACK_ALIGN - 1);
b03cce8e
FB
3774 allocate_args = (call_stack_size > TCG_STATIC_CALL_ARGS_SIZE);
3775 if (allocate_args) {
345649c0
BS
3776 /* XXX: if more than TCG_STATIC_CALL_ARGS_SIZE is needed,
3777 preallocate call stack */
3778 tcg_abort();
b03cce8e 3779 }
39cf05d3
FB
3780
3781 stack_offset = TCG_TARGET_CALL_STACK_OFFSET;
dd186292
RH
3782 for (i = nb_regs; i < nb_iargs; i++) {
3783 arg = op->args[nb_oargs + i];
39cf05d3
FB
3784#ifdef TCG_TARGET_STACK_GROWSUP
3785 stack_offset -= sizeof(tcg_target_long);
3786#endif
3787 if (arg != TCG_CALL_DUMMY_ARG) {
43439139 3788 ts = arg_temp(arg);
40ae5c62 3789 temp_load(s, ts, tcg_target_available_regs[ts->type],
b722452a 3790 s->reserved_regs, 0);
40ae5c62 3791 tcg_out_st(s, ts->type, ts->reg, TCG_REG_CALL_STACK, stack_offset);
c896fe29 3792 }
39cf05d3
FB
3793#ifndef TCG_TARGET_STACK_GROWSUP
3794 stack_offset += sizeof(tcg_target_long);
3795#endif
c896fe29
FB
3796 }
3797
3798 /* assign input registers */
d21369f5 3799 allocated_regs = s->reserved_regs;
dd186292
RH
3800 for (i = 0; i < nb_regs; i++) {
3801 arg = op->args[nb_oargs + i];
39cf05d3 3802 if (arg != TCG_CALL_DUMMY_ARG) {
43439139 3803 ts = arg_temp(arg);
39cf05d3 3804 reg = tcg_target_call_iarg_regs[i];
40ae5c62 3805
39cf05d3
FB
3806 if (ts->val_type == TEMP_VAL_REG) {
3807 if (ts->reg != reg) {
4250da10 3808 tcg_reg_free(s, reg, allocated_regs);
78113e83 3809 if (!tcg_out_mov(s, ts->type, reg, ts->reg)) {
240c08d0
RH
3810 /*
3811 * Cross register class move not supported. Sync the
3812 * temp back to its slot and load from there.
3813 */
3814 temp_sync(s, ts, allocated_regs, 0, 0);
3815 tcg_out_ld(s, ts->type, reg,
3816 ts->mem_base->reg, ts->mem_offset);
78113e83 3817 }
39cf05d3 3818 }
39cf05d3 3819 } else {
ccb1bb66 3820 TCGRegSet arg_set = 0;
40ae5c62 3821
4250da10 3822 tcg_reg_free(s, reg, allocated_regs);
40ae5c62 3823 tcg_regset_set_reg(arg_set, reg);
b722452a 3824 temp_load(s, ts, arg_set, allocated_regs, 0);
c896fe29 3825 }
40ae5c62 3826
39cf05d3 3827 tcg_regset_set_reg(allocated_regs, reg);
c896fe29 3828 }
c896fe29
FB
3829 }
3830
c896fe29 3831 /* mark dead temporaries and free the associated registers */
dd186292 3832 for (i = nb_oargs; i < nb_iargs + nb_oargs; i++) {
866cb6cb 3833 if (IS_DEAD_ARG(i)) {
43439139 3834 temp_dead(s, arg_temp(op->args[i]));
c896fe29
FB
3835 }
3836 }
3837
3838 /* clobber call registers */
c8074023
RH
3839 for (i = 0; i < TCG_TARGET_NB_REGS; i++) {
3840 if (tcg_regset_test_reg(tcg_target_call_clobber_regs, i)) {
b3915dbb 3841 tcg_reg_free(s, i, allocated_regs);
c896fe29
FB
3842 }
3843 }
78505279
AJ
3844
3845 /* Save globals if they might be written by the helper, sync them if
3846 they might be read. */
3847 if (flags & TCG_CALL_NO_READ_GLOBALS) {
3848 /* Nothing to do */
3849 } else if (flags & TCG_CALL_NO_WRITE_GLOBALS) {
3850 sync_globals(s, allocated_regs);
3851 } else {
b9c18f56
AJ
3852 save_globals(s, allocated_regs);
3853 }
c896fe29 3854
cf066674 3855 tcg_out_call(s, func_addr);
c896fe29
FB
3856
3857 /* assign output registers and emit moves if needed */
3858 for(i = 0; i < nb_oargs; i++) {
dd186292 3859 arg = op->args[i];
43439139 3860 ts = arg_temp(arg);
d63e3b6e
RH
3861
3862 /* ENV should not be modified. */
3863 tcg_debug_assert(!ts->fixed_reg);
3864
c896fe29 3865 reg = tcg_target_call_oarg_regs[i];
eabb7b91 3866 tcg_debug_assert(s->reg_to_temp[reg] == NULL);
d63e3b6e
RH
3867 if (ts->val_type == TEMP_VAL_REG) {
3868 s->reg_to_temp[ts->reg] = NULL;
3869 }
3870 ts->val_type = TEMP_VAL_REG;
3871 ts->reg = reg;
3872 ts->mem_coherent = 0;
3873 s->reg_to_temp[reg] = ts;
3874 if (NEED_SYNC_ARG(i)) {
3875 temp_sync(s, ts, allocated_regs, 0, IS_DEAD_ARG(i));
3876 } else if (IS_DEAD_ARG(i)) {
3877 temp_dead(s, ts);
c896fe29
FB
3878 }
3879 }
c896fe29
FB
3880}
3881
3882#ifdef CONFIG_PROFILER
3883
c3fac113
EC
3884/* avoid copy/paste errors */
3885#define PROF_ADD(to, from, field) \
3886 do { \
3887 (to)->field += atomic_read(&((from)->field)); \
3888 } while (0)
3889
3890#define PROF_MAX(to, from, field) \
3891 do { \
3892 typeof((from)->field) val__ = atomic_read(&((from)->field)); \
3893 if (val__ > (to)->field) { \
3894 (to)->field = val__; \
3895 } \
3896 } while (0)
3897
3898/* Pass in a zero'ed @prof */
3899static inline
3900void tcg_profile_snapshot(TCGProfile *prof, bool counters, bool table)
3901{
3468b59e 3902 unsigned int n_ctxs = atomic_read(&n_tcg_ctxs);
c3fac113
EC
3903 unsigned int i;
3904
3468b59e
EC
3905 for (i = 0; i < n_ctxs; i++) {
3906 TCGContext *s = atomic_read(&tcg_ctxs[i]);
3907 const TCGProfile *orig = &s->prof;
c3fac113
EC
3908
3909 if (counters) {
72fd2efb 3910 PROF_ADD(prof, orig, cpu_exec_time);
c3fac113
EC
3911 PROF_ADD(prof, orig, tb_count1);
3912 PROF_ADD(prof, orig, tb_count);
3913 PROF_ADD(prof, orig, op_count);
3914 PROF_MAX(prof, orig, op_count_max);
3915 PROF_ADD(prof, orig, temp_count);
3916 PROF_MAX(prof, orig, temp_count_max);
3917 PROF_ADD(prof, orig, del_op_count);
3918 PROF_ADD(prof, orig, code_in_len);
3919 PROF_ADD(prof, orig, code_out_len);
3920 PROF_ADD(prof, orig, search_out_len);
3921 PROF_ADD(prof, orig, interm_time);
3922 PROF_ADD(prof, orig, code_time);
3923 PROF_ADD(prof, orig, la_time);
3924 PROF_ADD(prof, orig, opt_time);
3925 PROF_ADD(prof, orig, restore_count);
3926 PROF_ADD(prof, orig, restore_time);
3927 }
3928 if (table) {
3929 int i;
3930
3931 for (i = 0; i < NB_OPS; i++) {
3932 PROF_ADD(prof, orig, table_op_count[i]);
3933 }
3934 }
3935 }
3936}
3937
3938#undef PROF_ADD
3939#undef PROF_MAX
3940
3941static void tcg_profile_snapshot_counters(TCGProfile *prof)
3942{
3943 tcg_profile_snapshot(prof, true, false);
3944}
3945
3946static void tcg_profile_snapshot_table(TCGProfile *prof)
3947{
3948 tcg_profile_snapshot(prof, false, true);
3949}
c896fe29 3950
d4c51a0a 3951void tcg_dump_op_count(void)
c896fe29 3952{
c3fac113 3953 TCGProfile prof = {};
c896fe29 3954 int i;
d70724ce 3955
c3fac113 3956 tcg_profile_snapshot_table(&prof);
15fc7daa 3957 for (i = 0; i < NB_OPS; i++) {
d4c51a0a 3958 qemu_printf("%s %" PRId64 "\n", tcg_op_defs[i].name,
c3fac113 3959 prof.table_op_count[i]);
c896fe29 3960 }
c896fe29 3961}
72fd2efb
EC
3962
3963int64_t tcg_cpu_exec_time(void)
3964{
3965 unsigned int n_ctxs = atomic_read(&n_tcg_ctxs);
3966 unsigned int i;
3967 int64_t ret = 0;
3968
3969 for (i = 0; i < n_ctxs; i++) {
3970 const TCGContext *s = atomic_read(&tcg_ctxs[i]);
3971 const TCGProfile *prof = &s->prof;
3972
3973 ret += atomic_read(&prof->cpu_exec_time);
3974 }
3975 return ret;
3976}
246ae24d 3977#else
d4c51a0a 3978void tcg_dump_op_count(void)
246ae24d 3979{
d4c51a0a 3980 qemu_printf("[TCG profiler not compiled]\n");
246ae24d 3981}
72fd2efb
EC
3982
3983int64_t tcg_cpu_exec_time(void)
3984{
3985 error_report("%s: TCG profiler not compiled", __func__);
3986 exit(EXIT_FAILURE);
3987}
c896fe29
FB
3988#endif
3989
3990
5bd2ec3d 3991int tcg_gen_code(TCGContext *s, TranslationBlock *tb)
c896fe29 3992{
c3fac113
EC
3993#ifdef CONFIG_PROFILER
3994 TCGProfile *prof = &s->prof;
3995#endif
15fa08f8
RH
3996 int i, num_insns;
3997 TCGOp *op;
c896fe29 3998
04fe6400
RH
3999#ifdef CONFIG_PROFILER
4000 {
c1f543b7 4001 int n = 0;
04fe6400 4002
15fa08f8
RH
4003 QTAILQ_FOREACH(op, &s->ops, link) {
4004 n++;
4005 }
c3fac113
EC
4006 atomic_set(&prof->op_count, prof->op_count + n);
4007 if (n > prof->op_count_max) {
4008 atomic_set(&prof->op_count_max, n);
04fe6400
RH
4009 }
4010
4011 n = s->nb_temps;
c3fac113
EC
4012 atomic_set(&prof->temp_count, prof->temp_count + n);
4013 if (n > prof->temp_count_max) {
4014 atomic_set(&prof->temp_count_max, n);
04fe6400
RH
4015 }
4016 }
4017#endif
4018
c896fe29 4019#ifdef DEBUG_DISAS
d977e1c2
AB
4020 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)
4021 && qemu_log_in_addr_range(tb->pc))) {
1ee73216 4022 qemu_log_lock();
93fcfe39 4023 qemu_log("OP:\n");
1894f69a 4024 tcg_dump_ops(s, false);
93fcfe39 4025 qemu_log("\n");
1ee73216 4026 qemu_log_unlock();
c896fe29
FB
4027 }
4028#endif
4029
bef16ab4
RH
4030#ifdef CONFIG_DEBUG_TCG
4031 /* Ensure all labels referenced have been emitted. */
4032 {
4033 TCGLabel *l;
4034 bool error = false;
4035
4036 QSIMPLEQ_FOREACH(l, &s->labels, next) {
4037 if (unlikely(!l->present) && l->refs) {
4038 qemu_log_mask(CPU_LOG_TB_OP,
4039 "$L%d referenced but not present.\n", l->id);
4040 error = true;
4041 }
4042 }
4043 assert(!error);
4044 }
4045#endif
4046
c5cc28ff 4047#ifdef CONFIG_PROFILER
c3fac113 4048 atomic_set(&prof->opt_time, prof->opt_time - profile_getclock());
c5cc28ff
AJ
4049#endif
4050
8f2e8c07 4051#ifdef USE_TCG_OPTIMIZATIONS
c45cb8bb 4052 tcg_optimize(s);
8f2e8c07
KB
4053#endif
4054
a23a9ec6 4055#ifdef CONFIG_PROFILER
c3fac113
EC
4056 atomic_set(&prof->opt_time, prof->opt_time + profile_getclock());
4057 atomic_set(&prof->la_time, prof->la_time - profile_getclock());
a23a9ec6 4058#endif
c5cc28ff 4059
b4fc67c7 4060 reachable_code_pass(s);
b83eabea 4061 liveness_pass_1(s);
5a18407f 4062
b83eabea 4063 if (s->nb_indirects > 0) {
5a18407f 4064#ifdef DEBUG_DISAS
b83eabea
RH
4065 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP_IND)
4066 && qemu_log_in_addr_range(tb->pc))) {
4067 qemu_log_lock();
4068 qemu_log("OP before indirect lowering:\n");
1894f69a 4069 tcg_dump_ops(s, false);
b83eabea
RH
4070 qemu_log("\n");
4071 qemu_log_unlock();
4072 }
5a18407f 4073#endif
b83eabea
RH
4074 /* Replace indirect temps with direct temps. */
4075 if (liveness_pass_2(s)) {
4076 /* If changes were made, re-run liveness. */
4077 liveness_pass_1(s);
5a18407f
RH
4078 }
4079 }
c5cc28ff 4080
a23a9ec6 4081#ifdef CONFIG_PROFILER
c3fac113 4082 atomic_set(&prof->la_time, prof->la_time + profile_getclock());
a23a9ec6 4083#endif
c896fe29
FB
4084
4085#ifdef DEBUG_DISAS
d977e1c2
AB
4086 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP_OPT)
4087 && qemu_log_in_addr_range(tb->pc))) {
1ee73216 4088 qemu_log_lock();
c5cc28ff 4089 qemu_log("OP after optimization and liveness analysis:\n");
1894f69a 4090 tcg_dump_ops(s, true);
93fcfe39 4091 qemu_log("\n");
1ee73216 4092 qemu_log_unlock();
c896fe29
FB
4093 }
4094#endif
4095
4096 tcg_reg_alloc_start(s);
4097
e7e168f4
EC
4098 s->code_buf = tb->tc.ptr;
4099 s->code_ptr = tb->tc.ptr;
c896fe29 4100
659ef5cb 4101#ifdef TCG_TARGET_NEED_LDST_LABELS
6001f772 4102 QSIMPLEQ_INIT(&s->ldst_labels);
659ef5cb 4103#endif
57a26946
RH
4104#ifdef TCG_TARGET_NEED_POOL_LABELS
4105 s->pool_labels = NULL;
4106#endif
9ecefc84 4107
fca8a500 4108 num_insns = -1;
15fa08f8 4109 QTAILQ_FOREACH(op, &s->ops, link) {
c45cb8bb 4110 TCGOpcode opc = op->opc;
b3db8758 4111
c896fe29 4112#ifdef CONFIG_PROFILER
c3fac113 4113 atomic_set(&prof->table_op_count[opc], prof->table_op_count[opc] + 1);
c896fe29 4114#endif
c45cb8bb
RH
4115
4116 switch (opc) {
c896fe29 4117 case INDEX_op_mov_i32:
c896fe29 4118 case INDEX_op_mov_i64:
d2fd745f 4119 case INDEX_op_mov_vec:
dd186292 4120 tcg_reg_alloc_mov(s, op);
c896fe29 4121 break;
e8996ee0 4122 case INDEX_op_movi_i32:
e8996ee0 4123 case INDEX_op_movi_i64:
d2fd745f 4124 case INDEX_op_dupi_vec:
dd186292 4125 tcg_reg_alloc_movi(s, op);
e8996ee0 4126 break;
bab1671f
RH
4127 case INDEX_op_dup_vec:
4128 tcg_reg_alloc_dup(s, op);
4129 break;
765b842a 4130 case INDEX_op_insn_start:
fca8a500 4131 if (num_insns >= 0) {
9f754620
RH
4132 size_t off = tcg_current_code_size(s);
4133 s->gen_insn_end_off[num_insns] = off;
4134 /* Assert that we do not overflow our stored offset. */
4135 assert(s->gen_insn_end_off[num_insns] == off);
fca8a500
RH
4136 }
4137 num_insns++;
bad729e2
RH
4138 for (i = 0; i < TARGET_INSN_START_WORDS; ++i) {
4139 target_ulong a;
4140#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
efee3746 4141 a = deposit64(op->args[i * 2], 32, 32, op->args[i * 2 + 1]);
bad729e2 4142#else
efee3746 4143 a = op->args[i];
bad729e2 4144#endif
fca8a500 4145 s->gen_insn_data[num_insns][i] = a;
bad729e2 4146 }
c896fe29 4147 break;
5ff9d6a4 4148 case INDEX_op_discard:
43439139 4149 temp_dead(s, arg_temp(op->args[0]));
5ff9d6a4 4150 break;
c896fe29 4151 case INDEX_op_set_label:
e8996ee0 4152 tcg_reg_alloc_bb_end(s, s->reserved_regs);
efee3746 4153 tcg_out_label(s, arg_label(op->args[0]), s->code_ptr);
c896fe29
FB
4154 break;
4155 case INDEX_op_call:
dd186292 4156 tcg_reg_alloc_call(s, op);
c45cb8bb 4157 break;
c896fe29 4158 default:
25c4d9cc 4159 /* Sanity check that we've not introduced any unhandled opcodes. */
be0f34b5 4160 tcg_debug_assert(tcg_op_supported(opc));
c896fe29
FB
4161 /* Note: in order to speed up the code, it would be much
4162 faster to have specialized register allocator functions for
4163 some common argument patterns */
dd186292 4164 tcg_reg_alloc_op(s, op);
c896fe29
FB
4165 break;
4166 }
8d8fdbae 4167#ifdef CONFIG_DEBUG_TCG
c896fe29
FB
4168 check_regs(s);
4169#endif
b125f9dc
RH
4170 /* Test for (pending) buffer overflow. The assumption is that any
4171 one operation beginning below the high water mark cannot overrun
4172 the buffer completely. Thus we can test for overflow after
4173 generating code without having to check during generation. */
644da9b3 4174 if (unlikely((void *)s->code_ptr > s->code_gen_highwater)) {
b125f9dc
RH
4175 return -1;
4176 }
6e6c4efe
RH
4177 /* Test for TB overflow, as seen by gen_insn_end_off. */
4178 if (unlikely(tcg_current_code_size(s) > UINT16_MAX)) {
4179 return -2;
4180 }
c896fe29 4181 }
fca8a500
RH
4182 tcg_debug_assert(num_insns >= 0);
4183 s->gen_insn_end_off[num_insns] = tcg_current_code_size(s);
c45cb8bb 4184
b76f0d8c 4185 /* Generate TB finalization at the end of block */
659ef5cb 4186#ifdef TCG_TARGET_NEED_LDST_LABELS
aeee05f5
RH
4187 i = tcg_out_ldst_finalize(s);
4188 if (i < 0) {
4189 return i;
23dceda6 4190 }
659ef5cb 4191#endif
57a26946 4192#ifdef TCG_TARGET_NEED_POOL_LABELS
1768987b
RH
4193 i = tcg_out_pool_finalize(s);
4194 if (i < 0) {
4195 return i;
57a26946
RH
4196 }
4197#endif
7ecd02a0
RH
4198 if (!tcg_resolve_relocs(s)) {
4199 return -2;
4200 }
c896fe29
FB
4201
4202 /* flush instruction cache */
1813e175 4203 flush_icache_range((uintptr_t)s->code_buf, (uintptr_t)s->code_ptr);
2aeabc08 4204
1813e175 4205 return tcg_current_code_size(s);
c896fe29
FB
4206}
4207
a23a9ec6 4208#ifdef CONFIG_PROFILER
3de2faa9 4209void tcg_dump_info(void)
a23a9ec6 4210{
c3fac113
EC
4211 TCGProfile prof = {};
4212 const TCGProfile *s;
4213 int64_t tb_count;
4214 int64_t tb_div_count;
4215 int64_t tot;
4216
4217 tcg_profile_snapshot_counters(&prof);
4218 s = &prof;
4219 tb_count = s->tb_count;
4220 tb_div_count = tb_count ? tb_count : 1;
4221 tot = s->interm_time + s->code_time;
a23a9ec6 4222
3de2faa9 4223 qemu_printf("JIT cycles %" PRId64 " (%0.3f s at 2.4 GHz)\n",
a23a9ec6 4224 tot, tot / 2.4e9);
3de2faa9
MA
4225 qemu_printf("translated TBs %" PRId64 " (aborted=%" PRId64
4226 " %0.1f%%)\n",
fca8a500
RH
4227 tb_count, s->tb_count1 - tb_count,
4228 (double)(s->tb_count1 - s->tb_count)
4229 / (s->tb_count1 ? s->tb_count1 : 1) * 100.0);
3de2faa9 4230 qemu_printf("avg ops/TB %0.1f max=%d\n",
fca8a500 4231 (double)s->op_count / tb_div_count, s->op_count_max);
3de2faa9 4232 qemu_printf("deleted ops/TB %0.2f\n",
fca8a500 4233 (double)s->del_op_count / tb_div_count);
3de2faa9 4234 qemu_printf("avg temps/TB %0.2f max=%d\n",
fca8a500 4235 (double)s->temp_count / tb_div_count, s->temp_count_max);
3de2faa9 4236 qemu_printf("avg host code/TB %0.1f\n",
fca8a500 4237 (double)s->code_out_len / tb_div_count);
3de2faa9 4238 qemu_printf("avg search data/TB %0.1f\n",
fca8a500 4239 (double)s->search_out_len / tb_div_count);
a23a9ec6 4240
3de2faa9 4241 qemu_printf("cycles/op %0.1f\n",
a23a9ec6 4242 s->op_count ? (double)tot / s->op_count : 0);
3de2faa9 4243 qemu_printf("cycles/in byte %0.1f\n",
a23a9ec6 4244 s->code_in_len ? (double)tot / s->code_in_len : 0);
3de2faa9 4245 qemu_printf("cycles/out byte %0.1f\n",
a23a9ec6 4246 s->code_out_len ? (double)tot / s->code_out_len : 0);
3de2faa9 4247 qemu_printf("cycles/search byte %0.1f\n",
fca8a500
RH
4248 s->search_out_len ? (double)tot / s->search_out_len : 0);
4249 if (tot == 0) {
a23a9ec6 4250 tot = 1;
fca8a500 4251 }
3de2faa9 4252 qemu_printf(" gen_interm time %0.1f%%\n",
a23a9ec6 4253 (double)s->interm_time / tot * 100.0);
3de2faa9 4254 qemu_printf(" gen_code time %0.1f%%\n",
a23a9ec6 4255 (double)s->code_time / tot * 100.0);
3de2faa9 4256 qemu_printf("optim./code time %0.1f%%\n",
c5cc28ff
AJ
4257 (double)s->opt_time / (s->code_time ? s->code_time : 1)
4258 * 100.0);
3de2faa9 4259 qemu_printf("liveness/code time %0.1f%%\n",
a23a9ec6 4260 (double)s->la_time / (s->code_time ? s->code_time : 1) * 100.0);
3de2faa9 4261 qemu_printf("cpu_restore count %" PRId64 "\n",
a23a9ec6 4262 s->restore_count);
3de2faa9 4263 qemu_printf(" avg cycles %0.1f\n",
a23a9ec6 4264 s->restore_count ? (double)s->restore_time / s->restore_count : 0);
a23a9ec6
FB
4265}
4266#else
3de2faa9 4267void tcg_dump_info(void)
a23a9ec6 4268{
3de2faa9 4269 qemu_printf("[TCG profiler not compiled]\n");
a23a9ec6
FB
4270}
4271#endif
813da627
RH
4272
4273#ifdef ELF_HOST_MACHINE
5872bbf2
RH
4274/* In order to use this feature, the backend needs to do three things:
4275
4276 (1) Define ELF_HOST_MACHINE to indicate both what value to
4277 put into the ELF image and to indicate support for the feature.
4278
4279 (2) Define tcg_register_jit. This should create a buffer containing
4280 the contents of a .debug_frame section that describes the post-
4281 prologue unwind info for the tcg machine.
4282
4283 (3) Call tcg_register_jit_int, with the constructed .debug_frame.
4284*/
813da627
RH
4285
4286/* Begin GDB interface. THE FOLLOWING MUST MATCH GDB DOCS. */
4287typedef enum {
4288 JIT_NOACTION = 0,
4289 JIT_REGISTER_FN,
4290 JIT_UNREGISTER_FN
4291} jit_actions_t;
4292
4293struct jit_code_entry {
4294 struct jit_code_entry *next_entry;
4295 struct jit_code_entry *prev_entry;
4296 const void *symfile_addr;
4297 uint64_t symfile_size;
4298};
4299
4300struct jit_descriptor {
4301 uint32_t version;
4302 uint32_t action_flag;
4303 struct jit_code_entry *relevant_entry;
4304 struct jit_code_entry *first_entry;
4305};
4306
4307void __jit_debug_register_code(void) __attribute__((noinline));
4308void __jit_debug_register_code(void)
4309{
4310 asm("");
4311}
4312
4313/* Must statically initialize the version, because GDB may check
4314 the version before we can set it. */
4315struct jit_descriptor __jit_debug_descriptor = { 1, 0, 0, 0 };
4316
4317/* End GDB interface. */
4318
4319static int find_string(const char *strtab, const char *str)
4320{
4321 const char *p = strtab + 1;
4322
4323 while (1) {
4324 if (strcmp(p, str) == 0) {
4325 return p - strtab;
4326 }
4327 p += strlen(p) + 1;
4328 }
4329}
4330
5872bbf2 4331static void tcg_register_jit_int(void *buf_ptr, size_t buf_size,
2c90784a
RH
4332 const void *debug_frame,
4333 size_t debug_frame_size)
813da627 4334{
5872bbf2
RH
4335 struct __attribute__((packed)) DebugInfo {
4336 uint32_t len;
4337 uint16_t version;
4338 uint32_t abbrev;
4339 uint8_t ptr_size;
4340 uint8_t cu_die;
4341 uint16_t cu_lang;
4342 uintptr_t cu_low_pc;
4343 uintptr_t cu_high_pc;
4344 uint8_t fn_die;
4345 char fn_name[16];
4346 uintptr_t fn_low_pc;
4347 uintptr_t fn_high_pc;
4348 uint8_t cu_eoc;
4349 };
813da627
RH
4350
4351 struct ElfImage {
4352 ElfW(Ehdr) ehdr;
4353 ElfW(Phdr) phdr;
5872bbf2
RH
4354 ElfW(Shdr) shdr[7];
4355 ElfW(Sym) sym[2];
4356 struct DebugInfo di;
4357 uint8_t da[24];
4358 char str[80];
4359 };
4360
4361 struct ElfImage *img;
4362
4363 static const struct ElfImage img_template = {
4364 .ehdr = {
4365 .e_ident[EI_MAG0] = ELFMAG0,
4366 .e_ident[EI_MAG1] = ELFMAG1,
4367 .e_ident[EI_MAG2] = ELFMAG2,
4368 .e_ident[EI_MAG3] = ELFMAG3,
4369 .e_ident[EI_CLASS] = ELF_CLASS,
4370 .e_ident[EI_DATA] = ELF_DATA,
4371 .e_ident[EI_VERSION] = EV_CURRENT,
4372 .e_type = ET_EXEC,
4373 .e_machine = ELF_HOST_MACHINE,
4374 .e_version = EV_CURRENT,
4375 .e_phoff = offsetof(struct ElfImage, phdr),
4376 .e_shoff = offsetof(struct ElfImage, shdr),
4377 .e_ehsize = sizeof(ElfW(Shdr)),
4378 .e_phentsize = sizeof(ElfW(Phdr)),
4379 .e_phnum = 1,
4380 .e_shentsize = sizeof(ElfW(Shdr)),
4381 .e_shnum = ARRAY_SIZE(img->shdr),
4382 .e_shstrndx = ARRAY_SIZE(img->shdr) - 1,
abbb3eae
RH
4383#ifdef ELF_HOST_FLAGS
4384 .e_flags = ELF_HOST_FLAGS,
4385#endif
4386#ifdef ELF_OSABI
4387 .e_ident[EI_OSABI] = ELF_OSABI,
4388#endif
5872bbf2
RH
4389 },
4390 .phdr = {
4391 .p_type = PT_LOAD,
4392 .p_flags = PF_X,
4393 },
4394 .shdr = {
4395 [0] = { .sh_type = SHT_NULL },
4396 /* Trick: The contents of code_gen_buffer are not present in
4397 this fake ELF file; that got allocated elsewhere. Therefore
4398 we mark .text as SHT_NOBITS (similar to .bss) so that readers
4399 will not look for contents. We can record any address. */
4400 [1] = { /* .text */
4401 .sh_type = SHT_NOBITS,
4402 .sh_flags = SHF_EXECINSTR | SHF_ALLOC,
4403 },
4404 [2] = { /* .debug_info */
4405 .sh_type = SHT_PROGBITS,
4406 .sh_offset = offsetof(struct ElfImage, di),
4407 .sh_size = sizeof(struct DebugInfo),
4408 },
4409 [3] = { /* .debug_abbrev */
4410 .sh_type = SHT_PROGBITS,
4411 .sh_offset = offsetof(struct ElfImage, da),
4412 .sh_size = sizeof(img->da),
4413 },
4414 [4] = { /* .debug_frame */
4415 .sh_type = SHT_PROGBITS,
4416 .sh_offset = sizeof(struct ElfImage),
4417 },
4418 [5] = { /* .symtab */
4419 .sh_type = SHT_SYMTAB,
4420 .sh_offset = offsetof(struct ElfImage, sym),
4421 .sh_size = sizeof(img->sym),
4422 .sh_info = 1,
4423 .sh_link = ARRAY_SIZE(img->shdr) - 1,
4424 .sh_entsize = sizeof(ElfW(Sym)),
4425 },
4426 [6] = { /* .strtab */
4427 .sh_type = SHT_STRTAB,
4428 .sh_offset = offsetof(struct ElfImage, str),
4429 .sh_size = sizeof(img->str),
4430 }
4431 },
4432 .sym = {
4433 [1] = { /* code_gen_buffer */
4434 .st_info = ELF_ST_INFO(STB_GLOBAL, STT_FUNC),
4435 .st_shndx = 1,
4436 }
4437 },
4438 .di = {
4439 .len = sizeof(struct DebugInfo) - 4,
4440 .version = 2,
4441 .ptr_size = sizeof(void *),
4442 .cu_die = 1,
4443 .cu_lang = 0x8001, /* DW_LANG_Mips_Assembler */
4444 .fn_die = 2,
4445 .fn_name = "code_gen_buffer"
4446 },
4447 .da = {
4448 1, /* abbrev number (the cu) */
4449 0x11, 1, /* DW_TAG_compile_unit, has children */
4450 0x13, 0x5, /* DW_AT_language, DW_FORM_data2 */
4451 0x11, 0x1, /* DW_AT_low_pc, DW_FORM_addr */
4452 0x12, 0x1, /* DW_AT_high_pc, DW_FORM_addr */
4453 0, 0, /* end of abbrev */
4454 2, /* abbrev number (the fn) */
4455 0x2e, 0, /* DW_TAG_subprogram, no children */
4456 0x3, 0x8, /* DW_AT_name, DW_FORM_string */
4457 0x11, 0x1, /* DW_AT_low_pc, DW_FORM_addr */
4458 0x12, 0x1, /* DW_AT_high_pc, DW_FORM_addr */
4459 0, 0, /* end of abbrev */
4460 0 /* no more abbrev */
4461 },
4462 .str = "\0" ".text\0" ".debug_info\0" ".debug_abbrev\0"
4463 ".debug_frame\0" ".symtab\0" ".strtab\0" "code_gen_buffer",
813da627
RH
4464 };
4465
4466 /* We only need a single jit entry; statically allocate it. */
4467 static struct jit_code_entry one_entry;
4468
5872bbf2 4469 uintptr_t buf = (uintptr_t)buf_ptr;
813da627 4470 size_t img_size = sizeof(struct ElfImage) + debug_frame_size;
2c90784a 4471 DebugFrameHeader *dfh;
813da627 4472
5872bbf2
RH
4473 img = g_malloc(img_size);
4474 *img = img_template;
813da627 4475
5872bbf2
RH
4476 img->phdr.p_vaddr = buf;
4477 img->phdr.p_paddr = buf;
4478 img->phdr.p_memsz = buf_size;
813da627 4479
813da627 4480 img->shdr[1].sh_name = find_string(img->str, ".text");
5872bbf2 4481 img->shdr[1].sh_addr = buf;
813da627
RH
4482 img->shdr[1].sh_size = buf_size;
4483
5872bbf2
RH
4484 img->shdr[2].sh_name = find_string(img->str, ".debug_info");
4485 img->shdr[3].sh_name = find_string(img->str, ".debug_abbrev");
4486
4487 img->shdr[4].sh_name = find_string(img->str, ".debug_frame");
4488 img->shdr[4].sh_size = debug_frame_size;
4489
4490 img->shdr[5].sh_name = find_string(img->str, ".symtab");
4491 img->shdr[6].sh_name = find_string(img->str, ".strtab");
4492
4493 img->sym[1].st_name = find_string(img->str, "code_gen_buffer");
4494 img->sym[1].st_value = buf;
4495 img->sym[1].st_size = buf_size;
813da627 4496
5872bbf2 4497 img->di.cu_low_pc = buf;
45aba097 4498 img->di.cu_high_pc = buf + buf_size;
5872bbf2 4499 img->di.fn_low_pc = buf;
45aba097 4500 img->di.fn_high_pc = buf + buf_size;
813da627 4501
2c90784a
RH
4502 dfh = (DebugFrameHeader *)(img + 1);
4503 memcpy(dfh, debug_frame, debug_frame_size);
4504 dfh->fde.func_start = buf;
4505 dfh->fde.func_len = buf_size;
4506
813da627
RH
4507#ifdef DEBUG_JIT
4508 /* Enable this block to be able to debug the ELF image file creation.
4509 One can use readelf, objdump, or other inspection utilities. */
4510 {
4511 FILE *f = fopen("/tmp/qemu.jit", "w+b");
4512 if (f) {
5872bbf2 4513 if (fwrite(img, img_size, 1, f) != img_size) {
813da627
RH
4514 /* Avoid stupid unused return value warning for fwrite. */
4515 }
4516 fclose(f);
4517 }
4518 }
4519#endif
4520
4521 one_entry.symfile_addr = img;
4522 one_entry.symfile_size = img_size;
4523
4524 __jit_debug_descriptor.action_flag = JIT_REGISTER_FN;
4525 __jit_debug_descriptor.relevant_entry = &one_entry;
4526 __jit_debug_descriptor.first_entry = &one_entry;
4527 __jit_debug_register_code();
4528}
4529#else
5872bbf2
RH
4530/* No support for the feature. Provide the entry point expected by exec.c,
4531 and implement the internal function we declared earlier. */
813da627
RH
4532
4533static void tcg_register_jit_int(void *buf, size_t size,
2c90784a
RH
4534 const void *debug_frame,
4535 size_t debug_frame_size)
813da627
RH
4536{
4537}
4538
4539void tcg_register_jit(void *buf, size_t buf_size)
4540{
4541}
4542#endif /* ELF_HOST_MACHINE */
db432672
RH
4543
4544#if !TCG_TARGET_MAYBE_vec
4545void tcg_expand_vec_op(TCGOpcode o, TCGType t, unsigned e, TCGArg a0, ...)
4546{
4547 g_assert_not_reached();
4548}
4549#endif