]> git.ipfire.org Git - people/ms/u-boot.git/blame_incremental - include/configs/MPC8555CDS.h
i2c, soft-i2c: switch to new multibus/multiadapter support
[people/ms/u-boot.git] / include / configs / MPC8555CDS.h
... / ...
CommitLineData
1/*
2 * Copyright 2004, 2011 Freescale Semiconductor.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8555cds board configuration file
25 *
26 * Please refer to doc/README.mpc85xxcds for more info.
27 *
28 */
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/* High Level Configuration Options */
33#define CONFIG_BOOKE 1 /* BOOKE */
34#define CONFIG_E500 1 /* BOOKE e500 family */
35#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
36#define CONFIG_CPM2 1 /* has CPM2 */
37#define CONFIG_MPC8555 1 /* MPC8555 specific */
38#define CONFIG_MPC8555CDS 1 /* MPC8555CDS board specific */
39
40#define CONFIG_SYS_TEXT_BASE 0xfff80000
41
42#define CONFIG_PCI
43#define CONFIG_PCI_INDIRECT_BRIDGE
44#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
45#define CONFIG_TSEC_ENET /* tsec ethernet support */
46#define CONFIG_ENV_OVERWRITE
47#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
48
49#define CONFIG_FSL_VIA
50
51
52#ifndef __ASSEMBLY__
53extern unsigned long get_clock_freq(void);
54#endif
55#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
56
57/*
58 * These can be toggled for performance analysis, otherwise use default.
59 */
60#define CONFIG_L2_CACHE /* toggle L2 cache */
61#define CONFIG_BTB /* toggle branch predition */
62
63#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
64#define CONFIG_SYS_MEMTEST_END 0x00400000
65
66#define CONFIG_SYS_CCSRBAR 0xe0000000
67#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
68
69/* DDR Setup */
70#define CONFIG_FSL_DDR1
71#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
72#define CONFIG_DDR_SPD
73#undef CONFIG_FSL_DDR_INTERACTIVE
74
75#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
76
77#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
78#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
79
80#define CONFIG_NUM_DDR_CONTROLLERS 1
81#define CONFIG_DIMM_SLOTS_PER_CTLR 1
82#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
83
84/* I2C addresses of SPD EEPROMs */
85#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
86
87/* Make sure required options are set */
88#ifndef CONFIG_SPD_EEPROM
89#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
90#endif
91
92#undef CONFIG_CLOCKS_IN_MHZ
93
94/*
95 * Local Bus Definitions
96 */
97
98/*
99 * FLASH on the Local Bus
100 * Two banks, 8M each, using the CFI driver.
101 * Boot from BR0/OR0 bank at 0xff00_0000
102 * Alternate BR1/OR1 bank at 0xff80_0000
103 *
104 * BR0, BR1:
105 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
106 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
107 * Port Size = 16 bits = BRx[19:20] = 10
108 * Use GPCM = BRx[24:26] = 000
109 * Valid = BRx[31] = 1
110 *
111 * 0 4 8 12 16 20 24 28
112 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
113 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
114 *
115 * OR0, OR1:
116 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
117 * Reserved ORx[17:18] = 11, confusion here?
118 * CSNT = ORx[20] = 1
119 * ACS = half cycle delay = ORx[21:22] = 11
120 * SCY = 6 = ORx[24:27] = 0110
121 * TRLX = use relaxed timing = ORx[29] = 1
122 * EAD = use external address latch delay = OR[31] = 1
123 *
124 * 0 4 8 12 16 20 24 28
125 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
126 */
127
128#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
129
130#define CONFIG_SYS_BR0_PRELIM 0xff801001
131#define CONFIG_SYS_BR1_PRELIM 0xff001001
132
133#define CONFIG_SYS_OR0_PRELIM 0xff806e65
134#define CONFIG_SYS_OR1_PRELIM 0xff806e65
135
136#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
137#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
138#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
139#undef CONFIG_SYS_FLASH_CHECKSUM
140#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
141#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
142
143#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
144
145#define CONFIG_FLASH_CFI_DRIVER
146#define CONFIG_SYS_FLASH_CFI
147#define CONFIG_SYS_FLASH_EMPTY_INFO
148
149
150/*
151 * SDRAM on the Local Bus
152 */
153#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
154#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
155
156/*
157 * Base Register 2 and Option Register 2 configure SDRAM.
158 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
159 *
160 * For BR2, need:
161 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
162 * port-size = 32-bits = BR2[19:20] = 11
163 * no parity checking = BR2[21:22] = 00
164 * SDRAM for MSEL = BR2[24:26] = 011
165 * Valid = BR[31] = 1
166 *
167 * 0 4 8 12 16 20 24 28
168 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
169 *
170 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
171 * FIXME: the top 17 bits of BR2.
172 */
173
174#define CONFIG_SYS_BR2_PRELIM 0xf0001861
175
176/*
177 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
178 *
179 * For OR2, need:
180 * 64MB mask for AM, OR2[0:7] = 1111 1100
181 * XAM, OR2[17:18] = 11
182 * 9 columns OR2[19-21] = 010
183 * 13 rows OR2[23-25] = 100
184 * EAD set for extra time OR[31] = 1
185 *
186 * 0 4 8 12 16 20 24 28
187 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
188 */
189
190#define CONFIG_SYS_OR2_PRELIM 0xfc006901
191
192#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
193#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
194#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
195#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
196
197/*
198 * Common settings for all Local Bus SDRAM commands.
199 * At run time, either BSMA1516 (for CPU 1.1)
200 * or BSMA1617 (for CPU 1.0) (old)
201 * is OR'ed in too.
202 */
203#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
204 | LSDMR_PRETOACT7 \
205 | LSDMR_ACTTORW7 \
206 | LSDMR_BL8 \
207 | LSDMR_WRC4 \
208 | LSDMR_CL3 \
209 | LSDMR_RFEN \
210 )
211
212/*
213 * The CADMUS registers are connected to CS3 on CDS.
214 * The new memory map places CADMUS at 0xf8000000.
215 *
216 * For BR3, need:
217 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
218 * port-size = 8-bits = BR[19:20] = 01
219 * no parity checking = BR[21:22] = 00
220 * GPMC for MSEL = BR[24:26] = 000
221 * Valid = BR[31] = 1
222 *
223 * 0 4 8 12 16 20 24 28
224 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
225 *
226 * For OR3, need:
227 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
228 * disable buffer ctrl OR[19] = 0
229 * CSNT OR[20] = 1
230 * ACS OR[21:22] = 11
231 * XACS OR[23] = 1
232 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
233 * SETA OR[28] = 0
234 * TRLX OR[29] = 1
235 * EHTR OR[30] = 1
236 * EAD extra time OR[31] = 1
237 *
238 * 0 4 8 12 16 20 24 28
239 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
240 */
241
242#define CONFIG_FSL_CADMUS
243
244#define CADMUS_BASE_ADDR 0xf8000000
245#define CONFIG_SYS_BR3_PRELIM 0xf8000801
246#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
247
248#define CONFIG_SYS_INIT_RAM_LOCK 1
249#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
250#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
251
252#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
253#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
254
255#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
256#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
257
258/* Serial Port */
259#define CONFIG_CONS_INDEX 2
260#define CONFIG_SYS_NS16550
261#define CONFIG_SYS_NS16550_SERIAL
262#define CONFIG_SYS_NS16550_REG_SIZE 1
263#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
264
265#define CONFIG_SYS_BAUDRATE_TABLE \
266 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
267
268#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
269#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
270
271/* Use the HUSH parser */
272#define CONFIG_SYS_HUSH_PARSER
273#ifdef CONFIG_SYS_HUSH_PARSER
274#endif
275
276/* pass open firmware flat tree */
277#define CONFIG_OF_LIBFDT 1
278#define CONFIG_OF_BOARD_SETUP 1
279#define CONFIG_OF_STDOUT_VIA_ALIAS 1
280
281/*
282 * I2C
283 */
284#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
285#define CONFIG_HARD_I2C /* I2C with hardware support*/
286#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
287#define CONFIG_SYS_I2C_SLAVE 0x7F
288#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
289#define CONFIG_SYS_I2C_OFFSET 0x3000
290
291/* EEPROM */
292#define CONFIG_ID_EEPROM
293#define CONFIG_SYS_I2C_EEPROM_CCID
294#define CONFIG_SYS_ID_EEPROM
295#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
296#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
297
298/*
299 * General PCI
300 * Addresses are mapped 1-1.
301 */
302#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
303#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
304#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
305#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
306#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
307#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
308#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
309#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
310
311#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
312#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
313#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
314#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
315#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
316#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
317#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
318#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
319
320#ifdef CONFIG_LEGACY
321#define BRIDGE_ID 17
322#define VIA_ID 2
323#else
324#define BRIDGE_ID 28
325#define VIA_ID 4
326#endif
327
328#if defined(CONFIG_PCI)
329
330#define CONFIG_PCI_PNP /* do pci plug-and-play */
331#define CONFIG_MPC85XX_PCI2
332
333#undef CONFIG_EEPRO100
334#undef CONFIG_TULIP
335
336#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
337#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
338
339#endif /* CONFIG_PCI */
340
341
342#if defined(CONFIG_TSEC_ENET)
343
344#define CONFIG_MII 1 /* MII PHY management */
345#define CONFIG_TSEC1 1
346#define CONFIG_TSEC1_NAME "TSEC0"
347#define CONFIG_TSEC2 1
348#define CONFIG_TSEC2_NAME "TSEC1"
349#define TSEC1_PHY_ADDR 0
350#define TSEC2_PHY_ADDR 1
351#define TSEC1_PHYIDX 0
352#define TSEC2_PHYIDX 0
353#define TSEC1_FLAGS TSEC_GIGABIT
354#define TSEC2_FLAGS TSEC_GIGABIT
355
356/* Options are: TSEC[0-1] */
357#define CONFIG_ETHPRIME "TSEC0"
358
359#endif /* CONFIG_TSEC_ENET */
360
361/*
362 * Environment
363 */
364#define CONFIG_ENV_IS_IN_FLASH 1
365#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
366#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
367#define CONFIG_ENV_SIZE 0x2000
368
369#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
370#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
371
372/*
373 * BOOTP options
374 */
375#define CONFIG_BOOTP_BOOTFILESIZE
376#define CONFIG_BOOTP_BOOTPATH
377#define CONFIG_BOOTP_GATEWAY
378#define CONFIG_BOOTP_HOSTNAME
379
380
381/*
382 * Command line configuration.
383 */
384#include <config_cmd_default.h>
385
386#define CONFIG_CMD_PING
387#define CONFIG_CMD_I2C
388#define CONFIG_CMD_MII
389#define CONFIG_CMD_ELF
390#define CONFIG_CMD_IRQ
391#define CONFIG_CMD_SETEXPR
392#define CONFIG_CMD_REGINFO
393
394#if defined(CONFIG_PCI)
395 #define CONFIG_CMD_PCI
396#endif
397
398
399#undef CONFIG_WATCHDOG /* watchdog disabled */
400
401/*
402 * Miscellaneous configurable options
403 */
404#define CONFIG_SYS_LONGHELP /* undef to save memory */
405#define CONFIG_CMDLINE_EDITING /* Command-line editing */
406#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
407#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
408#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
409#if defined(CONFIG_CMD_KGDB)
410#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
411#else
412#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
413#endif
414#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
415#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
416#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
417#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
418
419/*
420 * For booting Linux, the board info and command line data
421 * have to be in the first 64 MB of memory, since this is
422 * the maximum mapped by the Linux kernel during initialization.
423 */
424#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
425#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
426
427#if defined(CONFIG_CMD_KGDB)
428#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
429#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
430#endif
431
432/*
433 * Environment Configuration
434 */
435
436/* The mac addresses for all ethernet interface */
437#if defined(CONFIG_TSEC_ENET)
438#define CONFIG_HAS_ETH0
439#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
440#define CONFIG_HAS_ETH1
441#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
442#define CONFIG_HAS_ETH2
443#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
444#endif
445
446#define CONFIG_IPADDR 192.168.1.253
447
448#define CONFIG_HOSTNAME unknown
449#define CONFIG_ROOTPATH "/nfsroot"
450#define CONFIG_BOOTFILE "your.uImage"
451
452#define CONFIG_SERVERIP 192.168.1.1
453#define CONFIG_GATEWAYIP 192.168.1.1
454#define CONFIG_NETMASK 255.255.255.0
455
456#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
457
458#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
459#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
460
461#define CONFIG_BAUDRATE 115200
462
463#define CONFIG_EXTRA_ENV_SETTINGS \
464 "netdev=eth0\0" \
465 "consoledev=ttyS1\0" \
466 "ramdiskaddr=600000\0" \
467 "ramdiskfile=your.ramdisk.u-boot\0" \
468 "fdtaddr=400000\0" \
469 "fdtfile=your.fdt.dtb\0"
470
471#define CONFIG_NFSBOOTCOMMAND \
472 "setenv bootargs root=/dev/nfs rw " \
473 "nfsroot=$serverip:$rootpath " \
474 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
475 "console=$consoledev,$baudrate $othbootargs;" \
476 "tftp $loadaddr $bootfile;" \
477 "tftp $fdtaddr $fdtfile;" \
478 "bootm $loadaddr - $fdtaddr"
479
480#define CONFIG_RAMBOOTCOMMAND \
481 "setenv bootargs root=/dev/ram rw " \
482 "console=$consoledev,$baudrate $othbootargs;" \
483 "tftp $ramdiskaddr $ramdiskfile;" \
484 "tftp $loadaddr $bootfile;" \
485 "bootm $loadaddr $ramdiskaddr"
486
487#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
488
489#endif /* __CONFIG_H */