]> git.ipfire.org Git - people/ms/u-boot.git/blob - arch/arm/include/asm/arch-at91/at91sam9_sdramc.h
2d4c49e04bb547dbceaa6796e6f4ca707782618d
[people/ms/u-boot.git] / arch / arm / include / asm / arch-at91 / at91sam9_sdramc.h
1 /*
2 * [origin: Linux kernel arch/arm/mach-at91/include/mach/at91_wdt.h]
3 *
4 * Copyright (C) 2009 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
5 * Copyright (C) 2007 Andrew Victor
6 * Copyright (C) 2007 Atmel Corporation.
7 *
8 * SDRAM Controllers (SDRAMC) - System peripherals registers.
9 * Based on AT91SAM9261 datasheet revision D.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
17 #ifndef AT91SAM9_SDRAMC_H
18 #define AT91SAM9_SDRAMC_H
19
20 #ifdef __ASSEMBLY__
21
22 #ifndef ATMEL_BASE_SDRAMC
23 #define ATMEL_BASE_SDRAMC ATMEL_BASE_SDRAMC0
24 #endif
25
26 #define AT91_ASM_SDRAMC_MR ATMEL_BASE_SDRAMC
27 #define AT91_ASM_SDRAMC_TR (ATMEL_BASE_SDRAMC + 0x04)
28 #define AT91_ASM_SDRAMC_CR (ATMEL_BASE_SDRAMC + 0x08)
29 #define AT91_ASM_SDRAMC_MDR (ATMEL_BASE_SDRAMC + 0x24)
30
31 #endif
32
33 /* SDRAM Controller (SDRAMC) registers */
34 #define AT91_SDRAMC_MR (ATMEL_BASE_SDRAMC + 0x00) /* SDRAM Controller Mode Register */
35 #define AT91_SDRAMC_MODE (0xf << 0) /* Command Mode */
36 #define AT91_SDRAMC_MODE_NORMAL 0
37 #define AT91_SDRAMC_MODE_NOP 1
38 #define AT91_SDRAMC_MODE_PRECHARGE 2
39 #define AT91_SDRAMC_MODE_LMR 3
40 #define AT91_SDRAMC_MODE_REFRESH 4
41 #define AT91_SDRAMC_MODE_EXT_LMR 5
42 #define AT91_SDRAMC_MODE_DEEP 6
43
44 #define AT91_SDRAMC_TR (ATMEL_BASE_SDRAMC + 0x04) /* SDRAM Controller Refresh Timer Register */
45 #define AT91_SDRAMC_COUNT (0xfff << 0) /* Refresh Timer Counter */
46
47 #define AT91_SDRAMC_CR (ATMEL_BASE_SDRAMC + 0x08) /* SDRAM Controller Configuration Register */
48 #define AT91_SDRAMC_NC (3 << 0) /* Number of Column Bits */
49 #define AT91_SDRAMC_NC_8 (0 << 0)
50 #define AT91_SDRAMC_NC_9 (1 << 0)
51 #define AT91_SDRAMC_NC_10 (2 << 0)
52 #define AT91_SDRAMC_NC_11 (3 << 0)
53 #define AT91_SDRAMC_NR (3 << 2) /* Number of Row Bits */
54 #define AT91_SDRAMC_NR_11 (0 << 2)
55 #define AT91_SDRAMC_NR_12 (1 << 2)
56 #define AT91_SDRAMC_NR_13 (2 << 2)
57 #define AT91_SDRAMC_NB (1 << 4) /* Number of Banks */
58 #define AT91_SDRAMC_NB_2 (0 << 4)
59 #define AT91_SDRAMC_NB_4 (1 << 4)
60 #define AT91_SDRAMC_CAS (3 << 5) /* CAS Latency */
61 #define AT91_SDRAMC_CAS_1 (1 << 5)
62 #define AT91_SDRAMC_CAS_2 (2 << 5)
63 #define AT91_SDRAMC_CAS_3 (3 << 5)
64 #define AT91_SDRAMC_DBW (1 << 7) /* Data Bus Width */
65 #define AT91_SDRAMC_DBW_32 (0 << 7)
66 #define AT91_SDRAMC_DBW_16 (1 << 7)
67 #define AT91_SDRAMC_TWR (0xf << 8) /* Write Recovery Delay */
68 #define AT91_SDRAMC_TRC (0xf << 12) /* Row Cycle Delay */
69 #define AT91_SDRAMC_TRP (0xf << 16) /* Row Precharge Delay */
70 #define AT91_SDRAMC_TRCD (0xf << 20) /* Row to Column Delay */
71 #define AT91_SDRAMC_TRAS (0xf << 24) /* Active to Precharge Delay */
72 #define AT91_SDRAMC_TXSR (0xf << 28) /* Exit Self Refresh to Active Delay */
73
74 #define AT91_SDRAMC_LPR (ATMEL_BASE_SDRAMC + 0x10) /* SDRAM Controller Low Power Register */
75 #define AT91_SDRAMC_LPCB (3 << 0) /* Low-power Configurations */
76 #define AT91_SDRAMC_LPCB_DISABLE 0
77 #define AT91_SDRAMC_LPCB_SELF_REFRESH 1
78 #define AT91_SDRAMC_LPCB_POWER_DOWN 2
79 #define AT91_SDRAMC_LPCB_DEEP_POWER_DOWN 3
80 #define AT91_SDRAMC_PASR (7 << 4) /* Partial Array Self Refresh */
81 #define AT91_SDRAMC_TCSR (3 << 8) /* Temperature Compensated Self Refresh */
82 #define AT91_SDRAMC_DS (3 << 10) /* Drive Strength */
83 #define AT91_SDRAMC_TIMEOUT (3 << 12) /* Time to define when Low Power Mode is enabled */
84 #define AT91_SDRAMC_TIMEOUT_0_CLK_CYCLES (0 << 12)
85 #define AT91_SDRAMC_TIMEOUT_64_CLK_CYCLES (1 << 12)
86 #define AT91_SDRAMC_TIMEOUT_128_CLK_CYCLES (2 << 12)
87
88 #define AT91_SDRAMC_IER (ATMEL_BASE_SDRAMC + 0x14) /* SDRAM Controller Interrupt Enable Register */
89 #define AT91_SDRAMC_IDR (ATMEL_BASE_SDRAMC + 0x18) /* SDRAM Controller Interrupt Disable Register */
90 #define AT91_SDRAMC_IMR (ATMEL_BASE_SDRAMC + 0x1C) /* SDRAM Controller Interrupt Mask Register */
91 #define AT91_SDRAMC_ISR (ATMEL_BASE_SDRAMC + 0x20) /* SDRAM Controller Interrupt Status Register */
92 #define AT91_SDRAMC_RES (1 << 0) /* Refresh Error Status */
93
94 #define AT91_SDRAMC_MDR (ATMEL_BASE_SDRAMC + 0x24) /* SDRAM Memory Device Register */
95 #define AT91_SDRAMC_MD (3 << 0) /* Memory Device Type */
96 #define AT91_SDRAMC_MD_SDRAM 0
97 #define AT91_SDRAMC_MD_LOW_POWER_SDRAM 1
98
99
100 #endif