]> git.ipfire.org Git - thirdparty/kernel/linux.git/blob - arch/cris/include/arch-v32/arch/hwregs/iop/asm/iop_sw_spu_defs_asm.h
License cleanup: add SPDX GPL-2.0 license identifier to files with no license
[thirdparty/kernel/linux.git] / arch / cris / include / arch-v32 / arch / hwregs / iop / asm / iop_sw_spu_defs_asm.h
1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __iop_sw_spu_defs_asm_h
3 #define __iop_sw_spu_defs_asm_h
4
5 /*
6 * This file is autogenerated from
7 * file: ../../inst/io_proc/rtl/guinness/iop_sw_spu.r
8 * id: <not found>
9 * last modfied: Mon Apr 11 16:10:19 2005
10 *
11 * by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/iop_sw_spu_defs_asm.h ../../inst/io_proc/rtl/guinness/iop_sw_spu.r
12 * id: $Id: iop_sw_spu_defs_asm.h,v 1.5 2005/04/24 18:31:07 starvik Exp $
13 * Any changes here will be lost.
14 *
15 * -*- buffer-read-only: t -*-
16 */
17
18 #ifndef REG_FIELD
19 #define REG_FIELD( scope, reg, field, value ) \
20 REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
21 #define REG_FIELD_X_( value, shift ) ((value) << shift)
22 #endif
23
24 #ifndef REG_STATE
25 #define REG_STATE( scope, reg, field, symbolic_value ) \
26 REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
27 #define REG_STATE_X_( k, shift ) (k << shift)
28 #endif
29
30 #ifndef REG_MASK
31 #define REG_MASK( scope, reg, field ) \
32 REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
33 #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
34 #endif
35
36 #ifndef REG_LSB
37 #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
38 #endif
39
40 #ifndef REG_BIT
41 #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
42 #endif
43
44 #ifndef REG_ADDR
45 #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
46 #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
47 #endif
48
49 #ifndef REG_ADDR_VECT
50 #define REG_ADDR_VECT( scope, inst, reg, index ) \
51 REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
52 STRIDE_##scope##_##reg )
53 #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
54 ((inst) + offs + (index) * stride)
55 #endif
56
57 /* Register rw_mc_ctrl, scope iop_sw_spu, type rw */
58 #define reg_iop_sw_spu_rw_mc_ctrl___keep_owner___lsb 0
59 #define reg_iop_sw_spu_rw_mc_ctrl___keep_owner___width 1
60 #define reg_iop_sw_spu_rw_mc_ctrl___keep_owner___bit 0
61 #define reg_iop_sw_spu_rw_mc_ctrl___cmd___lsb 1
62 #define reg_iop_sw_spu_rw_mc_ctrl___cmd___width 2
63 #define reg_iop_sw_spu_rw_mc_ctrl___size___lsb 3
64 #define reg_iop_sw_spu_rw_mc_ctrl___size___width 3
65 #define reg_iop_sw_spu_rw_mc_ctrl___wr_spu0_mem___lsb 6
66 #define reg_iop_sw_spu_rw_mc_ctrl___wr_spu0_mem___width 1
67 #define reg_iop_sw_spu_rw_mc_ctrl___wr_spu0_mem___bit 6
68 #define reg_iop_sw_spu_rw_mc_ctrl___wr_spu1_mem___lsb 7
69 #define reg_iop_sw_spu_rw_mc_ctrl___wr_spu1_mem___width 1
70 #define reg_iop_sw_spu_rw_mc_ctrl___wr_spu1_mem___bit 7
71 #define reg_iop_sw_spu_rw_mc_ctrl_offset 0
72
73 /* Register rw_mc_data, scope iop_sw_spu, type rw */
74 #define reg_iop_sw_spu_rw_mc_data___val___lsb 0
75 #define reg_iop_sw_spu_rw_mc_data___val___width 32
76 #define reg_iop_sw_spu_rw_mc_data_offset 4
77
78 /* Register rw_mc_addr, scope iop_sw_spu, type rw */
79 #define reg_iop_sw_spu_rw_mc_addr_offset 8
80
81 /* Register rs_mc_data, scope iop_sw_spu, type rs */
82 #define reg_iop_sw_spu_rs_mc_data_offset 12
83
84 /* Register r_mc_data, scope iop_sw_spu, type r */
85 #define reg_iop_sw_spu_r_mc_data_offset 16
86
87 /* Register r_mc_stat, scope iop_sw_spu, type r */
88 #define reg_iop_sw_spu_r_mc_stat___busy_cpu___lsb 0
89 #define reg_iop_sw_spu_r_mc_stat___busy_cpu___width 1
90 #define reg_iop_sw_spu_r_mc_stat___busy_cpu___bit 0
91 #define reg_iop_sw_spu_r_mc_stat___busy_mpu___lsb 1
92 #define reg_iop_sw_spu_r_mc_stat___busy_mpu___width 1
93 #define reg_iop_sw_spu_r_mc_stat___busy_mpu___bit 1
94 #define reg_iop_sw_spu_r_mc_stat___busy_spu0___lsb 2
95 #define reg_iop_sw_spu_r_mc_stat___busy_spu0___width 1
96 #define reg_iop_sw_spu_r_mc_stat___busy_spu0___bit 2
97 #define reg_iop_sw_spu_r_mc_stat___busy_spu1___lsb 3
98 #define reg_iop_sw_spu_r_mc_stat___busy_spu1___width 1
99 #define reg_iop_sw_spu_r_mc_stat___busy_spu1___bit 3
100 #define reg_iop_sw_spu_r_mc_stat___owned_by_cpu___lsb 4
101 #define reg_iop_sw_spu_r_mc_stat___owned_by_cpu___width 1
102 #define reg_iop_sw_spu_r_mc_stat___owned_by_cpu___bit 4
103 #define reg_iop_sw_spu_r_mc_stat___owned_by_mpu___lsb 5
104 #define reg_iop_sw_spu_r_mc_stat___owned_by_mpu___width 1
105 #define reg_iop_sw_spu_r_mc_stat___owned_by_mpu___bit 5
106 #define reg_iop_sw_spu_r_mc_stat___owned_by_spu0___lsb 6
107 #define reg_iop_sw_spu_r_mc_stat___owned_by_spu0___width 1
108 #define reg_iop_sw_spu_r_mc_stat___owned_by_spu0___bit 6
109 #define reg_iop_sw_spu_r_mc_stat___owned_by_spu1___lsb 7
110 #define reg_iop_sw_spu_r_mc_stat___owned_by_spu1___width 1
111 #define reg_iop_sw_spu_r_mc_stat___owned_by_spu1___bit 7
112 #define reg_iop_sw_spu_r_mc_stat_offset 20
113
114 /* Register rw_bus0_clr_mask, scope iop_sw_spu, type rw */
115 #define reg_iop_sw_spu_rw_bus0_clr_mask___byte0___lsb 0
116 #define reg_iop_sw_spu_rw_bus0_clr_mask___byte0___width 8
117 #define reg_iop_sw_spu_rw_bus0_clr_mask___byte1___lsb 8
118 #define reg_iop_sw_spu_rw_bus0_clr_mask___byte1___width 8
119 #define reg_iop_sw_spu_rw_bus0_clr_mask___byte2___lsb 16
120 #define reg_iop_sw_spu_rw_bus0_clr_mask___byte2___width 8
121 #define reg_iop_sw_spu_rw_bus0_clr_mask___byte3___lsb 24
122 #define reg_iop_sw_spu_rw_bus0_clr_mask___byte3___width 8
123 #define reg_iop_sw_spu_rw_bus0_clr_mask_offset 24
124
125 /* Register rw_bus0_set_mask, scope iop_sw_spu, type rw */
126 #define reg_iop_sw_spu_rw_bus0_set_mask___byte0___lsb 0
127 #define reg_iop_sw_spu_rw_bus0_set_mask___byte0___width 8
128 #define reg_iop_sw_spu_rw_bus0_set_mask___byte1___lsb 8
129 #define reg_iop_sw_spu_rw_bus0_set_mask___byte1___width 8
130 #define reg_iop_sw_spu_rw_bus0_set_mask___byte2___lsb 16
131 #define reg_iop_sw_spu_rw_bus0_set_mask___byte2___width 8
132 #define reg_iop_sw_spu_rw_bus0_set_mask___byte3___lsb 24
133 #define reg_iop_sw_spu_rw_bus0_set_mask___byte3___width 8
134 #define reg_iop_sw_spu_rw_bus0_set_mask_offset 28
135
136 /* Register rw_bus0_oe_clr_mask, scope iop_sw_spu, type rw */
137 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte0___lsb 0
138 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte0___width 1
139 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte0___bit 0
140 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte1___lsb 1
141 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte1___width 1
142 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte1___bit 1
143 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte2___lsb 2
144 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte2___width 1
145 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte2___bit 2
146 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte3___lsb 3
147 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte3___width 1
148 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask___byte3___bit 3
149 #define reg_iop_sw_spu_rw_bus0_oe_clr_mask_offset 32
150
151 /* Register rw_bus0_oe_set_mask, scope iop_sw_spu, type rw */
152 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte0___lsb 0
153 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte0___width 1
154 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte0___bit 0
155 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte1___lsb 1
156 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte1___width 1
157 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte1___bit 1
158 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte2___lsb 2
159 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte2___width 1
160 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte2___bit 2
161 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte3___lsb 3
162 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte3___width 1
163 #define reg_iop_sw_spu_rw_bus0_oe_set_mask___byte3___bit 3
164 #define reg_iop_sw_spu_rw_bus0_oe_set_mask_offset 36
165
166 /* Register r_bus0_in, scope iop_sw_spu, type r */
167 #define reg_iop_sw_spu_r_bus0_in_offset 40
168
169 /* Register rw_bus1_clr_mask, scope iop_sw_spu, type rw */
170 #define reg_iop_sw_spu_rw_bus1_clr_mask___byte0___lsb 0
171 #define reg_iop_sw_spu_rw_bus1_clr_mask___byte0___width 8
172 #define reg_iop_sw_spu_rw_bus1_clr_mask___byte1___lsb 8
173 #define reg_iop_sw_spu_rw_bus1_clr_mask___byte1___width 8
174 #define reg_iop_sw_spu_rw_bus1_clr_mask___byte2___lsb 16
175 #define reg_iop_sw_spu_rw_bus1_clr_mask___byte2___width 8
176 #define reg_iop_sw_spu_rw_bus1_clr_mask___byte3___lsb 24
177 #define reg_iop_sw_spu_rw_bus1_clr_mask___byte3___width 8
178 #define reg_iop_sw_spu_rw_bus1_clr_mask_offset 44
179
180 /* Register rw_bus1_set_mask, scope iop_sw_spu, type rw */
181 #define reg_iop_sw_spu_rw_bus1_set_mask___byte0___lsb 0
182 #define reg_iop_sw_spu_rw_bus1_set_mask___byte0___width 8
183 #define reg_iop_sw_spu_rw_bus1_set_mask___byte1___lsb 8
184 #define reg_iop_sw_spu_rw_bus1_set_mask___byte1___width 8
185 #define reg_iop_sw_spu_rw_bus1_set_mask___byte2___lsb 16
186 #define reg_iop_sw_spu_rw_bus1_set_mask___byte2___width 8
187 #define reg_iop_sw_spu_rw_bus1_set_mask___byte3___lsb 24
188 #define reg_iop_sw_spu_rw_bus1_set_mask___byte3___width 8
189 #define reg_iop_sw_spu_rw_bus1_set_mask_offset 48
190
191 /* Register rw_bus1_oe_clr_mask, scope iop_sw_spu, type rw */
192 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte0___lsb 0
193 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte0___width 1
194 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte0___bit 0
195 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte1___lsb 1
196 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte1___width 1
197 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte1___bit 1
198 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte2___lsb 2
199 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte2___width 1
200 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte2___bit 2
201 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte3___lsb 3
202 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte3___width 1
203 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask___byte3___bit 3
204 #define reg_iop_sw_spu_rw_bus1_oe_clr_mask_offset 52
205
206 /* Register rw_bus1_oe_set_mask, scope iop_sw_spu, type rw */
207 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte0___lsb 0
208 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte0___width 1
209 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte0___bit 0
210 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte1___lsb 1
211 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte1___width 1
212 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte1___bit 1
213 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte2___lsb 2
214 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte2___width 1
215 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte2___bit 2
216 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte3___lsb 3
217 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte3___width 1
218 #define reg_iop_sw_spu_rw_bus1_oe_set_mask___byte3___bit 3
219 #define reg_iop_sw_spu_rw_bus1_oe_set_mask_offset 56
220
221 /* Register r_bus1_in, scope iop_sw_spu, type r */
222 #define reg_iop_sw_spu_r_bus1_in_offset 60
223
224 /* Register rw_gio_clr_mask, scope iop_sw_spu, type rw */
225 #define reg_iop_sw_spu_rw_gio_clr_mask___val___lsb 0
226 #define reg_iop_sw_spu_rw_gio_clr_mask___val___width 32
227 #define reg_iop_sw_spu_rw_gio_clr_mask_offset 64
228
229 /* Register rw_gio_set_mask, scope iop_sw_spu, type rw */
230 #define reg_iop_sw_spu_rw_gio_set_mask___val___lsb 0
231 #define reg_iop_sw_spu_rw_gio_set_mask___val___width 32
232 #define reg_iop_sw_spu_rw_gio_set_mask_offset 68
233
234 /* Register rw_gio_oe_clr_mask, scope iop_sw_spu, type rw */
235 #define reg_iop_sw_spu_rw_gio_oe_clr_mask___val___lsb 0
236 #define reg_iop_sw_spu_rw_gio_oe_clr_mask___val___width 32
237 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_offset 72
238
239 /* Register rw_gio_oe_set_mask, scope iop_sw_spu, type rw */
240 #define reg_iop_sw_spu_rw_gio_oe_set_mask___val___lsb 0
241 #define reg_iop_sw_spu_rw_gio_oe_set_mask___val___width 32
242 #define reg_iop_sw_spu_rw_gio_oe_set_mask_offset 76
243
244 /* Register r_gio_in, scope iop_sw_spu, type r */
245 #define reg_iop_sw_spu_r_gio_in_offset 80
246
247 /* Register rw_bus0_clr_mask_lo, scope iop_sw_spu, type rw */
248 #define reg_iop_sw_spu_rw_bus0_clr_mask_lo___byte0___lsb 0
249 #define reg_iop_sw_spu_rw_bus0_clr_mask_lo___byte0___width 8
250 #define reg_iop_sw_spu_rw_bus0_clr_mask_lo___byte1___lsb 8
251 #define reg_iop_sw_spu_rw_bus0_clr_mask_lo___byte1___width 8
252 #define reg_iop_sw_spu_rw_bus0_clr_mask_lo_offset 84
253
254 /* Register rw_bus0_clr_mask_hi, scope iop_sw_spu, type rw */
255 #define reg_iop_sw_spu_rw_bus0_clr_mask_hi___byte2___lsb 0
256 #define reg_iop_sw_spu_rw_bus0_clr_mask_hi___byte2___width 8
257 #define reg_iop_sw_spu_rw_bus0_clr_mask_hi___byte3___lsb 8
258 #define reg_iop_sw_spu_rw_bus0_clr_mask_hi___byte3___width 8
259 #define reg_iop_sw_spu_rw_bus0_clr_mask_hi_offset 88
260
261 /* Register rw_bus0_set_mask_lo, scope iop_sw_spu, type rw */
262 #define reg_iop_sw_spu_rw_bus0_set_mask_lo___byte0___lsb 0
263 #define reg_iop_sw_spu_rw_bus0_set_mask_lo___byte0___width 8
264 #define reg_iop_sw_spu_rw_bus0_set_mask_lo___byte1___lsb 8
265 #define reg_iop_sw_spu_rw_bus0_set_mask_lo___byte1___width 8
266 #define reg_iop_sw_spu_rw_bus0_set_mask_lo_offset 92
267
268 /* Register rw_bus0_set_mask_hi, scope iop_sw_spu, type rw */
269 #define reg_iop_sw_spu_rw_bus0_set_mask_hi___byte2___lsb 0
270 #define reg_iop_sw_spu_rw_bus0_set_mask_hi___byte2___width 8
271 #define reg_iop_sw_spu_rw_bus0_set_mask_hi___byte3___lsb 8
272 #define reg_iop_sw_spu_rw_bus0_set_mask_hi___byte3___width 8
273 #define reg_iop_sw_spu_rw_bus0_set_mask_hi_offset 96
274
275 /* Register rw_bus1_clr_mask_lo, scope iop_sw_spu, type rw */
276 #define reg_iop_sw_spu_rw_bus1_clr_mask_lo___byte0___lsb 0
277 #define reg_iop_sw_spu_rw_bus1_clr_mask_lo___byte0___width 8
278 #define reg_iop_sw_spu_rw_bus1_clr_mask_lo___byte1___lsb 8
279 #define reg_iop_sw_spu_rw_bus1_clr_mask_lo___byte1___width 8
280 #define reg_iop_sw_spu_rw_bus1_clr_mask_lo_offset 100
281
282 /* Register rw_bus1_clr_mask_hi, scope iop_sw_spu, type rw */
283 #define reg_iop_sw_spu_rw_bus1_clr_mask_hi___byte2___lsb 0
284 #define reg_iop_sw_spu_rw_bus1_clr_mask_hi___byte2___width 8
285 #define reg_iop_sw_spu_rw_bus1_clr_mask_hi___byte3___lsb 8
286 #define reg_iop_sw_spu_rw_bus1_clr_mask_hi___byte3___width 8
287 #define reg_iop_sw_spu_rw_bus1_clr_mask_hi_offset 104
288
289 /* Register rw_bus1_set_mask_lo, scope iop_sw_spu, type rw */
290 #define reg_iop_sw_spu_rw_bus1_set_mask_lo___byte0___lsb 0
291 #define reg_iop_sw_spu_rw_bus1_set_mask_lo___byte0___width 8
292 #define reg_iop_sw_spu_rw_bus1_set_mask_lo___byte1___lsb 8
293 #define reg_iop_sw_spu_rw_bus1_set_mask_lo___byte1___width 8
294 #define reg_iop_sw_spu_rw_bus1_set_mask_lo_offset 108
295
296 /* Register rw_bus1_set_mask_hi, scope iop_sw_spu, type rw */
297 #define reg_iop_sw_spu_rw_bus1_set_mask_hi___byte2___lsb 0
298 #define reg_iop_sw_spu_rw_bus1_set_mask_hi___byte2___width 8
299 #define reg_iop_sw_spu_rw_bus1_set_mask_hi___byte3___lsb 8
300 #define reg_iop_sw_spu_rw_bus1_set_mask_hi___byte3___width 8
301 #define reg_iop_sw_spu_rw_bus1_set_mask_hi_offset 112
302
303 /* Register rw_gio_clr_mask_lo, scope iop_sw_spu, type rw */
304 #define reg_iop_sw_spu_rw_gio_clr_mask_lo___val___lsb 0
305 #define reg_iop_sw_spu_rw_gio_clr_mask_lo___val___width 16
306 #define reg_iop_sw_spu_rw_gio_clr_mask_lo_offset 116
307
308 /* Register rw_gio_clr_mask_hi, scope iop_sw_spu, type rw */
309 #define reg_iop_sw_spu_rw_gio_clr_mask_hi___val___lsb 0
310 #define reg_iop_sw_spu_rw_gio_clr_mask_hi___val___width 16
311 #define reg_iop_sw_spu_rw_gio_clr_mask_hi_offset 120
312
313 /* Register rw_gio_set_mask_lo, scope iop_sw_spu, type rw */
314 #define reg_iop_sw_spu_rw_gio_set_mask_lo___val___lsb 0
315 #define reg_iop_sw_spu_rw_gio_set_mask_lo___val___width 16
316 #define reg_iop_sw_spu_rw_gio_set_mask_lo_offset 124
317
318 /* Register rw_gio_set_mask_hi, scope iop_sw_spu, type rw */
319 #define reg_iop_sw_spu_rw_gio_set_mask_hi___val___lsb 0
320 #define reg_iop_sw_spu_rw_gio_set_mask_hi___val___width 16
321 #define reg_iop_sw_spu_rw_gio_set_mask_hi_offset 128
322
323 /* Register rw_gio_oe_clr_mask_lo, scope iop_sw_spu, type rw */
324 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_lo___val___lsb 0
325 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_lo___val___width 16
326 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_lo_offset 132
327
328 /* Register rw_gio_oe_clr_mask_hi, scope iop_sw_spu, type rw */
329 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_hi___val___lsb 0
330 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_hi___val___width 16
331 #define reg_iop_sw_spu_rw_gio_oe_clr_mask_hi_offset 136
332
333 /* Register rw_gio_oe_set_mask_lo, scope iop_sw_spu, type rw */
334 #define reg_iop_sw_spu_rw_gio_oe_set_mask_lo___val___lsb 0
335 #define reg_iop_sw_spu_rw_gio_oe_set_mask_lo___val___width 16
336 #define reg_iop_sw_spu_rw_gio_oe_set_mask_lo_offset 140
337
338 /* Register rw_gio_oe_set_mask_hi, scope iop_sw_spu, type rw */
339 #define reg_iop_sw_spu_rw_gio_oe_set_mask_hi___val___lsb 0
340 #define reg_iop_sw_spu_rw_gio_oe_set_mask_hi___val___width 16
341 #define reg_iop_sw_spu_rw_gio_oe_set_mask_hi_offset 144
342
343 /* Register rw_cpu_intr, scope iop_sw_spu, type rw */
344 #define reg_iop_sw_spu_rw_cpu_intr___intr0___lsb 0
345 #define reg_iop_sw_spu_rw_cpu_intr___intr0___width 1
346 #define reg_iop_sw_spu_rw_cpu_intr___intr0___bit 0
347 #define reg_iop_sw_spu_rw_cpu_intr___intr1___lsb 1
348 #define reg_iop_sw_spu_rw_cpu_intr___intr1___width 1
349 #define reg_iop_sw_spu_rw_cpu_intr___intr1___bit 1
350 #define reg_iop_sw_spu_rw_cpu_intr___intr2___lsb 2
351 #define reg_iop_sw_spu_rw_cpu_intr___intr2___width 1
352 #define reg_iop_sw_spu_rw_cpu_intr___intr2___bit 2
353 #define reg_iop_sw_spu_rw_cpu_intr___intr3___lsb 3
354 #define reg_iop_sw_spu_rw_cpu_intr___intr3___width 1
355 #define reg_iop_sw_spu_rw_cpu_intr___intr3___bit 3
356 #define reg_iop_sw_spu_rw_cpu_intr___intr4___lsb 4
357 #define reg_iop_sw_spu_rw_cpu_intr___intr4___width 1
358 #define reg_iop_sw_spu_rw_cpu_intr___intr4___bit 4
359 #define reg_iop_sw_spu_rw_cpu_intr___intr5___lsb 5
360 #define reg_iop_sw_spu_rw_cpu_intr___intr5___width 1
361 #define reg_iop_sw_spu_rw_cpu_intr___intr5___bit 5
362 #define reg_iop_sw_spu_rw_cpu_intr___intr6___lsb 6
363 #define reg_iop_sw_spu_rw_cpu_intr___intr6___width 1
364 #define reg_iop_sw_spu_rw_cpu_intr___intr6___bit 6
365 #define reg_iop_sw_spu_rw_cpu_intr___intr7___lsb 7
366 #define reg_iop_sw_spu_rw_cpu_intr___intr7___width 1
367 #define reg_iop_sw_spu_rw_cpu_intr___intr7___bit 7
368 #define reg_iop_sw_spu_rw_cpu_intr___intr8___lsb 8
369 #define reg_iop_sw_spu_rw_cpu_intr___intr8___width 1
370 #define reg_iop_sw_spu_rw_cpu_intr___intr8___bit 8
371 #define reg_iop_sw_spu_rw_cpu_intr___intr9___lsb 9
372 #define reg_iop_sw_spu_rw_cpu_intr___intr9___width 1
373 #define reg_iop_sw_spu_rw_cpu_intr___intr9___bit 9
374 #define reg_iop_sw_spu_rw_cpu_intr___intr10___lsb 10
375 #define reg_iop_sw_spu_rw_cpu_intr___intr10___width 1
376 #define reg_iop_sw_spu_rw_cpu_intr___intr10___bit 10
377 #define reg_iop_sw_spu_rw_cpu_intr___intr11___lsb 11
378 #define reg_iop_sw_spu_rw_cpu_intr___intr11___width 1
379 #define reg_iop_sw_spu_rw_cpu_intr___intr11___bit 11
380 #define reg_iop_sw_spu_rw_cpu_intr___intr12___lsb 12
381 #define reg_iop_sw_spu_rw_cpu_intr___intr12___width 1
382 #define reg_iop_sw_spu_rw_cpu_intr___intr12___bit 12
383 #define reg_iop_sw_spu_rw_cpu_intr___intr13___lsb 13
384 #define reg_iop_sw_spu_rw_cpu_intr___intr13___width 1
385 #define reg_iop_sw_spu_rw_cpu_intr___intr13___bit 13
386 #define reg_iop_sw_spu_rw_cpu_intr___intr14___lsb 14
387 #define reg_iop_sw_spu_rw_cpu_intr___intr14___width 1
388 #define reg_iop_sw_spu_rw_cpu_intr___intr14___bit 14
389 #define reg_iop_sw_spu_rw_cpu_intr___intr15___lsb 15
390 #define reg_iop_sw_spu_rw_cpu_intr___intr15___width 1
391 #define reg_iop_sw_spu_rw_cpu_intr___intr15___bit 15
392 #define reg_iop_sw_spu_rw_cpu_intr_offset 148
393
394 /* Register r_cpu_intr, scope iop_sw_spu, type r */
395 #define reg_iop_sw_spu_r_cpu_intr___intr0___lsb 0
396 #define reg_iop_sw_spu_r_cpu_intr___intr0___width 1
397 #define reg_iop_sw_spu_r_cpu_intr___intr0___bit 0
398 #define reg_iop_sw_spu_r_cpu_intr___intr1___lsb 1
399 #define reg_iop_sw_spu_r_cpu_intr___intr1___width 1
400 #define reg_iop_sw_spu_r_cpu_intr___intr1___bit 1
401 #define reg_iop_sw_spu_r_cpu_intr___intr2___lsb 2
402 #define reg_iop_sw_spu_r_cpu_intr___intr2___width 1
403 #define reg_iop_sw_spu_r_cpu_intr___intr2___bit 2
404 #define reg_iop_sw_spu_r_cpu_intr___intr3___lsb 3
405 #define reg_iop_sw_spu_r_cpu_intr___intr3___width 1
406 #define reg_iop_sw_spu_r_cpu_intr___intr3___bit 3
407 #define reg_iop_sw_spu_r_cpu_intr___intr4___lsb 4
408 #define reg_iop_sw_spu_r_cpu_intr___intr4___width 1
409 #define reg_iop_sw_spu_r_cpu_intr___intr4___bit 4
410 #define reg_iop_sw_spu_r_cpu_intr___intr5___lsb 5
411 #define reg_iop_sw_spu_r_cpu_intr___intr5___width 1
412 #define reg_iop_sw_spu_r_cpu_intr___intr5___bit 5
413 #define reg_iop_sw_spu_r_cpu_intr___intr6___lsb 6
414 #define reg_iop_sw_spu_r_cpu_intr___intr6___width 1
415 #define reg_iop_sw_spu_r_cpu_intr___intr6___bit 6
416 #define reg_iop_sw_spu_r_cpu_intr___intr7___lsb 7
417 #define reg_iop_sw_spu_r_cpu_intr___intr7___width 1
418 #define reg_iop_sw_spu_r_cpu_intr___intr7___bit 7
419 #define reg_iop_sw_spu_r_cpu_intr___intr8___lsb 8
420 #define reg_iop_sw_spu_r_cpu_intr___intr8___width 1
421 #define reg_iop_sw_spu_r_cpu_intr___intr8___bit 8
422 #define reg_iop_sw_spu_r_cpu_intr___intr9___lsb 9
423 #define reg_iop_sw_spu_r_cpu_intr___intr9___width 1
424 #define reg_iop_sw_spu_r_cpu_intr___intr9___bit 9
425 #define reg_iop_sw_spu_r_cpu_intr___intr10___lsb 10
426 #define reg_iop_sw_spu_r_cpu_intr___intr10___width 1
427 #define reg_iop_sw_spu_r_cpu_intr___intr10___bit 10
428 #define reg_iop_sw_spu_r_cpu_intr___intr11___lsb 11
429 #define reg_iop_sw_spu_r_cpu_intr___intr11___width 1
430 #define reg_iop_sw_spu_r_cpu_intr___intr11___bit 11
431 #define reg_iop_sw_spu_r_cpu_intr___intr12___lsb 12
432 #define reg_iop_sw_spu_r_cpu_intr___intr12___width 1
433 #define reg_iop_sw_spu_r_cpu_intr___intr12___bit 12
434 #define reg_iop_sw_spu_r_cpu_intr___intr13___lsb 13
435 #define reg_iop_sw_spu_r_cpu_intr___intr13___width 1
436 #define reg_iop_sw_spu_r_cpu_intr___intr13___bit 13
437 #define reg_iop_sw_spu_r_cpu_intr___intr14___lsb 14
438 #define reg_iop_sw_spu_r_cpu_intr___intr14___width 1
439 #define reg_iop_sw_spu_r_cpu_intr___intr14___bit 14
440 #define reg_iop_sw_spu_r_cpu_intr___intr15___lsb 15
441 #define reg_iop_sw_spu_r_cpu_intr___intr15___width 1
442 #define reg_iop_sw_spu_r_cpu_intr___intr15___bit 15
443 #define reg_iop_sw_spu_r_cpu_intr_offset 152
444
445 /* Register r_hw_intr, scope iop_sw_spu, type r */
446 #define reg_iop_sw_spu_r_hw_intr___trigger_grp0___lsb 0
447 #define reg_iop_sw_spu_r_hw_intr___trigger_grp0___width 1
448 #define reg_iop_sw_spu_r_hw_intr___trigger_grp0___bit 0
449 #define reg_iop_sw_spu_r_hw_intr___trigger_grp1___lsb 1
450 #define reg_iop_sw_spu_r_hw_intr___trigger_grp1___width 1
451 #define reg_iop_sw_spu_r_hw_intr___trigger_grp1___bit 1
452 #define reg_iop_sw_spu_r_hw_intr___trigger_grp2___lsb 2
453 #define reg_iop_sw_spu_r_hw_intr___trigger_grp2___width 1
454 #define reg_iop_sw_spu_r_hw_intr___trigger_grp2___bit 2
455 #define reg_iop_sw_spu_r_hw_intr___trigger_grp3___lsb 3
456 #define reg_iop_sw_spu_r_hw_intr___trigger_grp3___width 1
457 #define reg_iop_sw_spu_r_hw_intr___trigger_grp3___bit 3
458 #define reg_iop_sw_spu_r_hw_intr___trigger_grp4___lsb 4
459 #define reg_iop_sw_spu_r_hw_intr___trigger_grp4___width 1
460 #define reg_iop_sw_spu_r_hw_intr___trigger_grp4___bit 4
461 #define reg_iop_sw_spu_r_hw_intr___trigger_grp5___lsb 5
462 #define reg_iop_sw_spu_r_hw_intr___trigger_grp5___width 1
463 #define reg_iop_sw_spu_r_hw_intr___trigger_grp5___bit 5
464 #define reg_iop_sw_spu_r_hw_intr___trigger_grp6___lsb 6
465 #define reg_iop_sw_spu_r_hw_intr___trigger_grp6___width 1
466 #define reg_iop_sw_spu_r_hw_intr___trigger_grp6___bit 6
467 #define reg_iop_sw_spu_r_hw_intr___trigger_grp7___lsb 7
468 #define reg_iop_sw_spu_r_hw_intr___trigger_grp7___width 1
469 #define reg_iop_sw_spu_r_hw_intr___trigger_grp7___bit 7
470 #define reg_iop_sw_spu_r_hw_intr___timer_grp0___lsb 8
471 #define reg_iop_sw_spu_r_hw_intr___timer_grp0___width 1
472 #define reg_iop_sw_spu_r_hw_intr___timer_grp0___bit 8
473 #define reg_iop_sw_spu_r_hw_intr___timer_grp1___lsb 9
474 #define reg_iop_sw_spu_r_hw_intr___timer_grp1___width 1
475 #define reg_iop_sw_spu_r_hw_intr___timer_grp1___bit 9
476 #define reg_iop_sw_spu_r_hw_intr___timer_grp2___lsb 10
477 #define reg_iop_sw_spu_r_hw_intr___timer_grp2___width 1
478 #define reg_iop_sw_spu_r_hw_intr___timer_grp2___bit 10
479 #define reg_iop_sw_spu_r_hw_intr___timer_grp3___lsb 11
480 #define reg_iop_sw_spu_r_hw_intr___timer_grp3___width 1
481 #define reg_iop_sw_spu_r_hw_intr___timer_grp3___bit 11
482 #define reg_iop_sw_spu_r_hw_intr___fifo_out0___lsb 12
483 #define reg_iop_sw_spu_r_hw_intr___fifo_out0___width 1
484 #define reg_iop_sw_spu_r_hw_intr___fifo_out0___bit 12
485 #define reg_iop_sw_spu_r_hw_intr___fifo_out0_extra___lsb 13
486 #define reg_iop_sw_spu_r_hw_intr___fifo_out0_extra___width 1
487 #define reg_iop_sw_spu_r_hw_intr___fifo_out0_extra___bit 13
488 #define reg_iop_sw_spu_r_hw_intr___fifo_in0___lsb 14
489 #define reg_iop_sw_spu_r_hw_intr___fifo_in0___width 1
490 #define reg_iop_sw_spu_r_hw_intr___fifo_in0___bit 14
491 #define reg_iop_sw_spu_r_hw_intr___fifo_in0_extra___lsb 15
492 #define reg_iop_sw_spu_r_hw_intr___fifo_in0_extra___width 1
493 #define reg_iop_sw_spu_r_hw_intr___fifo_in0_extra___bit 15
494 #define reg_iop_sw_spu_r_hw_intr___fifo_out1___lsb 16
495 #define reg_iop_sw_spu_r_hw_intr___fifo_out1___width 1
496 #define reg_iop_sw_spu_r_hw_intr___fifo_out1___bit 16
497 #define reg_iop_sw_spu_r_hw_intr___fifo_out1_extra___lsb 17
498 #define reg_iop_sw_spu_r_hw_intr___fifo_out1_extra___width 1
499 #define reg_iop_sw_spu_r_hw_intr___fifo_out1_extra___bit 17
500 #define reg_iop_sw_spu_r_hw_intr___fifo_in1___lsb 18
501 #define reg_iop_sw_spu_r_hw_intr___fifo_in1___width 1
502 #define reg_iop_sw_spu_r_hw_intr___fifo_in1___bit 18
503 #define reg_iop_sw_spu_r_hw_intr___fifo_in1_extra___lsb 19
504 #define reg_iop_sw_spu_r_hw_intr___fifo_in1_extra___width 1
505 #define reg_iop_sw_spu_r_hw_intr___fifo_in1_extra___bit 19
506 #define reg_iop_sw_spu_r_hw_intr___dmc_out0___lsb 20
507 #define reg_iop_sw_spu_r_hw_intr___dmc_out0___width 1
508 #define reg_iop_sw_spu_r_hw_intr___dmc_out0___bit 20
509 #define reg_iop_sw_spu_r_hw_intr___dmc_in0___lsb 21
510 #define reg_iop_sw_spu_r_hw_intr___dmc_in0___width 1
511 #define reg_iop_sw_spu_r_hw_intr___dmc_in0___bit 21
512 #define reg_iop_sw_spu_r_hw_intr___dmc_out1___lsb 22
513 #define reg_iop_sw_spu_r_hw_intr___dmc_out1___width 1
514 #define reg_iop_sw_spu_r_hw_intr___dmc_out1___bit 22
515 #define reg_iop_sw_spu_r_hw_intr___dmc_in1___lsb 23
516 #define reg_iop_sw_spu_r_hw_intr___dmc_in1___width 1
517 #define reg_iop_sw_spu_r_hw_intr___dmc_in1___bit 23
518 #define reg_iop_sw_spu_r_hw_intr_offset 156
519
520 /* Register rw_mpu_intr, scope iop_sw_spu, type rw */
521 #define reg_iop_sw_spu_rw_mpu_intr___intr0___lsb 0
522 #define reg_iop_sw_spu_rw_mpu_intr___intr0___width 1
523 #define reg_iop_sw_spu_rw_mpu_intr___intr0___bit 0
524 #define reg_iop_sw_spu_rw_mpu_intr___intr1___lsb 1
525 #define reg_iop_sw_spu_rw_mpu_intr___intr1___width 1
526 #define reg_iop_sw_spu_rw_mpu_intr___intr1___bit 1
527 #define reg_iop_sw_spu_rw_mpu_intr___intr2___lsb 2
528 #define reg_iop_sw_spu_rw_mpu_intr___intr2___width 1
529 #define reg_iop_sw_spu_rw_mpu_intr___intr2___bit 2
530 #define reg_iop_sw_spu_rw_mpu_intr___intr3___lsb 3
531 #define reg_iop_sw_spu_rw_mpu_intr___intr3___width 1
532 #define reg_iop_sw_spu_rw_mpu_intr___intr3___bit 3
533 #define reg_iop_sw_spu_rw_mpu_intr___intr4___lsb 4
534 #define reg_iop_sw_spu_rw_mpu_intr___intr4___width 1
535 #define reg_iop_sw_spu_rw_mpu_intr___intr4___bit 4
536 #define reg_iop_sw_spu_rw_mpu_intr___intr5___lsb 5
537 #define reg_iop_sw_spu_rw_mpu_intr___intr5___width 1
538 #define reg_iop_sw_spu_rw_mpu_intr___intr5___bit 5
539 #define reg_iop_sw_spu_rw_mpu_intr___intr6___lsb 6
540 #define reg_iop_sw_spu_rw_mpu_intr___intr6___width 1
541 #define reg_iop_sw_spu_rw_mpu_intr___intr6___bit 6
542 #define reg_iop_sw_spu_rw_mpu_intr___intr7___lsb 7
543 #define reg_iop_sw_spu_rw_mpu_intr___intr7___width 1
544 #define reg_iop_sw_spu_rw_mpu_intr___intr7___bit 7
545 #define reg_iop_sw_spu_rw_mpu_intr___intr8___lsb 8
546 #define reg_iop_sw_spu_rw_mpu_intr___intr8___width 1
547 #define reg_iop_sw_spu_rw_mpu_intr___intr8___bit 8
548 #define reg_iop_sw_spu_rw_mpu_intr___intr9___lsb 9
549 #define reg_iop_sw_spu_rw_mpu_intr___intr9___width 1
550 #define reg_iop_sw_spu_rw_mpu_intr___intr9___bit 9
551 #define reg_iop_sw_spu_rw_mpu_intr___intr10___lsb 10
552 #define reg_iop_sw_spu_rw_mpu_intr___intr10___width 1
553 #define reg_iop_sw_spu_rw_mpu_intr___intr10___bit 10
554 #define reg_iop_sw_spu_rw_mpu_intr___intr11___lsb 11
555 #define reg_iop_sw_spu_rw_mpu_intr___intr11___width 1
556 #define reg_iop_sw_spu_rw_mpu_intr___intr11___bit 11
557 #define reg_iop_sw_spu_rw_mpu_intr___intr12___lsb 12
558 #define reg_iop_sw_spu_rw_mpu_intr___intr12___width 1
559 #define reg_iop_sw_spu_rw_mpu_intr___intr12___bit 12
560 #define reg_iop_sw_spu_rw_mpu_intr___intr13___lsb 13
561 #define reg_iop_sw_spu_rw_mpu_intr___intr13___width 1
562 #define reg_iop_sw_spu_rw_mpu_intr___intr13___bit 13
563 #define reg_iop_sw_spu_rw_mpu_intr___intr14___lsb 14
564 #define reg_iop_sw_spu_rw_mpu_intr___intr14___width 1
565 #define reg_iop_sw_spu_rw_mpu_intr___intr14___bit 14
566 #define reg_iop_sw_spu_rw_mpu_intr___intr15___lsb 15
567 #define reg_iop_sw_spu_rw_mpu_intr___intr15___width 1
568 #define reg_iop_sw_spu_rw_mpu_intr___intr15___bit 15
569 #define reg_iop_sw_spu_rw_mpu_intr_offset 160
570
571 /* Register r_mpu_intr, scope iop_sw_spu, type r */
572 #define reg_iop_sw_spu_r_mpu_intr___intr0___lsb 0
573 #define reg_iop_sw_spu_r_mpu_intr___intr0___width 1
574 #define reg_iop_sw_spu_r_mpu_intr___intr0___bit 0
575 #define reg_iop_sw_spu_r_mpu_intr___intr1___lsb 1
576 #define reg_iop_sw_spu_r_mpu_intr___intr1___width 1
577 #define reg_iop_sw_spu_r_mpu_intr___intr1___bit 1
578 #define reg_iop_sw_spu_r_mpu_intr___intr2___lsb 2
579 #define reg_iop_sw_spu_r_mpu_intr___intr2___width 1
580 #define reg_iop_sw_spu_r_mpu_intr___intr2___bit 2
581 #define reg_iop_sw_spu_r_mpu_intr___intr3___lsb 3
582 #define reg_iop_sw_spu_r_mpu_intr___intr3___width 1
583 #define reg_iop_sw_spu_r_mpu_intr___intr3___bit 3
584 #define reg_iop_sw_spu_r_mpu_intr___intr4___lsb 4
585 #define reg_iop_sw_spu_r_mpu_intr___intr4___width 1
586 #define reg_iop_sw_spu_r_mpu_intr___intr4___bit 4
587 #define reg_iop_sw_spu_r_mpu_intr___intr5___lsb 5
588 #define reg_iop_sw_spu_r_mpu_intr___intr5___width 1
589 #define reg_iop_sw_spu_r_mpu_intr___intr5___bit 5
590 #define reg_iop_sw_spu_r_mpu_intr___intr6___lsb 6
591 #define reg_iop_sw_spu_r_mpu_intr___intr6___width 1
592 #define reg_iop_sw_spu_r_mpu_intr___intr6___bit 6
593 #define reg_iop_sw_spu_r_mpu_intr___intr7___lsb 7
594 #define reg_iop_sw_spu_r_mpu_intr___intr7___width 1
595 #define reg_iop_sw_spu_r_mpu_intr___intr7___bit 7
596 #define reg_iop_sw_spu_r_mpu_intr___intr8___lsb 8
597 #define reg_iop_sw_spu_r_mpu_intr___intr8___width 1
598 #define reg_iop_sw_spu_r_mpu_intr___intr8___bit 8
599 #define reg_iop_sw_spu_r_mpu_intr___intr9___lsb 9
600 #define reg_iop_sw_spu_r_mpu_intr___intr9___width 1
601 #define reg_iop_sw_spu_r_mpu_intr___intr9___bit 9
602 #define reg_iop_sw_spu_r_mpu_intr___intr10___lsb 10
603 #define reg_iop_sw_spu_r_mpu_intr___intr10___width 1
604 #define reg_iop_sw_spu_r_mpu_intr___intr10___bit 10
605 #define reg_iop_sw_spu_r_mpu_intr___intr11___lsb 11
606 #define reg_iop_sw_spu_r_mpu_intr___intr11___width 1
607 #define reg_iop_sw_spu_r_mpu_intr___intr11___bit 11
608 #define reg_iop_sw_spu_r_mpu_intr___intr12___lsb 12
609 #define reg_iop_sw_spu_r_mpu_intr___intr12___width 1
610 #define reg_iop_sw_spu_r_mpu_intr___intr12___bit 12
611 #define reg_iop_sw_spu_r_mpu_intr___intr13___lsb 13
612 #define reg_iop_sw_spu_r_mpu_intr___intr13___width 1
613 #define reg_iop_sw_spu_r_mpu_intr___intr13___bit 13
614 #define reg_iop_sw_spu_r_mpu_intr___intr14___lsb 14
615 #define reg_iop_sw_spu_r_mpu_intr___intr14___width 1
616 #define reg_iop_sw_spu_r_mpu_intr___intr14___bit 14
617 #define reg_iop_sw_spu_r_mpu_intr___intr15___lsb 15
618 #define reg_iop_sw_spu_r_mpu_intr___intr15___width 1
619 #define reg_iop_sw_spu_r_mpu_intr___intr15___bit 15
620 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr0___lsb 16
621 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr0___width 1
622 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr0___bit 16
623 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr1___lsb 17
624 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr1___width 1
625 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr1___bit 17
626 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr2___lsb 18
627 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr2___width 1
628 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr2___bit 18
629 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr3___lsb 19
630 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr3___width 1
631 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr3___bit 19
632 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr4___lsb 20
633 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr4___width 1
634 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr4___bit 20
635 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr5___lsb 21
636 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr5___width 1
637 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr5___bit 21
638 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr6___lsb 22
639 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr6___width 1
640 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr6___bit 22
641 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr7___lsb 23
642 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr7___width 1
643 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr7___bit 23
644 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr8___lsb 24
645 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr8___width 1
646 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr8___bit 24
647 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr9___lsb 25
648 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr9___width 1
649 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr9___bit 25
650 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr10___lsb 26
651 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr10___width 1
652 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr10___bit 26
653 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr11___lsb 27
654 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr11___width 1
655 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr11___bit 27
656 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr12___lsb 28
657 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr12___width 1
658 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr12___bit 28
659 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr13___lsb 29
660 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr13___width 1
661 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr13___bit 29
662 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr14___lsb 30
663 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr14___width 1
664 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr14___bit 30
665 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr15___lsb 31
666 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr15___width 1
667 #define reg_iop_sw_spu_r_mpu_intr___other_spu_intr15___bit 31
668 #define reg_iop_sw_spu_r_mpu_intr_offset 164
669
670
671 /* Constants */
672 #define regk_iop_sw_spu_copy 0x00000000
673 #define regk_iop_sw_spu_no 0x00000000
674 #define regk_iop_sw_spu_nop 0x00000000
675 #define regk_iop_sw_spu_rd 0x00000002
676 #define regk_iop_sw_spu_reg_copy 0x00000001
677 #define regk_iop_sw_spu_rw_bus0_clr_mask_default 0x00000000
678 #define regk_iop_sw_spu_rw_bus0_oe_clr_mask_default 0x00000000
679 #define regk_iop_sw_spu_rw_bus0_oe_set_mask_default 0x00000000
680 #define regk_iop_sw_spu_rw_bus0_set_mask_default 0x00000000
681 #define regk_iop_sw_spu_rw_bus1_clr_mask_default 0x00000000
682 #define regk_iop_sw_spu_rw_bus1_oe_clr_mask_default 0x00000000
683 #define regk_iop_sw_spu_rw_bus1_oe_set_mask_default 0x00000000
684 #define regk_iop_sw_spu_rw_bus1_set_mask_default 0x00000000
685 #define regk_iop_sw_spu_rw_gio_clr_mask_default 0x00000000
686 #define regk_iop_sw_spu_rw_gio_oe_clr_mask_default 0x00000000
687 #define regk_iop_sw_spu_rw_gio_oe_set_mask_default 0x00000000
688 #define regk_iop_sw_spu_rw_gio_set_mask_default 0x00000000
689 #define regk_iop_sw_spu_set 0x00000001
690 #define regk_iop_sw_spu_wr 0x00000003
691 #define regk_iop_sw_spu_yes 0x00000001
692 #endif /* __iop_sw_spu_defs_asm_h */