1 // SPDX-License-Identifier: GPL-2.0-only
3 * Local APIC handling, local APIC timers
5 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
8 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
9 * thanks to Eric Gilmore
11 * for testing these extensively.
12 * Maciej W. Rozycki : Various updates and fixes.
13 * Mikael Pettersson : Power Management for UP-APIC.
15 * Mikael Pettersson : PM converted to driver model.
18 #include <linux/perf_event.h>
19 #include <linux/kernel_stat.h>
20 #include <linux/mc146818rtc.h>
21 #include <linux/acpi_pmtmr.h>
22 #include <linux/clockchips.h>
23 #include <linux/interrupt.h>
24 #include <linux/memblock.h>
25 #include <linux/ftrace.h>
26 #include <linux/ioport.h>
27 #include <linux/export.h>
28 #include <linux/syscore_ops.h>
29 #include <linux/delay.h>
30 #include <linux/timex.h>
31 #include <linux/i8253.h>
32 #include <linux/dmar.h>
33 #include <linux/init.h>
34 #include <linux/cpu.h>
35 #include <linux/dmi.h>
36 #include <linux/smp.h>
39 #include <asm/trace/irq_vectors.h>
40 #include <asm/irq_remapping.h>
41 #include <asm/perf_event.h>
42 #include <asm/x86_init.h>
43 #include <asm/pgalloc.h>
44 #include <linux/atomic.h>
45 #include <asm/mpspec.h>
46 #include <asm/i8259.h>
47 #include <asm/proto.h>
48 #include <asm/traps.h>
50 #include <asm/io_apic.h>
58 #include <asm/hypervisor.h>
59 #include <asm/cpu_device_id.h>
60 #include <asm/intel-family.h>
61 #include <asm/irq_regs.h>
63 unsigned int num_processors
;
65 unsigned disabled_cpus
;
67 /* Processor that is doing the boot up */
68 unsigned int boot_cpu_physical_apicid __ro_after_init
= -1U;
69 EXPORT_SYMBOL_GPL(boot_cpu_physical_apicid
);
71 u8 boot_cpu_apic_version __ro_after_init
;
74 * The highest APIC ID seen during enumeration.
76 static unsigned int max_physical_apicid
;
79 * Bitmask of physically existing CPUs:
81 physid_mask_t phys_cpu_present_map
;
84 * Processor to be disabled specified by kernel parameter
85 * disable_cpu_apicid=<int>, mostly used for the kdump 2nd kernel to
86 * avoid undefined behaviour caused by sending INIT from AP to BSP.
88 static unsigned int disabled_cpu_apicid __ro_after_init
= BAD_APICID
;
91 * This variable controls which CPUs receive external NMIs. By default,
92 * external NMIs are delivered only to the BSP.
94 static int apic_extnmi __ro_after_init
= APIC_EXTNMI_BSP
;
97 * Map cpu index to physical APIC ID
99 DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16
, x86_cpu_to_apicid
, BAD_APICID
);
100 DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16
, x86_bios_cpu_apicid
, BAD_APICID
);
101 DEFINE_EARLY_PER_CPU_READ_MOSTLY(u32
, x86_cpu_to_acpiid
, U32_MAX
);
102 EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid
);
103 EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid
);
104 EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_acpiid
);
109 * On x86_32, the mapping between cpu and logical apicid may vary
110 * depending on apic in use. The following early percpu variable is
111 * used for the mapping. This is where the behaviors of x86_64 and 32
112 * actually diverge. Let's keep it ugly for now.
114 DEFINE_EARLY_PER_CPU_READ_MOSTLY(int, x86_cpu_to_logical_apicid
, BAD_APICID
);
116 /* Local APIC was disabled by the BIOS and enabled by the kernel */
117 static int enabled_via_apicbase __ro_after_init
;
120 * Handle interrupt mode configuration register (IMCR).
121 * This register controls whether the interrupt signals
122 * that reach the BSP come from the master PIC or from the
123 * local APIC. Before entering Symmetric I/O Mode, either
124 * the BIOS or the operating system must switch out of
125 * PIC Mode by changing the IMCR.
127 static inline void imcr_pic_to_apic(void)
129 /* select IMCR register */
131 /* NMI and 8259 INTR go through APIC */
135 static inline void imcr_apic_to_pic(void)
137 /* select IMCR register */
139 /* NMI and 8259 INTR go directly to BSP */
145 * Knob to control our willingness to enable the local APIC.
149 static int force_enable_local_apic __initdata
;
152 * APIC command line parameters
154 static int __init
parse_lapic(char *arg
)
156 if (IS_ENABLED(CONFIG_X86_32
) && !arg
)
157 force_enable_local_apic
= 1;
158 else if (arg
&& !strncmp(arg
, "notscdeadline", 13))
159 setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER
);
162 early_param("lapic", parse_lapic
);
165 static int apic_calibrate_pmtmr __initdata
;
166 static __init
int setup_apicpmtimer(char *s
)
168 apic_calibrate_pmtmr
= 1;
172 __setup("apicpmtimer", setup_apicpmtimer
);
175 unsigned long mp_lapic_addr __ro_after_init
;
176 int disable_apic __ro_after_init
;
177 /* Disable local APIC timer from the kernel commandline or via dmi quirk */
178 static int disable_apic_timer __initdata
;
179 /* Local APIC timer works in C2 */
180 int local_apic_timer_c2_ok __ro_after_init
;
181 EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok
);
184 * Debug level, exported for io_apic.c
186 int apic_verbosity __ro_after_init
;
188 int pic_mode __ro_after_init
;
190 /* Have we found an MP table */
191 int smp_found_config __ro_after_init
;
193 static struct resource lapic_resource
= {
194 .name
= "Local APIC",
195 .flags
= IORESOURCE_MEM
| IORESOURCE_BUSY
,
198 unsigned int lapic_timer_period
= 0;
200 static void apic_pm_activate(void);
202 static unsigned long apic_phys __ro_after_init
;
205 * Get the LAPIC version
207 static inline int lapic_get_version(void)
209 return GET_APIC_VERSION(apic_read(APIC_LVR
));
213 * Check, if the APIC is integrated or a separate chip
215 static inline int lapic_is_integrated(void)
217 return APIC_INTEGRATED(lapic_get_version());
221 * Check, whether this is a modern or a first generation APIC
223 static int modern_apic(void)
225 /* AMD systems use old APIC versions, so check the CPU */
226 if (boot_cpu_data
.x86_vendor
== X86_VENDOR_AMD
&&
227 boot_cpu_data
.x86
>= 0xf)
230 /* Hygon systems use modern APIC */
231 if (boot_cpu_data
.x86_vendor
== X86_VENDOR_HYGON
)
234 return lapic_get_version() >= 0x14;
238 * right after this call apic become NOOP driven
239 * so apic->write/read doesn't do anything
241 static void __init
apic_disable(void)
243 pr_info("APIC: switched to apic NOOP\n");
247 void native_apic_wait_icr_idle(void)
249 while (apic_read(APIC_ICR
) & APIC_ICR_BUSY
)
253 u32
native_safe_apic_wait_icr_idle(void)
260 send_status
= apic_read(APIC_ICR
) & APIC_ICR_BUSY
;
263 inc_irq_stat(icr_read_retry_count
);
265 } while (timeout
++ < 1000);
270 void native_apic_icr_write(u32 low
, u32 id
)
274 local_irq_save(flags
);
275 apic_write(APIC_ICR2
, SET_APIC_DEST_FIELD(id
));
276 apic_write(APIC_ICR
, low
);
277 local_irq_restore(flags
);
280 u64
native_apic_icr_read(void)
284 icr2
= apic_read(APIC_ICR2
);
285 icr1
= apic_read(APIC_ICR
);
287 return icr1
| ((u64
)icr2
<< 32);
292 * get_physical_broadcast - Get number of physical broadcast IDs
294 int get_physical_broadcast(void)
296 return modern_apic() ? 0xff : 0xf;
301 * lapic_get_maxlvt - get the maximum number of local vector table entries
303 int lapic_get_maxlvt(void)
306 * - we always have APIC integrated on 64bit mode
307 * - 82489DXs do not report # of LVT entries
309 return lapic_is_integrated() ? GET_APIC_MAXLVT(apic_read(APIC_LVR
)) : 2;
317 #define APIC_DIVISOR 16
318 #define TSC_DIVISOR 8
321 * This function sets up the local APIC timer, with a timeout of
322 * 'clocks' APIC bus clock. During calibration we actually call
323 * this function twice on the boot CPU, once with a bogus timeout
324 * value, second time for real. The other (noncalibrating) CPUs
325 * call this function only once, with the real, calibrated value.
327 * We do reads before writes even if unnecessary, to get around the
328 * P5 APIC double write bug.
330 static void __setup_APIC_LVTT(unsigned int clocks
, int oneshot
, int irqen
)
332 unsigned int lvtt_value
, tmp_value
;
334 lvtt_value
= LOCAL_TIMER_VECTOR
;
336 lvtt_value
|= APIC_LVT_TIMER_PERIODIC
;
337 else if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER
))
338 lvtt_value
|= APIC_LVT_TIMER_TSCDEADLINE
;
340 if (!lapic_is_integrated())
341 lvtt_value
|= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV
);
344 lvtt_value
|= APIC_LVT_MASKED
;
346 apic_write(APIC_LVTT
, lvtt_value
);
348 if (lvtt_value
& APIC_LVT_TIMER_TSCDEADLINE
) {
350 * See Intel SDM: TSC-Deadline Mode chapter. In xAPIC mode,
351 * writing to the APIC LVTT and TSC_DEADLINE MSR isn't serialized.
352 * According to Intel, MFENCE can do the serialization here.
354 asm volatile("mfence" : : : "memory");
361 tmp_value
= apic_read(APIC_TDCR
);
362 apic_write(APIC_TDCR
,
363 (tmp_value
& ~(APIC_TDR_DIV_1
| APIC_TDR_DIV_TMBASE
)) |
367 apic_write(APIC_TMICT
, clocks
/ APIC_DIVISOR
);
371 * Setup extended LVT, AMD specific
373 * Software should use the LVT offsets the BIOS provides. The offsets
374 * are determined by the subsystems using it like those for MCE
375 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
376 * are supported. Beginning with family 10h at least 4 offsets are
379 * Since the offsets must be consistent for all cores, we keep track
380 * of the LVT offsets in software and reserve the offset for the same
381 * vector also to be used on other cores. An offset is freed by
382 * setting the entry to APIC_EILVT_MASKED.
384 * If the BIOS is right, there should be no conflicts. Otherwise a
385 * "[Firmware Bug]: ..." error message is generated. However, if
386 * software does not properly determines the offsets, it is not
387 * necessarily a BIOS bug.
390 static atomic_t eilvt_offsets
[APIC_EILVT_NR_MAX
];
392 static inline int eilvt_entry_is_changeable(unsigned int old
, unsigned int new)
394 return (old
& APIC_EILVT_MASKED
)
395 || (new == APIC_EILVT_MASKED
)
396 || ((new & ~APIC_EILVT_MASKED
) == old
);
399 static unsigned int reserve_eilvt_offset(int offset
, unsigned int new)
401 unsigned int rsvd
, vector
;
403 if (offset
>= APIC_EILVT_NR_MAX
)
406 rsvd
= atomic_read(&eilvt_offsets
[offset
]);
408 vector
= rsvd
& ~APIC_EILVT_MASKED
; /* 0: unassigned */
409 if (vector
&& !eilvt_entry_is_changeable(vector
, new))
410 /* may not change if vectors are different */
412 rsvd
= atomic_cmpxchg(&eilvt_offsets
[offset
], rsvd
, new);
413 } while (rsvd
!= new);
415 rsvd
&= ~APIC_EILVT_MASKED
;
416 if (rsvd
&& rsvd
!= vector
)
417 pr_info("LVT offset %d assigned for vector 0x%02x\n",
424 * If mask=1, the LVT entry does not generate interrupts while mask=0
425 * enables the vector. See also the BKDGs. Must be called with
426 * preemption disabled.
429 int setup_APIC_eilvt(u8 offset
, u8 vector
, u8 msg_type
, u8 mask
)
431 unsigned long reg
= APIC_EILVTn(offset
);
432 unsigned int new, old
, reserved
;
434 new = (mask
<< 16) | (msg_type
<< 8) | vector
;
435 old
= apic_read(reg
);
436 reserved
= reserve_eilvt_offset(offset
, new);
438 if (reserved
!= new) {
439 pr_err(FW_BUG
"cpu %d, try to use APIC%lX (LVT offset %d) for "
440 "vector 0x%x, but the register is already in use for "
441 "vector 0x%x on another cpu\n",
442 smp_processor_id(), reg
, offset
, new, reserved
);
446 if (!eilvt_entry_is_changeable(old
, new)) {
447 pr_err(FW_BUG
"cpu %d, try to use APIC%lX (LVT offset %d) for "
448 "vector 0x%x, but the register is already in use for "
449 "vector 0x%x on this cpu\n",
450 smp_processor_id(), reg
, offset
, new, old
);
454 apic_write(reg
, new);
458 EXPORT_SYMBOL_GPL(setup_APIC_eilvt
);
461 * Program the next event, relative to now
463 static int lapic_next_event(unsigned long delta
,
464 struct clock_event_device
*evt
)
466 apic_write(APIC_TMICT
, delta
);
470 static int lapic_next_deadline(unsigned long delta
,
471 struct clock_event_device
*evt
)
476 wrmsrl(MSR_IA32_TSC_DEADLINE
, tsc
+ (((u64
) delta
) * TSC_DIVISOR
));
480 static int lapic_timer_shutdown(struct clock_event_device
*evt
)
484 /* Lapic used as dummy for broadcast ? */
485 if (evt
->features
& CLOCK_EVT_FEAT_DUMMY
)
488 v
= apic_read(APIC_LVTT
);
489 v
|= (APIC_LVT_MASKED
| LOCAL_TIMER_VECTOR
);
490 apic_write(APIC_LVTT
, v
);
491 apic_write(APIC_TMICT
, 0);
496 lapic_timer_set_periodic_oneshot(struct clock_event_device
*evt
, bool oneshot
)
498 /* Lapic used as dummy for broadcast ? */
499 if (evt
->features
& CLOCK_EVT_FEAT_DUMMY
)
502 __setup_APIC_LVTT(lapic_timer_period
, oneshot
, 1);
506 static int lapic_timer_set_periodic(struct clock_event_device
*evt
)
508 return lapic_timer_set_periodic_oneshot(evt
, false);
511 static int lapic_timer_set_oneshot(struct clock_event_device
*evt
)
513 return lapic_timer_set_periodic_oneshot(evt
, true);
517 * Local APIC timer broadcast function
519 static void lapic_timer_broadcast(const struct cpumask
*mask
)
522 apic
->send_IPI_mask(mask
, LOCAL_TIMER_VECTOR
);
528 * The local apic timer can be used for any function which is CPU local.
530 static struct clock_event_device lapic_clockevent
= {
532 .features
= CLOCK_EVT_FEAT_PERIODIC
|
533 CLOCK_EVT_FEAT_ONESHOT
| CLOCK_EVT_FEAT_C3STOP
534 | CLOCK_EVT_FEAT_DUMMY
,
536 .set_state_shutdown
= lapic_timer_shutdown
,
537 .set_state_periodic
= lapic_timer_set_periodic
,
538 .set_state_oneshot
= lapic_timer_set_oneshot
,
539 .set_state_oneshot_stopped
= lapic_timer_shutdown
,
540 .set_next_event
= lapic_next_event
,
541 .broadcast
= lapic_timer_broadcast
,
545 static DEFINE_PER_CPU(struct clock_event_device
, lapic_events
);
547 static __init u32
hsx_deadline_rev(void)
549 switch (boot_cpu_data
.x86_stepping
) {
550 case 0x02: return 0x3a; /* EP */
551 case 0x04: return 0x0f; /* EX */
557 static __init u32
bdx_deadline_rev(void)
559 switch (boot_cpu_data
.x86_stepping
) {
560 case 0x02: return 0x00000011;
561 case 0x03: return 0x0700000e;
562 case 0x04: return 0x0f00000c;
563 case 0x05: return 0x0e000003;
569 static __init u32
skx_deadline_rev(void)
571 switch (boot_cpu_data
.x86_stepping
) {
572 case 0x03: return 0x01000136;
573 case 0x04: return 0x02000014;
576 if (boot_cpu_data
.x86_stepping
> 4)
582 static const struct x86_cpu_id deadline_match
[] __initconst
= {
583 X86_MATCH_INTEL_FAM6_MODEL( HASWELL_X
, &hsx_deadline_rev
),
584 X86_MATCH_INTEL_FAM6_MODEL( BROADWELL_X
, 0x0b000020),
585 X86_MATCH_INTEL_FAM6_MODEL( BROADWELL_D
, &bdx_deadline_rev
),
586 X86_MATCH_INTEL_FAM6_MODEL( SKYLAKE_X
, &skx_deadline_rev
),
588 X86_MATCH_INTEL_FAM6_MODEL( HASWELL
, 0x22),
589 X86_MATCH_INTEL_FAM6_MODEL( HASWELL_L
, 0x20),
590 X86_MATCH_INTEL_FAM6_MODEL( HASWELL_G
, 0x17),
592 X86_MATCH_INTEL_FAM6_MODEL( BROADWELL
, 0x25),
593 X86_MATCH_INTEL_FAM6_MODEL( BROADWELL_G
, 0x17),
595 X86_MATCH_INTEL_FAM6_MODEL( SKYLAKE_L
, 0xb2),
596 X86_MATCH_INTEL_FAM6_MODEL( SKYLAKE
, 0xb2),
598 X86_MATCH_INTEL_FAM6_MODEL( KABYLAKE_L
, 0x52),
599 X86_MATCH_INTEL_FAM6_MODEL( KABYLAKE
, 0x52),
604 static __init
bool apic_validate_deadline_timer(void)
606 const struct x86_cpu_id
*m
;
609 if (!boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER
))
611 if (boot_cpu_has(X86_FEATURE_HYPERVISOR
))
614 m
= x86_match_cpu(deadline_match
);
619 * Function pointers will have the MSB set due to address layout,
620 * immediate revisions will not.
622 if ((long)m
->driver_data
< 0)
623 rev
= ((u32 (*)(void))(m
->driver_data
))();
625 rev
= (u32
)m
->driver_data
;
627 if (boot_cpu_data
.microcode
>= rev
)
630 setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER
);
631 pr_err(FW_BUG
"TSC_DEADLINE disabled due to Errata; "
632 "please update microcode to version: 0x%x (or later)\n", rev
);
637 * Setup the local APIC timer for this CPU. Copy the initialized values
638 * of the boot CPU and register the clock event in the framework.
640 static void setup_APIC_timer(void)
642 struct clock_event_device
*levt
= this_cpu_ptr(&lapic_events
);
644 if (this_cpu_has(X86_FEATURE_ARAT
)) {
645 lapic_clockevent
.features
&= ~CLOCK_EVT_FEAT_C3STOP
;
646 /* Make LAPIC timer preferrable over percpu HPET */
647 lapic_clockevent
.rating
= 150;
650 memcpy(levt
, &lapic_clockevent
, sizeof(*levt
));
651 levt
->cpumask
= cpumask_of(smp_processor_id());
653 if (this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER
)) {
654 levt
->name
= "lapic-deadline";
655 levt
->features
&= ~(CLOCK_EVT_FEAT_PERIODIC
|
656 CLOCK_EVT_FEAT_DUMMY
);
657 levt
->set_next_event
= lapic_next_deadline
;
658 clockevents_config_and_register(levt
,
659 tsc_khz
* (1000 / TSC_DIVISOR
),
662 clockevents_register_device(levt
);
666 * Install the updated TSC frequency from recalibration at the TSC
667 * deadline clockevent devices.
669 static void __lapic_update_tsc_freq(void *info
)
671 struct clock_event_device
*levt
= this_cpu_ptr(&lapic_events
);
673 if (!this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER
))
676 clockevents_update_freq(levt
, tsc_khz
* (1000 / TSC_DIVISOR
));
679 void lapic_update_tsc_freq(void)
682 * The clockevent device's ->mult and ->shift can both be
683 * changed. In order to avoid races, schedule the frequency
684 * update code on each CPU.
686 on_each_cpu(__lapic_update_tsc_freq
, NULL
, 0);
690 * In this functions we calibrate APIC bus clocks to the external timer.
692 * We want to do the calibration only once since we want to have local timer
693 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
696 * This was previously done by reading the PIT/HPET and waiting for a wrap
697 * around to find out, that a tick has elapsed. I have a box, where the PIT
698 * readout is broken, so it never gets out of the wait loop again. This was
699 * also reported by others.
701 * Monitoring the jiffies value is inaccurate and the clockevents
702 * infrastructure allows us to do a simple substitution of the interrupt
705 * The calibration routine also uses the pm_timer when possible, as the PIT
706 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
707 * back to normal later in the boot process).
710 #define LAPIC_CAL_LOOPS (HZ/10)
712 static __initdata
int lapic_cal_loops
= -1;
713 static __initdata
long lapic_cal_t1
, lapic_cal_t2
;
714 static __initdata
unsigned long long lapic_cal_tsc1
, lapic_cal_tsc2
;
715 static __initdata
unsigned long lapic_cal_pm1
, lapic_cal_pm2
;
716 static __initdata
unsigned long lapic_cal_j1
, lapic_cal_j2
;
719 * Temporary interrupt handler and polled calibration function.
721 static void __init
lapic_cal_handler(struct clock_event_device
*dev
)
723 unsigned long long tsc
= 0;
724 long tapic
= apic_read(APIC_TMCCT
);
725 unsigned long pm
= acpi_pm_read_early();
727 if (boot_cpu_has(X86_FEATURE_TSC
))
730 switch (lapic_cal_loops
++) {
732 lapic_cal_t1
= tapic
;
733 lapic_cal_tsc1
= tsc
;
735 lapic_cal_j1
= jiffies
;
738 case LAPIC_CAL_LOOPS
:
739 lapic_cal_t2
= tapic
;
740 lapic_cal_tsc2
= tsc
;
741 if (pm
< lapic_cal_pm1
)
742 pm
+= ACPI_PM_OVRRUN
;
744 lapic_cal_j2
= jiffies
;
750 calibrate_by_pmtimer(long deltapm
, long *delta
, long *deltatsc
)
752 const long pm_100ms
= PMTMR_TICKS_PER_SEC
/ 10;
753 const long pm_thresh
= pm_100ms
/ 100;
757 #ifndef CONFIG_X86_PM_TIMER
761 apic_printk(APIC_VERBOSE
, "... PM-Timer delta = %ld\n", deltapm
);
763 /* Check, if the PM timer is available */
767 mult
= clocksource_hz2mult(PMTMR_TICKS_PER_SEC
, 22);
769 if (deltapm
> (pm_100ms
- pm_thresh
) &&
770 deltapm
< (pm_100ms
+ pm_thresh
)) {
771 apic_printk(APIC_VERBOSE
, "... PM-Timer result ok\n");
775 res
= (((u64
)deltapm
) * mult
) >> 22;
776 do_div(res
, 1000000);
777 pr_warn("APIC calibration not consistent "
778 "with PM-Timer: %ldms instead of 100ms\n", (long)res
);
780 /* Correct the lapic counter value */
781 res
= (((u64
)(*delta
)) * pm_100ms
);
782 do_div(res
, deltapm
);
783 pr_info("APIC delta adjusted to PM-Timer: "
784 "%lu (%ld)\n", (unsigned long)res
, *delta
);
787 /* Correct the tsc counter value */
788 if (boot_cpu_has(X86_FEATURE_TSC
)) {
789 res
= (((u64
)(*deltatsc
)) * pm_100ms
);
790 do_div(res
, deltapm
);
791 apic_printk(APIC_VERBOSE
, "TSC delta adjusted to "
792 "PM-Timer: %lu (%ld)\n",
793 (unsigned long)res
, *deltatsc
);
794 *deltatsc
= (long)res
;
800 static int __init
lapic_init_clockevent(void)
802 if (!lapic_timer_period
)
805 /* Calculate the scaled math multiplication factor */
806 lapic_clockevent
.mult
= div_sc(lapic_timer_period
/APIC_DIVISOR
,
807 TICK_NSEC
, lapic_clockevent
.shift
);
808 lapic_clockevent
.max_delta_ns
=
809 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent
);
810 lapic_clockevent
.max_delta_ticks
= 0x7FFFFFFF;
811 lapic_clockevent
.min_delta_ns
=
812 clockevent_delta2ns(0xF, &lapic_clockevent
);
813 lapic_clockevent
.min_delta_ticks
= 0xF;
818 bool __init
apic_needs_pit(void)
821 * If the frequencies are not known, PIT is required for both TSC
822 * and apic timer calibration.
824 if (!tsc_khz
|| !cpu_khz
)
827 /* Is there an APIC at all or is it disabled? */
828 if (!boot_cpu_has(X86_FEATURE_APIC
) || disable_apic
)
832 * If interrupt delivery mode is legacy PIC or virtual wire without
833 * configuration, the local APIC timer wont be set up. Make sure
834 * that the PIT is initialized.
836 if (apic_intr_mode
== APIC_PIC
||
837 apic_intr_mode
== APIC_VIRTUAL_WIRE_NO_CONFIG
)
840 /* Virt guests may lack ARAT, but still have DEADLINE */
841 if (!boot_cpu_has(X86_FEATURE_ARAT
))
844 /* Deadline timer is based on TSC so no further PIT action required */
845 if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER
))
848 /* APIC timer disabled? */
849 if (disable_apic_timer
)
852 * The APIC timer frequency is known already, no PIT calibration
853 * required. If unknown, let the PIT be initialized.
855 return lapic_timer_period
== 0;
858 static int __init
calibrate_APIC_clock(void)
860 struct clock_event_device
*levt
= this_cpu_ptr(&lapic_events
);
861 u64 tsc_perj
= 0, tsc_start
= 0;
862 unsigned long jif_start
;
863 unsigned long deltaj
;
864 long delta
, deltatsc
;
865 int pm_referenced
= 0;
867 if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER
))
871 * Check if lapic timer has already been calibrated by platform
872 * specific routine, such as tsc calibration code. If so just fill
873 * in the clockevent structure and return.
875 if (!lapic_init_clockevent()) {
876 apic_printk(APIC_VERBOSE
, "lapic timer already calibrated %d\n",
879 * Direct calibration methods must have an always running
880 * local APIC timer, no need for broadcast timer.
882 lapic_clockevent
.features
&= ~CLOCK_EVT_FEAT_DUMMY
;
886 apic_printk(APIC_VERBOSE
, "Using local APIC timer interrupts.\n"
887 "calibrating APIC timer ...\n");
890 * There are platforms w/o global clockevent devices. Instead of
891 * making the calibration conditional on that, use a polling based
892 * approach everywhere.
897 * Setup the APIC counter to maximum. There is no way the lapic
898 * can underflow in the 100ms detection time frame
900 __setup_APIC_LVTT(0xffffffff, 0, 0);
903 * Methods to terminate the calibration loop:
904 * 1) Global clockevent if available (jiffies)
905 * 2) TSC if available and frequency is known
907 jif_start
= READ_ONCE(jiffies
);
911 tsc_perj
= div_u64((u64
)tsc_khz
* 1000, HZ
);
915 * Enable interrupts so the tick can fire, if a global
916 * clockevent device is available
920 while (lapic_cal_loops
<= LAPIC_CAL_LOOPS
) {
921 /* Wait for a tick to elapse */
924 u64 tsc_now
= rdtsc();
925 if ((tsc_now
- tsc_start
) >= tsc_perj
) {
926 tsc_start
+= tsc_perj
;
930 unsigned long jif_now
= READ_ONCE(jiffies
);
932 if (time_after(jif_now
, jif_start
)) {
940 /* Invoke the calibration routine */
942 lapic_cal_handler(NULL
);
948 /* Build delta t1-t2 as apic timer counts down */
949 delta
= lapic_cal_t1
- lapic_cal_t2
;
950 apic_printk(APIC_VERBOSE
, "... lapic delta = %ld\n", delta
);
952 deltatsc
= (long)(lapic_cal_tsc2
- lapic_cal_tsc1
);
954 /* we trust the PM based calibration if possible */
955 pm_referenced
= !calibrate_by_pmtimer(lapic_cal_pm2
- lapic_cal_pm1
,
958 lapic_timer_period
= (delta
* APIC_DIVISOR
) / LAPIC_CAL_LOOPS
;
959 lapic_init_clockevent();
961 apic_printk(APIC_VERBOSE
, "..... delta %ld\n", delta
);
962 apic_printk(APIC_VERBOSE
, "..... mult: %u\n", lapic_clockevent
.mult
);
963 apic_printk(APIC_VERBOSE
, "..... calibration result: %u\n",
966 if (boot_cpu_has(X86_FEATURE_TSC
)) {
967 apic_printk(APIC_VERBOSE
, "..... CPU clock speed is "
969 (deltatsc
/ LAPIC_CAL_LOOPS
) / (1000000 / HZ
),
970 (deltatsc
/ LAPIC_CAL_LOOPS
) % (1000000 / HZ
));
973 apic_printk(APIC_VERBOSE
, "..... host bus clock speed is "
975 lapic_timer_period
/ (1000000 / HZ
),
976 lapic_timer_period
% (1000000 / HZ
));
979 * Do a sanity check on the APIC calibration result
981 if (lapic_timer_period
< (1000000 / HZ
)) {
983 pr_warn("APIC frequency too slow, disabling apic timer\n");
987 levt
->features
&= ~CLOCK_EVT_FEAT_DUMMY
;
990 * PM timer calibration failed or not turned on so lets try APIC
991 * timer based calibration, if a global clockevent device is
994 if (!pm_referenced
&& global_clock_event
) {
995 apic_printk(APIC_VERBOSE
, "... verify APIC timer\n");
998 * Setup the apic timer manually
1000 levt
->event_handler
= lapic_cal_handler
;
1001 lapic_timer_set_periodic(levt
);
1002 lapic_cal_loops
= -1;
1004 /* Let the interrupts run */
1007 while (lapic_cal_loops
<= LAPIC_CAL_LOOPS
)
1010 /* Stop the lapic timer */
1011 local_irq_disable();
1012 lapic_timer_shutdown(levt
);
1015 deltaj
= lapic_cal_j2
- lapic_cal_j1
;
1016 apic_printk(APIC_VERBOSE
, "... jiffies delta = %lu\n", deltaj
);
1018 /* Check, if the jiffies result is consistent */
1019 if (deltaj
>= LAPIC_CAL_LOOPS
-2 && deltaj
<= LAPIC_CAL_LOOPS
+2)
1020 apic_printk(APIC_VERBOSE
, "... jiffies result ok\n");
1022 levt
->features
|= CLOCK_EVT_FEAT_DUMMY
;
1026 if (levt
->features
& CLOCK_EVT_FEAT_DUMMY
) {
1027 pr_warn("APIC timer disabled due to verification failure\n");
1035 * Setup the boot APIC
1037 * Calibrate and verify the result.
1039 void __init
setup_boot_APIC_clock(void)
1042 * The local apic timer can be disabled via the kernel
1043 * commandline or from the CPU detection code. Register the lapic
1044 * timer as a dummy clock event source on SMP systems, so the
1045 * broadcast mechanism is used. On UP systems simply ignore it.
1047 if (disable_apic_timer
) {
1048 pr_info("Disabling APIC timer\n");
1049 /* No broadcast on UP ! */
1050 if (num_possible_cpus() > 1) {
1051 lapic_clockevent
.mult
= 1;
1057 if (calibrate_APIC_clock()) {
1058 /* No broadcast on UP ! */
1059 if (num_possible_cpus() > 1)
1065 * If nmi_watchdog is set to IO_APIC, we need the
1066 * PIT/HPET going. Otherwise register lapic as a dummy
1069 lapic_clockevent
.features
&= ~CLOCK_EVT_FEAT_DUMMY
;
1071 /* Setup the lapic or request the broadcast */
1073 amd_e400_c1e_apic_setup();
1076 void setup_secondary_APIC_clock(void)
1079 amd_e400_c1e_apic_setup();
1083 * The guts of the apic timer interrupt
1085 static void local_apic_timer_interrupt(void)
1087 struct clock_event_device
*evt
= this_cpu_ptr(&lapic_events
);
1090 * Normally we should not be here till LAPIC has been initialized but
1091 * in some cases like kdump, its possible that there is a pending LAPIC
1092 * timer interrupt from previous kernel's context and is delivered in
1093 * new kernel the moment interrupts are enabled.
1095 * Interrupts are enabled early and LAPIC is setup much later, hence
1096 * its possible that when we get here evt->event_handler is NULL.
1097 * Check for event_handler being NULL and discard the interrupt as
1100 if (!evt
->event_handler
) {
1101 pr_warn("Spurious LAPIC timer interrupt on cpu %d\n",
1102 smp_processor_id());
1104 lapic_timer_shutdown(evt
);
1109 * the NMI deadlock-detector uses this.
1111 inc_irq_stat(apic_timer_irqs
);
1113 evt
->event_handler(evt
);
1117 * Local APIC timer interrupt. This is the most natural way for doing
1118 * local interrupts, but local timer interrupts can be emulated by
1119 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
1121 * [ if a single-CPU system runs an SMP kernel then we call the local
1122 * interrupt as well. Thus we cannot inline the local irq ... ]
1124 __visible
void __irq_entry
smp_apic_timer_interrupt(struct pt_regs
*regs
)
1126 struct pt_regs
*old_regs
= set_irq_regs(regs
);
1129 * NOTE! We'd better ACK the irq immediately,
1130 * because timer handling can be slow.
1132 * update_process_times() expects us to have done irq_enter().
1133 * Besides, if we don't timer interrupts ignore the global
1134 * interrupt lock, which is the WrongThing (tm) to do.
1137 trace_local_timer_entry(LOCAL_TIMER_VECTOR
);
1138 local_apic_timer_interrupt();
1139 trace_local_timer_exit(LOCAL_TIMER_VECTOR
);
1142 set_irq_regs(old_regs
);
1145 int setup_profiling_timer(unsigned int multiplier
)
1151 * Local APIC start and shutdown
1155 * clear_local_APIC - shutdown the local APIC
1157 * This is called, when a CPU is disabled and before rebooting, so the state of
1158 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
1159 * leftovers during boot.
1161 void clear_local_APIC(void)
1166 /* APIC hasn't been mapped yet */
1167 if (!x2apic_mode
&& !apic_phys
)
1170 maxlvt
= lapic_get_maxlvt();
1172 * Masking an LVT entry can trigger a local APIC error
1173 * if the vector is zero. Mask LVTERR first to prevent this.
1176 v
= ERROR_APIC_VECTOR
; /* any non-zero vector will do */
1177 apic_write(APIC_LVTERR
, v
| APIC_LVT_MASKED
);
1180 * Careful: we have to set masks only first to deassert
1181 * any level-triggered sources.
1183 v
= apic_read(APIC_LVTT
);
1184 apic_write(APIC_LVTT
, v
| APIC_LVT_MASKED
);
1185 v
= apic_read(APIC_LVT0
);
1186 apic_write(APIC_LVT0
, v
| APIC_LVT_MASKED
);
1187 v
= apic_read(APIC_LVT1
);
1188 apic_write(APIC_LVT1
, v
| APIC_LVT_MASKED
);
1190 v
= apic_read(APIC_LVTPC
);
1191 apic_write(APIC_LVTPC
, v
| APIC_LVT_MASKED
);
1194 /* lets not touch this if we didn't frob it */
1195 #ifdef CONFIG_X86_THERMAL_VECTOR
1197 v
= apic_read(APIC_LVTTHMR
);
1198 apic_write(APIC_LVTTHMR
, v
| APIC_LVT_MASKED
);
1201 #ifdef CONFIG_X86_MCE_INTEL
1203 v
= apic_read(APIC_LVTCMCI
);
1204 if (!(v
& APIC_LVT_MASKED
))
1205 apic_write(APIC_LVTCMCI
, v
| APIC_LVT_MASKED
);
1210 * Clean APIC state for other OSs:
1212 apic_write(APIC_LVTT
, APIC_LVT_MASKED
);
1213 apic_write(APIC_LVT0
, APIC_LVT_MASKED
);
1214 apic_write(APIC_LVT1
, APIC_LVT_MASKED
);
1216 apic_write(APIC_LVTERR
, APIC_LVT_MASKED
);
1218 apic_write(APIC_LVTPC
, APIC_LVT_MASKED
);
1220 /* Integrated APIC (!82489DX) ? */
1221 if (lapic_is_integrated()) {
1223 /* Clear ESR due to Pentium errata 3AP and 11AP */
1224 apic_write(APIC_ESR
, 0);
1225 apic_read(APIC_ESR
);
1230 * apic_soft_disable - Clears and software disables the local APIC on hotplug
1232 * Contrary to disable_local_APIC() this does not touch the enable bit in
1233 * MSR_IA32_APICBASE. Clearing that bit on systems based on the 3 wire APIC
1234 * bus would require a hardware reset as the APIC would lose track of bus
1235 * arbitration. On systems with FSB delivery APICBASE could be disabled,
1236 * but it has to be guaranteed that no interrupt is sent to the APIC while
1237 * in that state and it's not clear from the SDM whether it still responds
1238 * to INIT/SIPI messages. Stay on the safe side and use software disable.
1240 void apic_soft_disable(void)
1246 /* Soft disable APIC (implies clearing of registers for 82489DX!). */
1247 value
= apic_read(APIC_SPIV
);
1248 value
&= ~APIC_SPIV_APIC_ENABLED
;
1249 apic_write(APIC_SPIV
, value
);
1253 * disable_local_APIC - clear and disable the local APIC
1255 void disable_local_APIC(void)
1257 /* APIC hasn't been mapped yet */
1258 if (!x2apic_mode
&& !apic_phys
)
1261 apic_soft_disable();
1263 #ifdef CONFIG_X86_32
1265 * When LAPIC was disabled by the BIOS and enabled by the kernel,
1266 * restore the disabled state.
1268 if (enabled_via_apicbase
) {
1271 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1272 l
&= ~MSR_IA32_APICBASE_ENABLE
;
1273 wrmsr(MSR_IA32_APICBASE
, l
, h
);
1279 * If Linux enabled the LAPIC against the BIOS default disable it down before
1280 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1281 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1282 * for the case where Linux didn't enable the LAPIC.
1284 void lapic_shutdown(void)
1286 unsigned long flags
;
1288 if (!boot_cpu_has(X86_FEATURE_APIC
) && !apic_from_smp_config())
1291 local_irq_save(flags
);
1293 #ifdef CONFIG_X86_32
1294 if (!enabled_via_apicbase
)
1298 disable_local_APIC();
1301 local_irq_restore(flags
);
1305 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1307 void __init
sync_Arb_IDs(void)
1310 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1313 if (modern_apic() || boot_cpu_data
.x86_vendor
== X86_VENDOR_AMD
)
1319 apic_wait_icr_idle();
1321 apic_printk(APIC_DEBUG
, "Synchronizing Arb IDs.\n");
1322 apic_write(APIC_ICR
, APIC_DEST_ALLINC
|
1323 APIC_INT_LEVELTRIG
| APIC_DM_INIT
);
1326 enum apic_intr_mode_id apic_intr_mode __ro_after_init
;
1328 static int __init
__apic_intr_mode_select(void)
1330 /* Check kernel option */
1332 pr_info("APIC disabled via kernel command line\n");
1337 #ifdef CONFIG_X86_64
1338 /* On 64-bit, the APIC must be integrated, Check local APIC only */
1339 if (!boot_cpu_has(X86_FEATURE_APIC
)) {
1341 pr_info("APIC disabled by BIOS\n");
1345 /* On 32-bit, the APIC may be integrated APIC or 82489DX */
1347 /* Neither 82489DX nor integrated APIC ? */
1348 if (!boot_cpu_has(X86_FEATURE_APIC
) && !smp_found_config
) {
1353 /* If the BIOS pretends there is an integrated APIC ? */
1354 if (!boot_cpu_has(X86_FEATURE_APIC
) &&
1355 APIC_INTEGRATED(boot_cpu_apic_version
)) {
1357 pr_err(FW_BUG
"Local APIC %d not detected, force emulation\n",
1358 boot_cpu_physical_apicid
);
1363 /* Check MP table or ACPI MADT configuration */
1364 if (!smp_found_config
) {
1365 disable_ioapic_support();
1367 pr_info("APIC: ACPI MADT or MP tables are not detected\n");
1368 return APIC_VIRTUAL_WIRE_NO_CONFIG
;
1370 return APIC_VIRTUAL_WIRE
;
1374 /* If SMP should be disabled, then really disable it! */
1375 if (!setup_max_cpus
) {
1376 pr_info("APIC: SMP mode deactivated\n");
1377 return APIC_SYMMETRIC_IO_NO_ROUTING
;
1380 if (read_apic_id() != boot_cpu_physical_apicid
) {
1381 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1382 read_apic_id(), boot_cpu_physical_apicid
);
1383 /* Or can we switch back to PIC here? */
1387 return APIC_SYMMETRIC_IO
;
1390 /* Select the interrupt delivery mode for the BSP */
1391 void __init
apic_intr_mode_select(void)
1393 apic_intr_mode
= __apic_intr_mode_select();
1397 * An initial setup of the virtual wire mode.
1399 void __init
init_bsp_APIC(void)
1404 * Don't do the setup now if we have a SMP BIOS as the
1405 * through-I/O-APIC virtual wire mode might be active.
1407 if (smp_found_config
|| !boot_cpu_has(X86_FEATURE_APIC
))
1411 * Do not trust the local APIC being empty at bootup.
1418 value
= apic_read(APIC_SPIV
);
1419 value
&= ~APIC_VECTOR_MASK
;
1420 value
|= APIC_SPIV_APIC_ENABLED
;
1422 #ifdef CONFIG_X86_32
1423 /* This bit is reserved on P4/Xeon and should be cleared */
1424 if ((boot_cpu_data
.x86_vendor
== X86_VENDOR_INTEL
) &&
1425 (boot_cpu_data
.x86
== 15))
1426 value
&= ~APIC_SPIV_FOCUS_DISABLED
;
1429 value
|= APIC_SPIV_FOCUS_DISABLED
;
1430 value
|= SPURIOUS_APIC_VECTOR
;
1431 apic_write(APIC_SPIV
, value
);
1434 * Set up the virtual wire mode.
1436 apic_write(APIC_LVT0
, APIC_DM_EXTINT
);
1437 value
= APIC_DM_NMI
;
1438 if (!lapic_is_integrated()) /* 82489DX */
1439 value
|= APIC_LVT_LEVEL_TRIGGER
;
1440 if (apic_extnmi
== APIC_EXTNMI_NONE
)
1441 value
|= APIC_LVT_MASKED
;
1442 apic_write(APIC_LVT1
, value
);
1445 static void __init
apic_bsp_setup(bool upmode
);
1447 /* Init the interrupt delivery mode for the BSP */
1448 void __init
apic_intr_mode_init(void)
1450 bool upmode
= IS_ENABLED(CONFIG_UP_LATE_INIT
);
1452 switch (apic_intr_mode
) {
1454 pr_info("APIC: Keep in PIC mode(8259)\n");
1456 case APIC_VIRTUAL_WIRE
:
1457 pr_info("APIC: Switch to virtual wire mode setup\n");
1458 default_setup_apic_routing();
1460 case APIC_VIRTUAL_WIRE_NO_CONFIG
:
1461 pr_info("APIC: Switch to virtual wire mode setup with no configuration\n");
1463 default_setup_apic_routing();
1465 case APIC_SYMMETRIC_IO
:
1466 pr_info("APIC: Switch to symmetric I/O mode setup\n");
1467 default_setup_apic_routing();
1469 case APIC_SYMMETRIC_IO_NO_ROUTING
:
1470 pr_info("APIC: Switch to symmetric I/O mode setup in no SMP routine\n");
1474 apic_bsp_setup(upmode
);
1477 static void lapic_setup_esr(void)
1479 unsigned int oldvalue
, value
, maxlvt
;
1481 if (!lapic_is_integrated()) {
1482 pr_info("No ESR for 82489DX.\n");
1486 if (apic
->disable_esr
) {
1488 * Something untraceable is creating bad interrupts on
1489 * secondary quads ... for the moment, just leave the
1490 * ESR disabled - we can't do anything useful with the
1491 * errors anyway - mbligh
1493 pr_info("Leaving ESR disabled.\n");
1497 maxlvt
= lapic_get_maxlvt();
1498 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
1499 apic_write(APIC_ESR
, 0);
1500 oldvalue
= apic_read(APIC_ESR
);
1502 /* enables sending errors */
1503 value
= ERROR_APIC_VECTOR
;
1504 apic_write(APIC_LVTERR
, value
);
1507 * spec says clear errors after enabling vector.
1510 apic_write(APIC_ESR
, 0);
1511 value
= apic_read(APIC_ESR
);
1512 if (value
!= oldvalue
)
1513 apic_printk(APIC_VERBOSE
, "ESR value before enabling "
1514 "vector: 0x%08x after: 0x%08x\n",
1518 #define APIC_IR_REGS APIC_ISR_NR
1519 #define APIC_IR_BITS (APIC_IR_REGS * 32)
1520 #define APIC_IR_MAPSIZE (APIC_IR_BITS / BITS_PER_LONG)
1523 unsigned long map
[APIC_IR_MAPSIZE
];
1524 u32 regs
[APIC_IR_REGS
];
1527 static bool apic_check_and_ack(union apic_ir
*irr
, union apic_ir
*isr
)
1532 for (i
= 0; i
< APIC_IR_REGS
; i
++)
1533 irr
->regs
[i
] = apic_read(APIC_IRR
+ i
* 0x10);
1536 for (i
= 0; i
< APIC_IR_REGS
; i
++)
1537 isr
->regs
[i
] = apic_read(APIC_ISR
+ i
* 0x10);
1540 * If the ISR map is not empty. ACK the APIC and run another round
1541 * to verify whether a pending IRR has been unblocked and turned
1544 if (!bitmap_empty(isr
->map
, APIC_IR_BITS
)) {
1546 * There can be multiple ISR bits set when a high priority
1547 * interrupt preempted a lower priority one. Issue an ACK
1550 for_each_set_bit(bit
, isr
->map
, APIC_IR_BITS
)
1555 return !bitmap_empty(irr
->map
, APIC_IR_BITS
);
1559 * After a crash, we no longer service the interrupts and a pending
1560 * interrupt from previous kernel might still have ISR bit set.
1562 * Most probably by now the CPU has serviced that pending interrupt and it
1563 * might not have done the ack_APIC_irq() because it thought, interrupt
1564 * came from i8259 as ExtInt. LAPIC did not get EOI so it does not clear
1565 * the ISR bit and cpu thinks it has already serivced the interrupt. Hence
1566 * a vector might get locked. It was noticed for timer irq (vector
1567 * 0x31). Issue an extra EOI to clear ISR.
1569 * If there are pending IRR bits they turn into ISR bits after a higher
1570 * priority ISR bit has been acked.
1572 static void apic_pending_intr_clear(void)
1574 union apic_ir irr
, isr
;
1577 /* 512 loops are way oversized and give the APIC a chance to obey. */
1578 for (i
= 0; i
< 512; i
++) {
1579 if (!apic_check_and_ack(&irr
, &isr
))
1582 /* Dump the IRR/ISR content if that failed */
1583 pr_warn("APIC: Stale IRR: %256pb ISR: %256pb\n", irr
.map
, isr
.map
);
1587 * setup_local_APIC - setup the local APIC
1589 * Used to setup local APIC while initializing BSP or bringing up APs.
1590 * Always called with preemption disabled.
1592 static void setup_local_APIC(void)
1594 int cpu
= smp_processor_id();
1598 disable_ioapic_support();
1603 * If this comes from kexec/kcrash the APIC might be enabled in
1604 * SPIV. Soft disable it before doing further initialization.
1606 value
= apic_read(APIC_SPIV
);
1607 value
&= ~APIC_SPIV_APIC_ENABLED
;
1608 apic_write(APIC_SPIV
, value
);
1610 #ifdef CONFIG_X86_32
1611 /* Pound the ESR really hard over the head with a big hammer - mbligh */
1612 if (lapic_is_integrated() && apic
->disable_esr
) {
1613 apic_write(APIC_ESR
, 0);
1614 apic_write(APIC_ESR
, 0);
1615 apic_write(APIC_ESR
, 0);
1616 apic_write(APIC_ESR
, 0);
1620 * Double-check whether this APIC is really registered.
1621 * This is meaningless in clustered apic mode, so we skip it.
1623 BUG_ON(!apic
->apic_id_registered());
1626 * Intel recommends to set DFR, LDR and TPR before enabling
1627 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1628 * document number 292116). So here it goes...
1630 apic
->init_apic_ldr();
1632 #ifdef CONFIG_X86_32
1633 if (apic
->dest_logical
) {
1634 int logical_apicid
, ldr_apicid
;
1637 * APIC LDR is initialized. If logical_apicid mapping was
1638 * initialized during get_smp_config(), make sure it matches
1641 logical_apicid
= early_per_cpu(x86_cpu_to_logical_apicid
, cpu
);
1642 ldr_apicid
= GET_APIC_LOGICAL_ID(apic_read(APIC_LDR
));
1643 if (logical_apicid
!= BAD_APICID
)
1644 WARN_ON(logical_apicid
!= ldr_apicid
);
1645 /* Always use the value from LDR. */
1646 early_per_cpu(x86_cpu_to_logical_apicid
, cpu
) = ldr_apicid
;
1651 * Set Task Priority to 'accept all except vectors 0-31'. An APIC
1652 * vector in the 16-31 range could be delivered if TPR == 0, but we
1653 * would think it's an exception and terrible things will happen. We
1654 * never change this later on.
1656 value
= apic_read(APIC_TASKPRI
);
1657 value
&= ~APIC_TPRI_MASK
;
1659 apic_write(APIC_TASKPRI
, value
);
1661 /* Clear eventually stale ISR/IRR bits */
1662 apic_pending_intr_clear();
1665 * Now that we are all set up, enable the APIC
1667 value
= apic_read(APIC_SPIV
);
1668 value
&= ~APIC_VECTOR_MASK
;
1672 value
|= APIC_SPIV_APIC_ENABLED
;
1674 #ifdef CONFIG_X86_32
1676 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1677 * certain networking cards. If high frequency interrupts are
1678 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1679 * entry is masked/unmasked at a high rate as well then sooner or
1680 * later IOAPIC line gets 'stuck', no more interrupts are received
1681 * from the device. If focus CPU is disabled then the hang goes
1684 * [ This bug can be reproduced easily with a level-triggered
1685 * PCI Ne2000 networking cards and PII/PIII processors, dual
1689 * Actually disabling the focus CPU check just makes the hang less
1690 * frequent as it makes the interrupt distributon model be more
1691 * like LRU than MRU (the short-term load is more even across CPUs).
1695 * - enable focus processor (bit==0)
1696 * - 64bit mode always use processor focus
1697 * so no need to set it
1699 value
&= ~APIC_SPIV_FOCUS_DISABLED
;
1703 * Set spurious IRQ vector
1705 value
|= SPURIOUS_APIC_VECTOR
;
1706 apic_write(APIC_SPIV
, value
);
1708 perf_events_lapic_init();
1711 * Set up LVT0, LVT1:
1713 * set up through-local-APIC on the boot CPU's LINT0. This is not
1714 * strictly necessary in pure symmetric-IO mode, but sometimes
1715 * we delegate interrupts to the 8259A.
1718 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1720 value
= apic_read(APIC_LVT0
) & APIC_LVT_MASKED
;
1721 if (!cpu
&& (pic_mode
|| !value
|| skip_ioapic_setup
)) {
1722 value
= APIC_DM_EXTINT
;
1723 apic_printk(APIC_VERBOSE
, "enabled ExtINT on CPU#%d\n", cpu
);
1725 value
= APIC_DM_EXTINT
| APIC_LVT_MASKED
;
1726 apic_printk(APIC_VERBOSE
, "masked ExtINT on CPU#%d\n", cpu
);
1728 apic_write(APIC_LVT0
, value
);
1731 * Only the BSP sees the LINT1 NMI signal by default. This can be
1732 * modified by apic_extnmi= boot option.
1734 if ((!cpu
&& apic_extnmi
!= APIC_EXTNMI_NONE
) ||
1735 apic_extnmi
== APIC_EXTNMI_ALL
)
1736 value
= APIC_DM_NMI
;
1738 value
= APIC_DM_NMI
| APIC_LVT_MASKED
;
1741 if (!lapic_is_integrated())
1742 value
|= APIC_LVT_LEVEL_TRIGGER
;
1743 apic_write(APIC_LVT1
, value
);
1745 #ifdef CONFIG_X86_MCE_INTEL
1746 /* Recheck CMCI information after local APIC is up on CPU #0 */
1752 static void end_local_APIC_setup(void)
1756 #ifdef CONFIG_X86_32
1759 /* Disable the local apic timer */
1760 value
= apic_read(APIC_LVTT
);
1761 value
|= (APIC_LVT_MASKED
| LOCAL_TIMER_VECTOR
);
1762 apic_write(APIC_LVTT
, value
);
1770 * APIC setup function for application processors. Called from smpboot.c
1772 void apic_ap_setup(void)
1775 end_local_APIC_setup();
1778 #ifdef CONFIG_X86_X2APIC
1786 static int x2apic_state
;
1788 static void __x2apic_disable(void)
1792 if (!boot_cpu_has(X86_FEATURE_APIC
))
1795 rdmsrl(MSR_IA32_APICBASE
, msr
);
1796 if (!(msr
& X2APIC_ENABLE
))
1798 /* Disable xapic and x2apic first and then reenable xapic mode */
1799 wrmsrl(MSR_IA32_APICBASE
, msr
& ~(X2APIC_ENABLE
| XAPIC_ENABLE
));
1800 wrmsrl(MSR_IA32_APICBASE
, msr
& ~X2APIC_ENABLE
);
1801 printk_once(KERN_INFO
"x2apic disabled\n");
1804 static void __x2apic_enable(void)
1808 rdmsrl(MSR_IA32_APICBASE
, msr
);
1809 if (msr
& X2APIC_ENABLE
)
1811 wrmsrl(MSR_IA32_APICBASE
, msr
| X2APIC_ENABLE
);
1812 printk_once(KERN_INFO
"x2apic enabled\n");
1815 static int __init
setup_nox2apic(char *str
)
1817 if (x2apic_enabled()) {
1818 int apicid
= native_apic_msr_read(APIC_ID
);
1820 if (apicid
>= 255) {
1821 pr_warn("Apicid: %08x, cannot enforce nox2apic\n",
1825 pr_warn("x2apic already enabled.\n");
1828 setup_clear_cpu_cap(X86_FEATURE_X2APIC
);
1829 x2apic_state
= X2APIC_DISABLED
;
1833 early_param("nox2apic", setup_nox2apic
);
1835 /* Called from cpu_init() to enable x2apic on (secondary) cpus */
1836 void x2apic_setup(void)
1839 * If x2apic is not in ON state, disable it if already enabled
1842 if (x2apic_state
!= X2APIC_ON
) {
1849 static __init
void x2apic_disable(void)
1851 u32 x2apic_id
, state
= x2apic_state
;
1854 x2apic_state
= X2APIC_DISABLED
;
1856 if (state
!= X2APIC_ON
)
1859 x2apic_id
= read_apic_id();
1860 if (x2apic_id
>= 255)
1861 panic("Cannot disable x2apic, id: %08x\n", x2apic_id
);
1864 register_lapic_address(mp_lapic_addr
);
1867 static __init
void x2apic_enable(void)
1869 if (x2apic_state
!= X2APIC_OFF
)
1873 x2apic_state
= X2APIC_ON
;
1877 static __init
void try_to_enable_x2apic(int remap_mode
)
1879 if (x2apic_state
== X2APIC_DISABLED
)
1882 if (remap_mode
!= IRQ_REMAP_X2APIC_MODE
) {
1883 /* IR is required if there is APIC ID > 255 even when running
1886 if (max_physical_apicid
> 255 ||
1887 !x86_init
.hyper
.x2apic_available()) {
1888 pr_info("x2apic: IRQ remapping doesn't support X2APIC mode\n");
1894 * without IR all CPUs can be addressed by IOAPIC/MSI
1895 * only in physical mode
1902 void __init
check_x2apic(void)
1904 if (x2apic_enabled()) {
1905 pr_info("x2apic: enabled by BIOS, switching to x2apic ops\n");
1907 x2apic_state
= X2APIC_ON
;
1908 } else if (!boot_cpu_has(X86_FEATURE_X2APIC
)) {
1909 x2apic_state
= X2APIC_DISABLED
;
1912 #else /* CONFIG_X86_X2APIC */
1913 static int __init
validate_x2apic(void)
1915 if (!apic_is_x2apic_enabled())
1918 * Checkme: Can we simply turn off x2apic here instead of panic?
1920 panic("BIOS has enabled x2apic but kernel doesn't support x2apic, please disable x2apic in BIOS.\n");
1922 early_initcall(validate_x2apic
);
1924 static inline void try_to_enable_x2apic(int remap_mode
) { }
1925 static inline void __x2apic_enable(void) { }
1926 #endif /* !CONFIG_X86_X2APIC */
1928 void __init
enable_IR_x2apic(void)
1930 unsigned long flags
;
1933 if (skip_ioapic_setup
) {
1934 pr_info("Not enabling interrupt remapping due to skipped IO-APIC setup\n");
1938 ir_stat
= irq_remapping_prepare();
1939 if (ir_stat
< 0 && !x2apic_supported())
1942 ret
= save_ioapic_entries();
1944 pr_info("Saving IO-APIC state failed: %d\n", ret
);
1948 local_irq_save(flags
);
1949 legacy_pic
->mask_all();
1950 mask_ioapic_entries();
1952 /* If irq_remapping_prepare() succeeded, try to enable it */
1954 ir_stat
= irq_remapping_enable();
1955 /* ir_stat contains the remap mode or an error code */
1956 try_to_enable_x2apic(ir_stat
);
1959 restore_ioapic_entries();
1960 legacy_pic
->restore_mask();
1961 local_irq_restore(flags
);
1964 #ifdef CONFIG_X86_64
1966 * Detect and enable local APICs on non-SMP boards.
1967 * Original code written by Keir Fraser.
1968 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1969 * not correctly set up (usually the APIC timer won't work etc.)
1971 static int __init
detect_init_APIC(void)
1973 if (!boot_cpu_has(X86_FEATURE_APIC
)) {
1974 pr_info("No local APIC present\n");
1978 mp_lapic_addr
= APIC_DEFAULT_PHYS_BASE
;
1983 static int __init
apic_verify(void)
1988 * The APIC feature bit should now be enabled
1991 features
= cpuid_edx(1);
1992 if (!(features
& (1 << X86_FEATURE_APIC
))) {
1993 pr_warn("Could not enable APIC!\n");
1996 set_cpu_cap(&boot_cpu_data
, X86_FEATURE_APIC
);
1997 mp_lapic_addr
= APIC_DEFAULT_PHYS_BASE
;
1999 /* The BIOS may have set up the APIC at some other address */
2000 if (boot_cpu_data
.x86
>= 6) {
2001 rdmsr(MSR_IA32_APICBASE
, l
, h
);
2002 if (l
& MSR_IA32_APICBASE_ENABLE
)
2003 mp_lapic_addr
= l
& MSR_IA32_APICBASE_BASE
;
2006 pr_info("Found and enabled local APIC!\n");
2010 int __init
apic_force_enable(unsigned long addr
)
2018 * Some BIOSes disable the local APIC in the APIC_BASE
2019 * MSR. This can only be done in software for Intel P6 or later
2020 * and AMD K7 (Model > 1) or later.
2022 if (boot_cpu_data
.x86
>= 6) {
2023 rdmsr(MSR_IA32_APICBASE
, l
, h
);
2024 if (!(l
& MSR_IA32_APICBASE_ENABLE
)) {
2025 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
2026 l
&= ~MSR_IA32_APICBASE_BASE
;
2027 l
|= MSR_IA32_APICBASE_ENABLE
| addr
;
2028 wrmsr(MSR_IA32_APICBASE
, l
, h
);
2029 enabled_via_apicbase
= 1;
2032 return apic_verify();
2036 * Detect and initialize APIC
2038 static int __init
detect_init_APIC(void)
2040 /* Disabled by kernel option? */
2044 switch (boot_cpu_data
.x86_vendor
) {
2045 case X86_VENDOR_AMD
:
2046 if ((boot_cpu_data
.x86
== 6 && boot_cpu_data
.x86_model
> 1) ||
2047 (boot_cpu_data
.x86
>= 15))
2050 case X86_VENDOR_HYGON
:
2052 case X86_VENDOR_INTEL
:
2053 if (boot_cpu_data
.x86
== 6 || boot_cpu_data
.x86
== 15 ||
2054 (boot_cpu_data
.x86
== 5 && boot_cpu_has(X86_FEATURE_APIC
)))
2061 if (!boot_cpu_has(X86_FEATURE_APIC
)) {
2063 * Over-ride BIOS and try to enable the local APIC only if
2064 * "lapic" specified.
2066 if (!force_enable_local_apic
) {
2067 pr_info("Local APIC disabled by BIOS -- "
2068 "you can enable it with \"lapic\"\n");
2071 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE
))
2083 pr_info("No local APIC present or hardware disabled\n");
2089 * init_apic_mappings - initialize APIC mappings
2091 void __init
init_apic_mappings(void)
2093 unsigned int new_apicid
;
2095 if (apic_validate_deadline_timer())
2096 pr_debug("TSC deadline timer available\n");
2099 boot_cpu_physical_apicid
= read_apic_id();
2103 /* If no local APIC can be found return early */
2104 if (!smp_found_config
&& detect_init_APIC()) {
2105 /* lets NOP'ify apic operations */
2106 pr_info("APIC: disable apic facility\n");
2109 apic_phys
= mp_lapic_addr
;
2112 * If the system has ACPI MADT tables or MP info, the LAPIC
2113 * address is already registered.
2115 if (!acpi_lapic
&& !smp_found_config
)
2116 register_lapic_address(apic_phys
);
2120 * Fetch the APIC ID of the BSP in case we have a
2121 * default configuration (or the MP table is broken).
2123 new_apicid
= read_apic_id();
2124 if (boot_cpu_physical_apicid
!= new_apicid
) {
2125 boot_cpu_physical_apicid
= new_apicid
;
2127 * yeah -- we lie about apic_version
2128 * in case if apic was disabled via boot option
2129 * but it's not a problem for SMP compiled kernel
2130 * since apic_intr_mode_select is prepared for such
2131 * a case and disable smp mode
2133 boot_cpu_apic_version
= GET_APIC_VERSION(apic_read(APIC_LVR
));
2137 void __init
register_lapic_address(unsigned long address
)
2139 mp_lapic_addr
= address
;
2142 set_fixmap_nocache(FIX_APIC_BASE
, address
);
2143 apic_printk(APIC_VERBOSE
, "mapped APIC to %16lx (%16lx)\n",
2144 APIC_BASE
, address
);
2146 if (boot_cpu_physical_apicid
== -1U) {
2147 boot_cpu_physical_apicid
= read_apic_id();
2148 boot_cpu_apic_version
= GET_APIC_VERSION(apic_read(APIC_LVR
));
2153 * Local APIC interrupts
2157 * This interrupt should _never_ happen with our APIC/SMP architecture
2159 __visible
void __irq_entry
smp_spurious_interrupt(struct pt_regs
*regs
)
2161 u8 vector
= ~regs
->orig_ax
;
2165 trace_spurious_apic_entry(vector
);
2167 inc_irq_stat(irq_spurious_count
);
2170 * If this is a spurious interrupt then do not acknowledge
2172 if (vector
== SPURIOUS_APIC_VECTOR
) {
2174 pr_info("Spurious APIC interrupt (vector 0xFF) on CPU#%d, should never happen.\n",
2175 smp_processor_id());
2180 * If it is a vectored one, verify it's set in the ISR. If set,
2183 v
= apic_read(APIC_ISR
+ ((vector
& ~0x1f) >> 1));
2184 if (v
& (1 << (vector
& 0x1f))) {
2185 pr_info("Spurious interrupt (vector 0x%02x) on CPU#%d. Acked\n",
2186 vector
, smp_processor_id());
2189 pr_info("Spurious interrupt (vector 0x%02x) on CPU#%d. Not pending!\n",
2190 vector
, smp_processor_id());
2193 trace_spurious_apic_exit(vector
);
2198 * This interrupt should never happen with our APIC/SMP architecture
2200 __visible
void __irq_entry
smp_error_interrupt(struct pt_regs
*regs
)
2202 static const char * const error_interrupt_reason
[] = {
2203 "Send CS error", /* APIC Error Bit 0 */
2204 "Receive CS error", /* APIC Error Bit 1 */
2205 "Send accept error", /* APIC Error Bit 2 */
2206 "Receive accept error", /* APIC Error Bit 3 */
2207 "Redirectable IPI", /* APIC Error Bit 4 */
2208 "Send illegal vector", /* APIC Error Bit 5 */
2209 "Received illegal vector", /* APIC Error Bit 6 */
2210 "Illegal register address", /* APIC Error Bit 7 */
2215 trace_error_apic_entry(ERROR_APIC_VECTOR
);
2217 /* First tickle the hardware, only then report what went on. -- REW */
2218 if (lapic_get_maxlvt() > 3) /* Due to the Pentium erratum 3AP. */
2219 apic_write(APIC_ESR
, 0);
2220 v
= apic_read(APIC_ESR
);
2222 atomic_inc(&irq_err_count
);
2224 apic_printk(APIC_DEBUG
, KERN_DEBUG
"APIC error on CPU%d: %02x",
2225 smp_processor_id(), v
);
2230 apic_printk(APIC_DEBUG
, KERN_CONT
" : %s", error_interrupt_reason
[i
]);
2235 apic_printk(APIC_DEBUG
, KERN_CONT
"\n");
2237 trace_error_apic_exit(ERROR_APIC_VECTOR
);
2242 * connect_bsp_APIC - attach the APIC to the interrupt system
2244 static void __init
connect_bsp_APIC(void)
2246 #ifdef CONFIG_X86_32
2249 * Do not trust the local APIC being empty at bootup.
2253 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
2254 * local APIC to INT and NMI lines.
2256 apic_printk(APIC_VERBOSE
, "leaving PIC mode, "
2257 "enabling APIC mode.\n");
2264 * disconnect_bsp_APIC - detach the APIC from the interrupt system
2265 * @virt_wire_setup: indicates, whether virtual wire mode is selected
2267 * Virtual wire mode is necessary to deliver legacy interrupts even when the
2270 void disconnect_bsp_APIC(int virt_wire_setup
)
2274 #ifdef CONFIG_X86_32
2277 * Put the board back into PIC mode (has an effect only on
2278 * certain older boards). Note that APIC interrupts, including
2279 * IPIs, won't work beyond this point! The only exception are
2282 apic_printk(APIC_VERBOSE
, "disabling APIC mode, "
2283 "entering PIC mode.\n");
2289 /* Go back to Virtual Wire compatibility mode */
2291 /* For the spurious interrupt use vector F, and enable it */
2292 value
= apic_read(APIC_SPIV
);
2293 value
&= ~APIC_VECTOR_MASK
;
2294 value
|= APIC_SPIV_APIC_ENABLED
;
2296 apic_write(APIC_SPIV
, value
);
2298 if (!virt_wire_setup
) {
2300 * For LVT0 make it edge triggered, active high,
2301 * external and enabled
2303 value
= apic_read(APIC_LVT0
);
2304 value
&= ~(APIC_MODE_MASK
| APIC_SEND_PENDING
|
2305 APIC_INPUT_POLARITY
| APIC_LVT_REMOTE_IRR
|
2306 APIC_LVT_LEVEL_TRIGGER
| APIC_LVT_MASKED
);
2307 value
|= APIC_LVT_REMOTE_IRR
| APIC_SEND_PENDING
;
2308 value
= SET_APIC_DELIVERY_MODE(value
, APIC_MODE_EXTINT
);
2309 apic_write(APIC_LVT0
, value
);
2312 apic_write(APIC_LVT0
, APIC_LVT_MASKED
);
2316 * For LVT1 make it edge triggered, active high,
2319 value
= apic_read(APIC_LVT1
);
2320 value
&= ~(APIC_MODE_MASK
| APIC_SEND_PENDING
|
2321 APIC_INPUT_POLARITY
| APIC_LVT_REMOTE_IRR
|
2322 APIC_LVT_LEVEL_TRIGGER
| APIC_LVT_MASKED
);
2323 value
|= APIC_LVT_REMOTE_IRR
| APIC_SEND_PENDING
;
2324 value
= SET_APIC_DELIVERY_MODE(value
, APIC_MODE_NMI
);
2325 apic_write(APIC_LVT1
, value
);
2329 * The number of allocated logical CPU IDs. Since logical CPU IDs are allocated
2330 * contiguously, it equals to current allocated max logical CPU ID plus 1.
2331 * All allocated CPU IDs should be in the [0, nr_logical_cpuids) range,
2332 * so the maximum of nr_logical_cpuids is nr_cpu_ids.
2334 * NOTE: Reserve 0 for BSP.
2336 static int nr_logical_cpuids
= 1;
2339 * Used to store mapping between logical CPU IDs and APIC IDs.
2341 static int cpuid_to_apicid
[] = {
2342 [0 ... NR_CPUS
- 1] = -1,
2347 * apic_id_is_primary_thread - Check whether APIC ID belongs to a primary thread
2348 * @apicid: APIC ID to check
2350 bool apic_id_is_primary_thread(unsigned int apicid
)
2354 if (smp_num_siblings
== 1)
2356 /* Isolate the SMT bit(s) in the APICID and check for 0 */
2357 mask
= (1U << (fls(smp_num_siblings
) - 1)) - 1;
2358 return !(apicid
& mask
);
2363 * Should use this API to allocate logical CPU IDs to keep nr_logical_cpuids
2364 * and cpuid_to_apicid[] synchronized.
2366 static int allocate_logical_cpuid(int apicid
)
2371 * cpuid <-> apicid mapping is persistent, so when a cpu is up,
2372 * check if the kernel has allocated a cpuid for it.
2374 for (i
= 0; i
< nr_logical_cpuids
; i
++) {
2375 if (cpuid_to_apicid
[i
] == apicid
)
2379 /* Allocate a new cpuid. */
2380 if (nr_logical_cpuids
>= nr_cpu_ids
) {
2381 WARN_ONCE(1, "APIC: NR_CPUS/possible_cpus limit of %u reached. "
2382 "Processor %d/0x%x and the rest are ignored.\n",
2383 nr_cpu_ids
, nr_logical_cpuids
, apicid
);
2387 cpuid_to_apicid
[nr_logical_cpuids
] = apicid
;
2388 return nr_logical_cpuids
++;
2391 int generic_processor_info(int apicid
, int version
)
2393 int cpu
, max
= nr_cpu_ids
;
2394 bool boot_cpu_detected
= physid_isset(boot_cpu_physical_apicid
,
2395 phys_cpu_present_map
);
2398 * boot_cpu_physical_apicid is designed to have the apicid
2399 * returned by read_apic_id(), i.e, the apicid of the
2400 * currently booting-up processor. However, on some platforms,
2401 * it is temporarily modified by the apicid reported as BSP
2402 * through MP table. Concretely:
2404 * - arch/x86/kernel/mpparse.c: MP_processor_info()
2405 * - arch/x86/mm/amdtopology.c: amd_numa_init()
2407 * This function is executed with the modified
2408 * boot_cpu_physical_apicid. So, disabled_cpu_apicid kernel
2409 * parameter doesn't work to disable APs on kdump 2nd kernel.
2411 * Since fixing handling of boot_cpu_physical_apicid requires
2412 * another discussion and tests on each platform, we leave it
2413 * for now and here we use read_apic_id() directly in this
2414 * function, generic_processor_info().
2416 if (disabled_cpu_apicid
!= BAD_APICID
&&
2417 disabled_cpu_apicid
!= read_apic_id() &&
2418 disabled_cpu_apicid
== apicid
) {
2419 int thiscpu
= num_processors
+ disabled_cpus
;
2421 pr_warn("APIC: Disabling requested cpu."
2422 " Processor %d/0x%x ignored.\n", thiscpu
, apicid
);
2429 * If boot cpu has not been detected yet, then only allow upto
2430 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
2432 if (!boot_cpu_detected
&& num_processors
>= nr_cpu_ids
- 1 &&
2433 apicid
!= boot_cpu_physical_apicid
) {
2434 int thiscpu
= max
+ disabled_cpus
- 1;
2436 pr_warn("APIC: NR_CPUS/possible_cpus limit of %i almost"
2437 " reached. Keeping one slot for boot cpu."
2438 " Processor %d/0x%x ignored.\n", max
, thiscpu
, apicid
);
2444 if (num_processors
>= nr_cpu_ids
) {
2445 int thiscpu
= max
+ disabled_cpus
;
2447 pr_warn("APIC: NR_CPUS/possible_cpus limit of %i reached. "
2448 "Processor %d/0x%x ignored.\n", max
, thiscpu
, apicid
);
2454 if (apicid
== boot_cpu_physical_apicid
) {
2456 * x86_bios_cpu_apicid is required to have processors listed
2457 * in same order as logical cpu numbers. Hence the first
2458 * entry is BSP, and so on.
2459 * boot_cpu_init() already hold bit 0 in cpu_present_mask
2464 /* Logical cpuid 0 is reserved for BSP. */
2465 cpuid_to_apicid
[0] = apicid
;
2467 cpu
= allocate_logical_cpuid(apicid
);
2477 if (version
== 0x0) {
2478 pr_warn("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
2483 if (version
!= boot_cpu_apic_version
) {
2484 pr_warn("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2485 boot_cpu_apic_version
, cpu
, version
);
2488 if (apicid
> max_physical_apicid
)
2489 max_physical_apicid
= apicid
;
2491 #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
2492 early_per_cpu(x86_cpu_to_apicid
, cpu
) = apicid
;
2493 early_per_cpu(x86_bios_cpu_apicid
, cpu
) = apicid
;
2495 #ifdef CONFIG_X86_32
2496 early_per_cpu(x86_cpu_to_logical_apicid
, cpu
) =
2497 apic
->x86_32_early_logical_apicid(cpu
);
2499 set_cpu_possible(cpu
, true);
2500 physid_set(apicid
, phys_cpu_present_map
);
2501 set_cpu_present(cpu
, true);
2507 int hard_smp_processor_id(void)
2509 return read_apic_id();
2513 * Override the generic EOI implementation with an optimized version.
2514 * Only called during early boot when only one CPU is active and with
2515 * interrupts disabled, so we know this does not race with actual APIC driver
2518 void __init
apic_set_eoi_write(void (*eoi_write
)(u32 reg
, u32 v
))
2522 for (drv
= __apicdrivers
; drv
< __apicdrivers_end
; drv
++) {
2523 /* Should happen once for each apic */
2524 WARN_ON((*drv
)->eoi_write
== eoi_write
);
2525 (*drv
)->native_eoi_write
= (*drv
)->eoi_write
;
2526 (*drv
)->eoi_write
= eoi_write
;
2530 static void __init
apic_bsp_up_setup(void)
2532 #ifdef CONFIG_X86_64
2533 apic_write(APIC_ID
, apic
->set_apic_id(boot_cpu_physical_apicid
));
2536 * Hack: In case of kdump, after a crash, kernel might be booting
2537 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
2538 * might be zero if read from MP tables. Get it from LAPIC.
2540 # ifdef CONFIG_CRASH_DUMP
2541 boot_cpu_physical_apicid
= read_apic_id();
2544 physid_set_mask_of_physid(boot_cpu_physical_apicid
, &phys_cpu_present_map
);
2548 * apic_bsp_setup - Setup function for local apic and io-apic
2549 * @upmode: Force UP mode (for APIC_init_uniprocessor)
2551 static void __init
apic_bsp_setup(bool upmode
)
2555 apic_bsp_up_setup();
2559 end_local_APIC_setup();
2560 irq_remap_enable_fault_handling();
2564 #ifdef CONFIG_UP_LATE_INIT
2565 void __init
up_late_init(void)
2567 if (apic_intr_mode
== APIC_PIC
)
2570 /* Setup local timer */
2571 x86_init
.timers
.setup_percpu_clockev();
2582 * 'active' is true if the local APIC was enabled by us and
2583 * not the BIOS; this signifies that we are also responsible
2584 * for disabling it before entering apm/acpi suspend
2587 /* r/w apic fields */
2588 unsigned int apic_id
;
2589 unsigned int apic_taskpri
;
2590 unsigned int apic_ldr
;
2591 unsigned int apic_dfr
;
2592 unsigned int apic_spiv
;
2593 unsigned int apic_lvtt
;
2594 unsigned int apic_lvtpc
;
2595 unsigned int apic_lvt0
;
2596 unsigned int apic_lvt1
;
2597 unsigned int apic_lvterr
;
2598 unsigned int apic_tmict
;
2599 unsigned int apic_tdcr
;
2600 unsigned int apic_thmr
;
2601 unsigned int apic_cmci
;
2604 static int lapic_suspend(void)
2606 unsigned long flags
;
2609 if (!apic_pm_state
.active
)
2612 maxlvt
= lapic_get_maxlvt();
2614 apic_pm_state
.apic_id
= apic_read(APIC_ID
);
2615 apic_pm_state
.apic_taskpri
= apic_read(APIC_TASKPRI
);
2616 apic_pm_state
.apic_ldr
= apic_read(APIC_LDR
);
2617 apic_pm_state
.apic_dfr
= apic_read(APIC_DFR
);
2618 apic_pm_state
.apic_spiv
= apic_read(APIC_SPIV
);
2619 apic_pm_state
.apic_lvtt
= apic_read(APIC_LVTT
);
2621 apic_pm_state
.apic_lvtpc
= apic_read(APIC_LVTPC
);
2622 apic_pm_state
.apic_lvt0
= apic_read(APIC_LVT0
);
2623 apic_pm_state
.apic_lvt1
= apic_read(APIC_LVT1
);
2624 apic_pm_state
.apic_lvterr
= apic_read(APIC_LVTERR
);
2625 apic_pm_state
.apic_tmict
= apic_read(APIC_TMICT
);
2626 apic_pm_state
.apic_tdcr
= apic_read(APIC_TDCR
);
2627 #ifdef CONFIG_X86_THERMAL_VECTOR
2629 apic_pm_state
.apic_thmr
= apic_read(APIC_LVTTHMR
);
2631 #ifdef CONFIG_X86_MCE_INTEL
2633 apic_pm_state
.apic_cmci
= apic_read(APIC_LVTCMCI
);
2636 local_irq_save(flags
);
2639 * Mask IOAPIC before disabling the local APIC to prevent stale IRR
2640 * entries on some implementations.
2642 mask_ioapic_entries();
2644 disable_local_APIC();
2646 irq_remapping_disable();
2648 local_irq_restore(flags
);
2652 static void lapic_resume(void)
2655 unsigned long flags
;
2658 if (!apic_pm_state
.active
)
2661 local_irq_save(flags
);
2664 * IO-APIC and PIC have their own resume routines.
2665 * We just mask them here to make sure the interrupt
2666 * subsystem is completely quiet while we enable x2apic
2667 * and interrupt-remapping.
2669 mask_ioapic_entries();
2670 legacy_pic
->mask_all();
2676 * Make sure the APICBASE points to the right address
2678 * FIXME! This will be wrong if we ever support suspend on
2679 * SMP! We'll need to do this as part of the CPU restore!
2681 if (boot_cpu_data
.x86
>= 6) {
2682 rdmsr(MSR_IA32_APICBASE
, l
, h
);
2683 l
&= ~MSR_IA32_APICBASE_BASE
;
2684 l
|= MSR_IA32_APICBASE_ENABLE
| mp_lapic_addr
;
2685 wrmsr(MSR_IA32_APICBASE
, l
, h
);
2689 maxlvt
= lapic_get_maxlvt();
2690 apic_write(APIC_LVTERR
, ERROR_APIC_VECTOR
| APIC_LVT_MASKED
);
2691 apic_write(APIC_ID
, apic_pm_state
.apic_id
);
2692 apic_write(APIC_DFR
, apic_pm_state
.apic_dfr
);
2693 apic_write(APIC_LDR
, apic_pm_state
.apic_ldr
);
2694 apic_write(APIC_TASKPRI
, apic_pm_state
.apic_taskpri
);
2695 apic_write(APIC_SPIV
, apic_pm_state
.apic_spiv
);
2696 apic_write(APIC_LVT0
, apic_pm_state
.apic_lvt0
);
2697 apic_write(APIC_LVT1
, apic_pm_state
.apic_lvt1
);
2698 #ifdef CONFIG_X86_THERMAL_VECTOR
2700 apic_write(APIC_LVTTHMR
, apic_pm_state
.apic_thmr
);
2702 #ifdef CONFIG_X86_MCE_INTEL
2704 apic_write(APIC_LVTCMCI
, apic_pm_state
.apic_cmci
);
2707 apic_write(APIC_LVTPC
, apic_pm_state
.apic_lvtpc
);
2708 apic_write(APIC_LVTT
, apic_pm_state
.apic_lvtt
);
2709 apic_write(APIC_TDCR
, apic_pm_state
.apic_tdcr
);
2710 apic_write(APIC_TMICT
, apic_pm_state
.apic_tmict
);
2711 apic_write(APIC_ESR
, 0);
2712 apic_read(APIC_ESR
);
2713 apic_write(APIC_LVTERR
, apic_pm_state
.apic_lvterr
);
2714 apic_write(APIC_ESR
, 0);
2715 apic_read(APIC_ESR
);
2717 irq_remapping_reenable(x2apic_mode
);
2719 local_irq_restore(flags
);
2723 * This device has no shutdown method - fully functioning local APICs
2724 * are needed on every CPU up until machine_halt/restart/poweroff.
2727 static struct syscore_ops lapic_syscore_ops
= {
2728 .resume
= lapic_resume
,
2729 .suspend
= lapic_suspend
,
2732 static void apic_pm_activate(void)
2734 apic_pm_state
.active
= 1;
2737 static int __init
init_lapic_sysfs(void)
2739 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2740 if (boot_cpu_has(X86_FEATURE_APIC
))
2741 register_syscore_ops(&lapic_syscore_ops
);
2746 /* local apic needs to resume before other devices access its registers. */
2747 core_initcall(init_lapic_sysfs
);
2749 #else /* CONFIG_PM */
2751 static void apic_pm_activate(void) { }
2753 #endif /* CONFIG_PM */
2755 #ifdef CONFIG_X86_64
2757 static int multi_checked
;
2760 static int set_multi(const struct dmi_system_id
*d
)
2764 pr_info("APIC: %s detected, Multi Chassis\n", d
->ident
);
2769 static const struct dmi_system_id multi_dmi_table
[] = {
2771 .callback
= set_multi
,
2772 .ident
= "IBM System Summit2",
2774 DMI_MATCH(DMI_SYS_VENDOR
, "IBM"),
2775 DMI_MATCH(DMI_PRODUCT_NAME
, "Summit2"),
2781 static void dmi_check_multi(void)
2786 dmi_check_system(multi_dmi_table
);
2791 * apic_is_clustered_box() -- Check if we can expect good TSC
2793 * Thus far, the major user of this is IBM's Summit2 series:
2794 * Clustered boxes may have unsynced TSC problems if they are
2796 * Use DMI to check them
2798 int apic_is_clustered_box(void)
2806 * APIC command line parameters
2808 static int __init
setup_disableapic(char *arg
)
2811 setup_clear_cpu_cap(X86_FEATURE_APIC
);
2814 early_param("disableapic", setup_disableapic
);
2816 /* same as disableapic, for compatibility */
2817 static int __init
setup_nolapic(char *arg
)
2819 return setup_disableapic(arg
);
2821 early_param("nolapic", setup_nolapic
);
2823 static int __init
parse_lapic_timer_c2_ok(char *arg
)
2825 local_apic_timer_c2_ok
= 1;
2828 early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok
);
2830 static int __init
parse_disable_apic_timer(char *arg
)
2832 disable_apic_timer
= 1;
2835 early_param("noapictimer", parse_disable_apic_timer
);
2837 static int __init
parse_nolapic_timer(char *arg
)
2839 disable_apic_timer
= 1;
2842 early_param("nolapic_timer", parse_nolapic_timer
);
2844 static int __init
apic_set_verbosity(char *arg
)
2847 #ifdef CONFIG_X86_64
2848 skip_ioapic_setup
= 0;
2854 if (strcmp("debug", arg
) == 0)
2855 apic_verbosity
= APIC_DEBUG
;
2856 else if (strcmp("verbose", arg
) == 0)
2857 apic_verbosity
= APIC_VERBOSE
;
2858 #ifdef CONFIG_X86_64
2860 pr_warn("APIC Verbosity level %s not recognised"
2861 " use apic=verbose or apic=debug\n", arg
);
2868 early_param("apic", apic_set_verbosity
);
2870 static int __init
lapic_insert_resource(void)
2875 /* Put local APIC into the resource map. */
2876 lapic_resource
.start
= apic_phys
;
2877 lapic_resource
.end
= lapic_resource
.start
+ PAGE_SIZE
- 1;
2878 insert_resource(&iomem_resource
, &lapic_resource
);
2884 * need call insert after e820__reserve_resources()
2885 * that is using request_resource
2887 late_initcall(lapic_insert_resource
);
2889 static int __init
apic_set_disabled_cpu_apicid(char *arg
)
2891 if (!arg
|| !get_option(&arg
, &disabled_cpu_apicid
))
2896 early_param("disable_cpu_apicid", apic_set_disabled_cpu_apicid
);
2898 static int __init
apic_set_extnmi(char *arg
)
2903 if (!strncmp("all", arg
, 3))
2904 apic_extnmi
= APIC_EXTNMI_ALL
;
2905 else if (!strncmp("none", arg
, 4))
2906 apic_extnmi
= APIC_EXTNMI_NONE
;
2907 else if (!strncmp("bsp", arg
, 3))
2908 apic_extnmi
= APIC_EXTNMI_BSP
;
2910 pr_warn("Unknown external NMI delivery mode `%s' ignored\n", arg
);
2916 early_param("apic_extnmi", apic_set_extnmi
);