]> git.ipfire.org Git - people/ms/u-boot.git/blob - board/ti/omap5_uevm/mux_data.h
gpio: omap5-uevm: Configure the tca6424 gpio expander
[people/ms/u-boot.git] / board / ti / omap5_uevm / mux_data.h
1 /*
2 * (C) Copyright 2010
3 * Texas Instruments Incorporated, <www.ti.com>
4 *
5 * Sricharan R <r.sricharan@ti.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9 #ifndef _EVM5430_MUX_DATA_H
10 #define _EVM5430_MUX_DATA_H
11
12 #include <asm/arch/mux_omap5.h>
13
14 const struct pad_conf_entry core_padconf_array_essential[] = {
15
16 {EMMC_CLK, (PTU | IEN | M0)}, /* EMMC_CLK */
17 {EMMC_CMD, (PTU | IEN | M0)}, /* EMMC_CMD */
18 {EMMC_DATA0, (PTU | IEN | M0)}, /* EMMC_DATA0 */
19 {EMMC_DATA1, (PTU | IEN | M0)}, /* EMMC_DATA1 */
20 {EMMC_DATA2, (PTU | IEN | M0)}, /* EMMC_DATA2 */
21 {EMMC_DATA3, (PTU | IEN | M0)}, /* EMMC_DATA3 */
22 {EMMC_DATA4, (PTU | IEN | M0)}, /* EMMC_DATA4 */
23 {EMMC_DATA5, (PTU | IEN | M0)}, /* EMMC_DATA5 */
24 {EMMC_DATA6, (PTU | IEN | M0)}, /* EMMC_DATA6 */
25 {EMMC_DATA7, (PTU | IEN | M0)}, /* EMMC_DATA7 */
26 {SDCARD_CLK, (PTU | IEN | M0)}, /* SDCARD_CLK */
27 {SDCARD_CMD, (PTU | IEN | M0)}, /* SDCARD_CMD */
28 {SDCARD_DATA0, (PTU | IEN | M0)}, /* SDCARD_DATA0*/
29 {SDCARD_DATA1, (PTU | IEN | M0)}, /* SDCARD_DATA1*/
30 {SDCARD_DATA2, (PTU | IEN | M0)}, /* SDCARD_DATA2*/
31 {SDCARD_DATA3, (PTU | IEN | M0)}, /* SDCARD_DATA3*/
32 {UART3_RX_IRRX, (PTU | IEN | M0)}, /* UART3_RX_IRRX */
33 {UART3_TX_IRTX, (M0)}, /* UART3_TX_IRTX */
34 {USBB1_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB1_HSIC_STROBE */
35 {USBB1_HSIC_DATA, (PTU | IEN | M0)}, /* USBB1_HSIC_DATA */
36 {USBB2_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB2_HSIC_STROBE */
37 {USBB2_HSIC_DATA, (PTU | IEN | M0)}, /* USBB2_HSIC_DATA */
38 {USBB3_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB3_HSIC_STROBE*/
39 {USBB3_HSIC_DATA, (PTU | IEN | M0)}, /* USBB3_HSIC_DATA */
40 {USBD0_HS_DP, (IEN | M0)}, /* USBD0_HS_DP */
41 {USBD0_HS_DM, (IEN | M0)}, /* USBD0_HS_DM */
42 {USBD0_SS_RX, (IEN | M0)}, /* USBD0_SS_RX */
43 {I2C5_SCL, (IEN | M0)}, /* I2C5_SCL */
44 {I2C5_SDA, (IEN | M0)}, /* I2C5_SDA */
45
46 };
47
48 const struct pad_conf_entry wkup_padconf_array_essential[] = {
49
50 {SR_PMIC_SCL, (PTU | IEN | M0)}, /* SR_PMIC_SCL */
51 {SR_PMIC_SDA, (PTU | IEN | M0)}, /* SR_PMIC_SDA */
52 {SYS_32K, (IEN | M0)}, /* SYS_32K */
53
54 };
55
56 const struct pad_conf_entry core_padconf_array_non_essential[] = {
57
58 {C2C_DATAIN0, (IEN | M0)}, /* C2C_DATAIN0 */
59 {C2C_DATAIN1, (IEN | M0)}, /* C2C_DATAIN1 */
60 {C2C_DATAIN2, (IEN | M0)}, /* C2C_DATAIN2 */
61 {C2C_DATAIN3, (IEN | M0)}, /* C2C_DATAIN3 */
62 {C2C_DATAIN4, (IEN | M0)}, /* C2C_DATAIN4 */
63 {C2C_DATAIN5, (IEN | M0)}, /* C2C_DATAIN5 */
64 {C2C_DATAIN6, (IEN | M0)}, /* C2C_DATAIN6 */
65 {C2C_DATAIN7, (IEN | M0)}, /* C2C_DATAIN7 */
66 {C2C_CLKIN1, (IEN | M0)}, /* C2C_CLKIN1 */
67 {C2C_CLKIN0, (IEN | M0)}, /* C2C_CLKIN0 */
68 {C2C_CLKOUT0, (M0)}, /* C2C_CLKOUT0 */
69 {C2C_CLKOUT1, (M0)}, /* C2C_CLKOUT1 */
70 {C2C_DATAOUT0, (M0)}, /* C2C_DATAOUT0 */
71 {C2C_DATAOUT1, (M0)}, /* C2C_DATAOUT1 */
72 {C2C_DATAOUT2, (M0)}, /* C2C_DATAOUT2 */
73 {C2C_DATAOUT3, (M0)}, /* C2C_DATAOUT3 */
74 {C2C_DATAOUT4, (M0)}, /* C2C_DATAOUT4 */
75 {C2C_DATAOUT5, (M0)}, /* C2C_DATAOUT5 */
76 {C2C_DATAOUT6, (M0)}, /* C2C_DATAOUT6 */
77 {C2C_DATAOUT7, (M0)}, /* C2C_DATAOUT7 */
78 {C2C_DATA8, (IEN | M0)}, /* C2C_DATA8 */
79 {C2C_DATA9, (IEN | M0)}, /* C2C_DATA9 */
80 {C2C_DATA10, (IEN | M0)}, /* C2C_DATA10 */
81 {C2C_DATA11, (IEN | M0)}, /* C2C_DATA11 */
82 {C2C_DATA12, (IEN | M0)}, /* C2C_DATA12 */
83 {C2C_DATA13, (IEN | M0)}, /* C2C_DATA13 */
84 {C2C_DATA14, (IEN | M0)}, /* C2C_DATA14 */
85 {C2C_DATA15, (IEN | M0)}, /* C2C_DATA15 */
86 {LLIB_WAKEREQOUT, (PTU | IEN | M6)}, /* GPIO2_32 */
87 {LLIA_WAKEREQOUT, (M1)}, /* C2C_WAKEREQOUT */
88 {HSI1_ACREADY, (PTD | M6)}, /* GPIO3_64 */
89 {HSI1_CAREADY, (PTD | M6)}, /* GPIO3_65 */
90 {HSI1_ACWAKE, (PTD | IEN | M6)}, /* GPIO3_66 */
91 {HSI1_CAWAKE, (PTU | IEN | M6)}, /* GPIO3_67 */
92 {HSI1_ACFLAG, (PTD | IEN | M6)}, /* GPIO3_68 */
93 {HSI1_ACDATA, (PTD | M6)}, /* GPIO3_69 */
94 {HSI1_CAFLAG, (M6)}, /* GPIO3_70 */
95 {HSI1_CADATA, (M6)}, /* GPIO3_71 */
96 {UART1_TX, (M0)}, /* UART1_TX */
97 {UART1_CTS, (PTU | IEN | M0)}, /* UART1_CTS */
98 {UART1_RX, (PTU | IEN | M0)}, /* UART1_RX */
99 {UART1_RTS, (M0)}, /* UART1_RTS */
100 {HSI2_CAREADY, (IEN | M0)}, /* HSI2_CAREADY */
101 {HSI2_ACREADY, (OFF_EN | M0)}, /* HSI2_ACREADY */
102 {HSI2_CAWAKE, (IEN | PTD | M0)}, /* HSI2_CAWAKE */
103 {HSI2_ACWAKE, (M0)}, /* HSI2_ACWAKE */
104 {HSI2_CAFLAG, (IEN | PTD | M0)}, /* HSI2_CAFLAG */
105 {HSI2_CADATA, (IEN | PTD | M0)}, /* HSI2_CADATA */
106 {HSI2_ACFLAG, (M0)}, /* HSI2_ACFLAG */
107 {HSI2_ACDATA, (M0)}, /* HSI2_ACDATA */
108 {UART2_RTS, (IEN | M1)}, /* MCSPI3_SOMI */
109 {UART2_CTS, (IEN | M1)}, /* MCSPI3_CS0 */
110 {UART2_RX, (IEN | M1)}, /* MCSPI3_SIMO */
111 {UART2_TX, (IEN | M1)}, /* MCSPI3_CLK */
112 {TIMER10_PWM_EVT, (IEN | M0)}, /* TIMER10_PWM_EVT */
113 {DSIPORTA_TE0, (IEN | M0)}, /* DSIPORTA_TE0 */
114 {DSIPORTA_LANE0X, (IEN | M0)}, /* DSIPORTA_LANE0X */
115 {DSIPORTA_LANE0Y, (IEN | M0)}, /* DSIPORTA_LANE0Y */
116 {DSIPORTA_LANE1X, (IEN | M0)}, /* DSIPORTA_LANE1X */
117 {DSIPORTA_LANE1Y, (IEN | M0)}, /* DSIPORTA_LANE1Y */
118 {DSIPORTA_LANE2X, (IEN | M0)}, /* DSIPORTA_LANE2X */
119 {DSIPORTA_LANE2Y, (IEN | M0)}, /* DSIPORTA_LANE2Y */
120 {DSIPORTA_LANE3X, (IEN | M0)}, /* DSIPORTA_LANE3X */
121 {DSIPORTA_LANE3Y, (IEN | M0)}, /* DSIPORTA_LANE3Y */
122 {DSIPORTA_LANE4X, (IEN | M0)}, /* DSIPORTA_LANE4X */
123 {DSIPORTA_LANE4Y, (IEN | M0)}, /* DSIPORTA_LANE4Y */
124 {TIMER9_PWM_EVT, (IEN | M0)}, /* TIMER9_PWM_EVT */
125 {DSIPORTC_TE0, (IEN | M0)}, /* DSIPORTC_TE0 */
126 {DSIPORTC_LANE0X, (IEN | M0)}, /* DSIPORTC_LANE0X */
127 {DSIPORTC_LANE0Y, (IEN | M0)}, /* DSIPORTC_LANE0Y */
128 {DSIPORTC_LANE1X, (IEN | M0)}, /* DSIPORTC_LANE1X */
129 {DSIPORTC_LANE1Y, (IEN | M0)}, /* DSIPORTC_LANE1Y */
130 {DSIPORTC_LANE2X, (IEN | M0)}, /* DSIPORTC_LANE2X */
131 {DSIPORTC_LANE2Y, (IEN | M0)}, /* DSIPORTC_LANE2Y */
132 {DSIPORTC_LANE3X, (IEN | M0)}, /* DSIPORTC_LANE3X */
133 {DSIPORTC_LANE3Y, (IEN | M0)}, /* DSIPORTC_LANE3Y */
134 {DSIPORTC_LANE4X, (IEN | M0)}, /* DSIPORTC_LANE4X */
135 {DSIPORTC_LANE4Y, (IEN | M0)}, /* DSIPORTC_LANE4Y */
136 {RFBI_HSYNC0, (M4)}, /* KBD_COL5 */
137 {RFBI_TE_VSYNC0, (PTD | M6)}, /* GPIO6_161 */
138 {RFBI_RE, (M4)}, /* KBD_COL4 */
139 {RFBI_A0, (PTD | IEN | M6)}, /* GPIO6_165 */
140 {RFBI_DATA8, (M4)}, /* KBD_COL3 */
141 {RFBI_DATA9, (PTD | M6)}, /* GPIO6_175 */
142 {RFBI_DATA10, (PTD | M6)}, /* GPIO6_176 */
143 {RFBI_DATA11, (PTD | M6)}, /* GPIO6_177 */
144 {RFBI_DATA12, (PTD | M6)}, /* GPIO6_178 */
145 {RFBI_DATA13, (PTU | IEN | M6)}, /* GPIO6_179 */
146 {RFBI_DATA14, (M4)}, /* KBD_COL7 */
147 {RFBI_DATA15, (M4)}, /* KBD_COL6 */
148 {GPIO6_182, (M6)}, /* GPIO6_182 */
149 {GPIO6_183, (PTD | M6)}, /* GPIO6_183 */
150 {GPIO6_184, (M4)}, /* KBD_COL2 */
151 {GPIO6_185, (PTD | IEN | M6)}, /* GPIO6_185 */
152 {GPIO6_186, (PTD | M6)}, /* GPIO6_186 */
153 {GPIO6_187, (PTU | IEN | M4)}, /* KBD_ROW2 */
154 {RFBI_DATA0, (PTD | M6)}, /* GPIO6_166 */
155 {RFBI_DATA1, (PTD | M6)}, /* GPIO6_167 */
156 {RFBI_DATA2, (PTD | M6)}, /* GPIO6_168 */
157 {RFBI_DATA3, (PTD | IEN | M6)}, /* GPIO6_169 */
158 {RFBI_DATA4, (IEN | M6)}, /* GPIO6_170 */
159 {RFBI_DATA5, (IEN | M6)}, /* GPIO6_171 */
160 {RFBI_DATA6, (PTD | M6)}, /* GPIO6_172 */
161 {RFBI_DATA7, (PTD | M6)}, /* GPIO6_173 */
162 {RFBI_CS0, (PTD | IEN | M6)}, /* GPIO6_163 */
163 {RFBI_WE, (PTD | M6)}, /* GPIO6_162 */
164 {MCSPI2_CS0, (M0)}, /* MCSPI2_CS0 */
165 {MCSPI2_CLK, (IEN | M0)}, /* MCSPI2_CLK */
166 {MCSPI2_SIMO, (IEN | M0)}, /* MCSPI2_SIMO*/
167 {MCSPI2_SOMI, (PTU | IEN | M0)}, /* MCSPI2_SOMI*/
168 {I2C4_SCL, (IEN | M0)}, /* I2C4_SCL */
169 {I2C4_SDA, (IEN | M0)}, /* I2C4_SDA */
170 {HDMI_CEC, (IEN | M0)}, /* HDMI_CEC */
171 {HDMI_HPD, (PTD | IEN | M0)}, /* HDMI_HPD */
172 {HDMI_DDC_SCL, (IEN | M0)}, /* HDMI_DDC_SCL */
173 {HDMI_DDC_SDA, (IEN | M0)}, /* HDMI_DDC_SDA */
174 {CSIPORTA_LANE0X, (IEN | M0)}, /* CSIPORTA_LANE0X */
175 {CSIPORTA_LANE0Y, (IEN | M0)}, /* CSIPORTA_LANE0Y */
176 {CSIPORTA_LANE1Y, (IEN | M0)}, /* CSIPORTA_LANE1Y */
177 {CSIPORTA_LANE1X, (IEN | M0)}, /* CSIPORTA_LANE1X */
178 {CSIPORTA_LANE2Y, (IEN | M0)}, /* CSIPORTA_LANE2Y */
179 {CSIPORTA_LANE2X, (IEN | M0)}, /* CSIPORTA_LANE2X */
180 {CSIPORTA_LANE3X, (IEN | M0)}, /* CSIPORTA_LANE3X */
181 {CSIPORTA_LANE3Y, (IEN | M0)}, /* CSIPORTA_LANE3Y */
182 {CSIPORTA_LANE4X, (IEN | M0)}, /* CSIPORTA_LANE4X */
183 {CSIPORTA_LANE4Y, (IEN | M0)}, /* CSIPORTA_LANE4Y */
184 {CSIPORTB_LANE0X, (IEN | M0)}, /* CSIPORTB_LANE0X */
185 {CSIPORTB_LANE0Y, (IEN | M0)}, /* CSIPORTB_LANE0Y */
186 {CSIPORTB_LANE1Y, (IEN | M0)}, /* CSIPORTB_LANE1Y */
187 {CSIPORTB_LANE1X, (IEN | M0)}, /* CSIPORTB_LANE1X */
188 {CSIPORTB_LANE2Y, (IEN | M0)}, /* CSIPORTB_LANE2Y */
189 {CSIPORTB_LANE2X, (IEN | M0)}, /* CSIPORTB_LANE2X */
190 {CSIPORTC_LANE0Y, (IEN | M0)}, /* CSIPORTC_LANE0Y */
191 {CSIPORTC_LANE0X, (IEN | M0)}, /* CSIPORTC_LANE0X */
192 {CSIPORTC_LANE1Y, (IEN | M0)}, /* CSIPORTC_LANE1Y */
193 {CSIPORTC_LANE1X, (IEN | M0)}, /* CSIPORTC_LANE1X */
194 {CAM_SHUTTER, (M0)}, /* CAM_SHUTTER */
195 {CAM_STROBE, (M0)}, /* CAM_STROBE */
196 {CAM_GLOBALRESET, (IEN | M0)}, /* CAM_GLOBALRESET */
197 {TIMER11_PWM_EVT, (PTD | M6)}, /* GPIO8_227 */
198 {TIMER5_PWM_EVT, (PTD | M6)}, /* GPIO8_228 */
199 {TIMER6_PWM_EVT, (PTD | M6)}, /* GPIO8_229 */
200 {TIMER8_PWM_EVT, (PTU | M6)}, /* GPIO8_230 */
201 {I2C3_SCL, (IEN | M0)}, /* I2C3_SCL */
202 {I2C3_SDA, (IEN | M0)}, /* I2C3_SDA */
203 {GPIO8_233, (IEN | M2)}, /* TIMER8_PWM_EVT */
204 {ABE_CLKS, (IEN | M0)}, /* ABE_CLKS */
205 {ABEDMIC_DIN1, (IEN | M0)}, /* ABEDMIC_DIN1 */
206 {ABEDMIC_DIN2, (IEN | M0)}, /* ABEDMIC_DIN2 */
207 {ABEDMIC_DIN3, (IEN | M0)}, /* ABEDMIC_DIN3 */
208 {ABEDMIC_CLK1, (M0)}, /* ABEDMIC_CLK1 */
209 {ABEDMIC_CLK2, (IEN | M1)}, /* ABEMCBSP1_FSX */
210 {ABEDMIC_CLK3, (M1)}, /* ABEMCBSP1_DX */
211 {ABESLIMBUS1_CLOCK, (IEN | M1)}, /* ABEMCBSP1_CLKX */
212 {ABESLIMBUS1_DATA, (IEN | M1)}, /* ABEMCBSP1_DR */
213 {ABEMCBSP2_DR, (IEN | M0)}, /* ABEMCBSP2_DR */
214 {ABEMCBSP2_DX, (M0)}, /* ABEMCBSP2_DX */
215 {ABEMCBSP2_FSX, (IEN | M0)}, /* ABEMCBSP2_FSX */
216 {ABEMCBSP2_CLKX, (IEN | M0)}, /* ABEMCBSP2_CLKX */
217 {ABEMCPDM_UL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_UL_DATA */
218 {ABEMCPDM_DL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_DL_DATA */
219 {ABEMCPDM_FRAME, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_FRAME */
220 {ABEMCPDM_LB_CLK, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_LB_CLK */
221 {WLSDIO_CLK, (PTU | IEN | M0)}, /* WLSDIO_CLK */
222 {WLSDIO_CMD, (PTU | IEN | M0)}, /* WLSDIO_CMD */
223 {WLSDIO_DATA0, (PTU | IEN | M0)}, /* WLSDIO_DATA0*/
224 {WLSDIO_DATA1, (PTU | IEN | M0)}, /* WLSDIO_DATA1*/
225 {WLSDIO_DATA2, (PTU | IEN | M0)}, /* WLSDIO_DATA2*/
226 {WLSDIO_DATA3, (PTU | IEN | M0)}, /* WLSDIO_DATA3*/
227 {UART5_RX, (PTU | IEN | M0)}, /* UART5_RX */
228 {UART5_TX, (M0)}, /* UART5_TX */
229 {UART5_CTS, (PTU | IEN | M0)}, /* UART5_CTS */
230 {UART5_RTS, (M0)}, /* UART5_RTS */
231 {I2C2_SCL, (IEN | M0)}, /* I2C2_SCL */
232 {I2C2_SDA, (IEN | M0)}, /* I2C2_SDA */
233 {MCSPI1_CLK, (M6)}, /* GPIO5_140 */
234 {MCSPI1_SOMI, (IEN | M6)}, /* GPIO5_141 */
235 {MCSPI1_SIMO, (PTD | M6)}, /* GPIO5_142 */
236 {MCSPI1_CS0, (PTD | M6)}, /* GPIO5_143 */
237 {MCSPI1_CS1, (PTD | IEN | M6)}, /* GPIO5_144 */
238 {I2C5_SCL, (IEN | M0)}, /* I2C5_SCL */
239 {I2C5_SDA, (IEN | M0)}, /* I2C5_SDA */
240 {PERSLIMBUS2_CLOCK, (PTD | M6)}, /* GPIO5_145 */
241 {PERSLIMBUS2_DATA, (PTD | IEN | M6)}, /* GPIO5_146 */
242 {UART6_TX, (PTU | IEN | M6)}, /* GPIO5_149 */
243 {UART6_RX, (PTU | IEN | M6)}, /* GPIO5_150 */
244 {UART6_CTS, (PTU | IEN | M6)}, /* GPIO5_151 */
245 {UART6_RTS, (PTU | M0)}, /* UART6_RTS */
246 {UART3_CTS_RCTX, (PTU | IEN | M6)}, /* GPIO5_153 */
247 {UART3_RTS_IRSD, (PTU | IEN | M1)}, /* HDQ_SIO */
248 {I2C1_PMIC_SCL, (PTU | IEN | M0)}, /* I2C1_PMIC_SCL */
249 {I2C1_PMIC_SDA, (PTU | IEN | M0)}, /* I2C1_PMIC_SDA */
250
251 };
252
253 const struct pad_conf_entry wkup_padconf_array_non_essential[] = {
254
255 /*
256 * This pad keeps C2C Module always enabled.
257 * Putting this in safe mode do not cause the issue.
258 * C2C driver could enable this mux setting if needed.
259 */
260 {LLIA_WAKEREQIN, (M7)}, /* SAFE MODE */
261 {LLIB_WAKEREQIN, (M7)}, /* SAFE MODE */
262 {DRM_EMU0, (PTU | IEN | M0)}, /* DRM_EMU0 */
263 {DRM_EMU1, (PTU | IEN | M0)}, /* DRM_EMU1 */
264 {JTAG_NTRST, (IEN | M0)}, /* JTAG_NTRST */
265 {JTAG_TCK, (IEN | M0)}, /* JTAG_TCK */
266 {JTAG_RTCK, (M0)}, /* JTAG_RTCK */
267 {JTAG_TMSC, (IEN | M0)}, /* JTAG_TMSC */
268 {JTAG_TDI, (IEN | M0)}, /* JTAG_TDI */
269 {JTAG_TDO, (M0)}, /* JTAG_TDO */
270 {FREF_CLK_IOREQ, (IEN | M0)}, /* FREF_CLK_IOREQ */
271 {FREF_CLK0_OUT, (M0)}, /* FREF_CLK0_OUT */
272 {FREF_CLK1_OUT, (M0)}, /* FREF_CLK1_OUT */
273 {FREF_CLK2_OUT, (M0)}, /* FREF_CLK2_OUT */
274 {FREF_CLK2_REQ, (PTU | IEN | M6)}, /* GPIO1_WK9 */
275 {FREF_CLK1_REQ, (PTD | IEN | M6)}, /* GPIO1_WK8 */
276 {SYS_NRESPWRON, (IEN | M0)}, /* SYS_NRESPWRON */
277 {SYS_NRESWARM, (PTU | IEN | M0)}, /* SYS_NRESWARM */
278 {SYS_PWR_REQ, (M0)}, /* SYS_PWR_REQ */
279 {SYS_NIRQ1, (PTU | IEN | M0)}, /* SYS_NIRQ1 */
280 {SYS_NIRQ2, (PTU | IEN | M0)}, /* SYS_NIRQ2 */
281 {SYS_BOOT0, (IEN | M0)}, /* SYS_BOOT0 */
282 {SYS_BOOT1, (IEN | M0)}, /* SYS_BOOT1 */
283 {SYS_BOOT2, (IEN | M0)}, /* SYS_BOOT2 */
284 {SYS_BOOT3, (IEN | M0)}, /* SYS_BOOT3 */
285 {SYS_BOOT4, (IEN | M0)}, /* SYS_BOOT4 */
286 {SYS_BOOT5, (IEN | M0)}, /* SYS_BOOT5 */
287
288 };
289
290 #endif /* _EVM4430_MUX_DATA_H */