2 * Copyright (C) Freescale Semiconductor, Inc. 2006.
3 * Author: Jason Jin<Jason.jin@freescale.com>
4 * Zhang Wei<wei.zhang@freescale.com>
6 * SPDX-License-Identifier: GPL-2.0+
8 * with the reference on libata and ahci drvier in kernel
14 #include <asm/processor.h>
15 #include <asm/errno.h>
20 #include <linux/ctype.h>
23 static int ata_io_flush(u8 port
);
25 struct ahci_probe_ent
*probe_ent
= NULL
;
26 u16
*ataid
[AHCI_MAX_PORTS
];
28 #define writel_with_flush(a,b) do { writel(a,b); readl(b); } while (0)
31 * Some controllers limit number of blocks they can read/write at once.
32 * Contemporary SSD devices work much faster if the read/write size is aligned
33 * to a power of 2. Let's set default to 128 and allowing to be overwritten if
36 #ifndef MAX_SATA_BLOCKS_READ_WRITE
37 #define MAX_SATA_BLOCKS_READ_WRITE 0x80
40 /* Maximum timeouts for each event */
41 #define WAIT_MS_SPINUP 20000
42 #define WAIT_MS_DATAIO 5000
43 #define WAIT_MS_FLUSH 5000
44 #define WAIT_MS_LINKUP 4
46 static inline u32
ahci_port_base(u32 base
, u32 port
)
48 return base
+ 0x100 + (port
* 0x80);
52 static void ahci_setup_port(struct ahci_ioports
*port
, unsigned long base
,
53 unsigned int port_idx
)
55 base
= ahci_port_base(base
, port_idx
);
57 port
->cmd_addr
= base
;
58 port
->scr_addr
= base
+ PORT_SCR
;
62 #define msleep(a) udelay(a * 1000)
64 static void ahci_dcache_flush_range(unsigned begin
, unsigned len
)
66 const unsigned long start
= begin
;
67 const unsigned long end
= start
+ len
;
69 debug("%s: flush dcache: [%#lx, %#lx)\n", __func__
, start
, end
);
70 flush_dcache_range(start
, end
);
74 * SATA controller DMAs to physical RAM. Ensure data from the
75 * controller is invalidated from dcache; next access comes from
78 static void ahci_dcache_invalidate_range(unsigned begin
, unsigned len
)
80 const unsigned long start
= begin
;
81 const unsigned long end
= start
+ len
;
83 debug("%s: invalidate dcache: [%#lx, %#lx)\n", __func__
, start
, end
);
84 invalidate_dcache_range(start
, end
);
88 * Ensure data for SATA controller is flushed out of dcache and
89 * written to physical memory.
91 static void ahci_dcache_flush_sata_cmd(struct ahci_ioports
*pp
)
93 ahci_dcache_flush_range((unsigned long)pp
->cmd_slot
,
94 AHCI_PORT_PRIV_DMA_SZ
);
97 static int waiting_for_cmd_completed(volatile u8
*offset
,
104 for (i
= 0; ((status
= readl(offset
)) & sign
) && i
< timeout_msec
; i
++)
107 return (i
< timeout_msec
) ? 0 : -1;
110 int __weak
ahci_link_up(struct ahci_probe_ent
*probe_ent
, u8 port
)
114 u8
*port_mmio
= (u8
*)probe_ent
->port
[port
].port_mmio
;
117 * Bring up SATA link.
118 * SATA link bringup time is usually less than 1 ms; only very
119 * rarely has it taken between 1-2 ms. Never seen it above 2 ms.
121 while (j
< WAIT_MS_LINKUP
) {
122 tmp
= readl(port_mmio
+ PORT_SCR_STAT
);
123 tmp
&= PORT_SCR_STAT_DET_MASK
;
124 if (tmp
== PORT_SCR_STAT_DET_PHYRDY
)
132 static int ahci_host_init(struct ahci_probe_ent
*probe_ent
)
134 #ifndef CONFIG_SCSI_AHCI_PLAT
135 pci_dev_t pdev
= probe_ent
->dev
;
137 unsigned short vendor
;
139 volatile u8
*mmio
= (volatile u8
*)probe_ent
->mmio_base
;
140 u32 tmp
, cap_save
, cmd
;
142 volatile u8
*port_mmio
;
145 debug("ahci_host_init: start\n");
147 cap_save
= readl(mmio
+ HOST_CAP
);
148 cap_save
&= ((1 << 28) | (1 << 17));
149 cap_save
|= (1 << 27); /* Staggered Spin-up. Not needed. */
151 /* global controller reset */
152 tmp
= readl(mmio
+ HOST_CTL
);
153 if ((tmp
& HOST_RESET
) == 0)
154 writel_with_flush(tmp
| HOST_RESET
, mmio
+ HOST_CTL
);
156 /* reset must complete within 1 second, or
157 * the hardware should be considered fried.
162 tmp
= readl(mmio
+ HOST_CTL
);
164 debug("controller reset failed (0x%x)\n", tmp
);
167 } while (tmp
& HOST_RESET
);
169 writel_with_flush(HOST_AHCI_EN
, mmio
+ HOST_CTL
);
170 writel(cap_save
, mmio
+ HOST_CAP
);
171 writel_with_flush(0xf, mmio
+ HOST_PORTS_IMPL
);
173 #ifndef CONFIG_SCSI_AHCI_PLAT
174 pci_read_config_word(pdev
, PCI_VENDOR_ID
, &vendor
);
176 if (vendor
== PCI_VENDOR_ID_INTEL
) {
178 pci_read_config_word(pdev
, 0x92, &tmp16
);
180 pci_write_config_word(pdev
, 0x92, tmp16
);
183 probe_ent
->cap
= readl(mmio
+ HOST_CAP
);
184 probe_ent
->port_map
= readl(mmio
+ HOST_PORTS_IMPL
);
185 port_map
= probe_ent
->port_map
;
186 probe_ent
->n_ports
= (probe_ent
->cap
& 0x1f) + 1;
188 debug("cap 0x%x port_map 0x%x n_ports %d\n",
189 probe_ent
->cap
, probe_ent
->port_map
, probe_ent
->n_ports
);
191 if (probe_ent
->n_ports
> CONFIG_SYS_SCSI_MAX_SCSI_ID
)
192 probe_ent
->n_ports
= CONFIG_SYS_SCSI_MAX_SCSI_ID
;
194 for (i
= 0; i
< probe_ent
->n_ports
; i
++) {
195 if (!(port_map
& (1 << i
)))
197 probe_ent
->port
[i
].port_mmio
= ahci_port_base((u32
) mmio
, i
);
198 port_mmio
= (u8
*) probe_ent
->port
[i
].port_mmio
;
199 ahci_setup_port(&probe_ent
->port
[i
], (unsigned long)mmio
, i
);
201 /* make sure port is not active */
202 tmp
= readl(port_mmio
+ PORT_CMD
);
203 if (tmp
& (PORT_CMD_LIST_ON
| PORT_CMD_FIS_ON
|
204 PORT_CMD_FIS_RX
| PORT_CMD_START
)) {
205 debug("Port %d is active. Deactivating.\n", i
);
206 tmp
&= ~(PORT_CMD_LIST_ON
| PORT_CMD_FIS_ON
|
207 PORT_CMD_FIS_RX
| PORT_CMD_START
);
208 writel_with_flush(tmp
, port_mmio
+ PORT_CMD
);
210 /* spec says 500 msecs for each bit, so
211 * this is slightly incorrect.
216 /* Add the spinup command to whatever mode bits may
217 * already be on in the command register.
219 cmd
= readl(port_mmio
+ PORT_CMD
);
220 cmd
|= PORT_CMD_FIS_RX
;
221 cmd
|= PORT_CMD_SPIN_UP
;
222 writel_with_flush(cmd
, port_mmio
+ PORT_CMD
);
224 /* Bring up SATA link. */
225 ret
= ahci_link_up(probe_ent
, i
);
227 printf("SATA link %d timeout.\n", i
);
230 debug("SATA link ok.\n");
233 /* Clear error status */
234 tmp
= readl(port_mmio
+ PORT_SCR_ERR
);
236 writel(tmp
, port_mmio
+ PORT_SCR_ERR
);
238 debug("Spinning up device on SATA port %d... ", i
);
241 while (j
< WAIT_MS_SPINUP
) {
242 tmp
= readl(port_mmio
+ PORT_TFDATA
);
243 if (!(tmp
& (ATA_BUSY
| ATA_DRQ
)))
246 tmp
= readl(port_mmio
+ PORT_SCR_STAT
);
247 tmp
&= PORT_SCR_STAT_DET_MASK
;
248 if (tmp
== PORT_SCR_STAT_DET_PHYRDY
)
253 tmp
= readl(port_mmio
+ PORT_SCR_STAT
) & PORT_SCR_STAT_DET_MASK
;
254 if (tmp
== PORT_SCR_STAT_DET_COMINIT
) {
255 debug("SATA link %d down (COMINIT received), retrying...\n", i
);
260 printf("Target spinup took %d ms.\n", j
);
261 if (j
== WAIT_MS_SPINUP
)
266 tmp
= readl(port_mmio
+ PORT_SCR_ERR
);
267 debug("PORT_SCR_ERR 0x%x\n", tmp
);
268 writel(tmp
, port_mmio
+ PORT_SCR_ERR
);
270 /* ack any pending irq events for this port */
271 tmp
= readl(port_mmio
+ PORT_IRQ_STAT
);
272 debug("PORT_IRQ_STAT 0x%x\n", tmp
);
274 writel(tmp
, port_mmio
+ PORT_IRQ_STAT
);
276 writel(1 << i
, mmio
+ HOST_IRQ_STAT
);
278 /* set irq mask (enables interrupts) */
279 writel(DEF_PORT_IRQ
, port_mmio
+ PORT_IRQ_MASK
);
281 /* register linkup ports */
282 tmp
= readl(port_mmio
+ PORT_SCR_STAT
);
283 debug("SATA port %d status: 0x%x\n", i
, tmp
);
284 if ((tmp
& PORT_SCR_STAT_DET_MASK
) == PORT_SCR_STAT_DET_PHYRDY
)
285 probe_ent
->link_port_map
|= (0x01 << i
);
288 tmp
= readl(mmio
+ HOST_CTL
);
289 debug("HOST_CTL 0x%x\n", tmp
);
290 writel(tmp
| HOST_IRQ_EN
, mmio
+ HOST_CTL
);
291 tmp
= readl(mmio
+ HOST_CTL
);
292 debug("HOST_CTL 0x%x\n", tmp
);
293 #ifndef CONFIG_SCSI_AHCI_PLAT
294 pci_read_config_word(pdev
, PCI_COMMAND
, &tmp16
);
295 tmp
|= PCI_COMMAND_MASTER
;
296 pci_write_config_word(pdev
, PCI_COMMAND
, tmp16
);
302 static void ahci_print_info(struct ahci_probe_ent
*probe_ent
)
304 #ifndef CONFIG_SCSI_AHCI_PLAT
305 pci_dev_t pdev
= probe_ent
->dev
;
308 volatile u8
*mmio
= (volatile u8
*)probe_ent
->mmio_base
;
309 u32 vers
, cap
, cap2
, impl
, speed
;
313 vers
= readl(mmio
+ HOST_VERSION
);
314 cap
= probe_ent
->cap
;
315 cap2
= readl(mmio
+ HOST_CAP2
);
316 impl
= probe_ent
->port_map
;
318 speed
= (cap
>> 20) & 0xf;
328 #ifdef CONFIG_SCSI_AHCI_PLAT
331 pci_read_config_word(pdev
, 0x0a, &cc
);
334 else if (cc
== 0x0106)
336 else if (cc
== 0x0104)
341 printf("AHCI %02x%02x.%02x%02x "
342 "%u slots %u ports %s Gbps 0x%x impl %s mode\n",
347 ((cap
>> 8) & 0x1f) + 1, (cap
& 0x1f) + 1, speed_s
, impl
, scc_s
);
353 cap
& (1 << 31) ? "64bit " : "",
354 cap
& (1 << 30) ? "ncq " : "",
355 cap
& (1 << 28) ? "ilck " : "",
356 cap
& (1 << 27) ? "stag " : "",
357 cap
& (1 << 26) ? "pm " : "",
358 cap
& (1 << 25) ? "led " : "",
359 cap
& (1 << 24) ? "clo " : "",
360 cap
& (1 << 19) ? "nz " : "",
361 cap
& (1 << 18) ? "only " : "",
362 cap
& (1 << 17) ? "pmp " : "",
363 cap
& (1 << 16) ? "fbss " : "",
364 cap
& (1 << 15) ? "pio " : "",
365 cap
& (1 << 14) ? "slum " : "",
366 cap
& (1 << 13) ? "part " : "",
367 cap
& (1 << 7) ? "ccc " : "",
368 cap
& (1 << 6) ? "ems " : "",
369 cap
& (1 << 5) ? "sxs " : "",
370 cap2
& (1 << 2) ? "apst " : "",
371 cap2
& (1 << 1) ? "nvmp " : "",
372 cap2
& (1 << 0) ? "boh " : "");
375 #ifndef CONFIG_SCSI_AHCI_PLAT
376 static int ahci_init_one(pci_dev_t pdev
)
381 probe_ent
= malloc(sizeof(struct ahci_probe_ent
));
383 printf("%s: No memory for probe_ent\n", __func__
);
387 memset(probe_ent
, 0, sizeof(struct ahci_probe_ent
));
388 probe_ent
->dev
= pdev
;
390 probe_ent
->host_flags
= ATA_FLAG_SATA
395 probe_ent
->pio_mask
= 0x1f;
396 probe_ent
->udma_mask
= 0x7f; /*Fixme,assume to support UDMA6 */
398 pci_read_config_dword(pdev
, PCI_BASE_ADDRESS_5
, &probe_ent
->mmio_base
);
399 debug("ahci mmio_base=0x%08x\n", probe_ent
->mmio_base
);
402 * JMicron-specific fixup:
403 * make sure we're in AHCI mode
405 pci_read_config_word(pdev
, PCI_VENDOR_ID
, &vendor
);
406 if (vendor
== 0x197b)
407 pci_write_config_byte(pdev
, 0x41, 0xa1);
409 /* initialize adapter */
410 rc
= ahci_host_init(probe_ent
);
414 ahci_print_info(probe_ent
);
423 #define MAX_DATA_BYTE_COUNT (4*1024*1024)
425 static int ahci_fill_sg(u8 port
, unsigned char *buf
, int buf_len
)
427 struct ahci_ioports
*pp
= &(probe_ent
->port
[port
]);
428 struct ahci_sg
*ahci_sg
= pp
->cmd_tbl_sg
;
432 sg_count
= ((buf_len
- 1) / MAX_DATA_BYTE_COUNT
) + 1;
433 if (sg_count
> AHCI_MAX_SG
) {
434 printf("Error:Too much sg!\n");
438 for (i
= 0; i
< sg_count
; i
++) {
440 cpu_to_le32((u32
) buf
+ i
* MAX_DATA_BYTE_COUNT
);
441 ahci_sg
->addr_hi
= 0;
442 ahci_sg
->flags_size
= cpu_to_le32(0x3fffff &
443 (buf_len
< MAX_DATA_BYTE_COUNT
445 : (MAX_DATA_BYTE_COUNT
- 1)));
447 buf_len
-= MAX_DATA_BYTE_COUNT
;
454 static void ahci_fill_cmd_slot(struct ahci_ioports
*pp
, u32 opts
)
456 pp
->cmd_slot
->opts
= cpu_to_le32(opts
);
457 pp
->cmd_slot
->status
= 0;
458 pp
->cmd_slot
->tbl_addr
= cpu_to_le32(pp
->cmd_tbl
& 0xffffffff);
459 pp
->cmd_slot
->tbl_addr_hi
= 0;
463 #ifdef CONFIG_AHCI_SETFEATURES_XFER
464 static void ahci_set_feature(u8 port
)
466 struct ahci_ioports
*pp
= &(probe_ent
->port
[port
]);
467 volatile u8
*port_mmio
= (volatile u8
*)pp
->port_mmio
;
468 u32 cmd_fis_len
= 5; /* five dwords */
472 memset(fis
, 0, sizeof(fis
));
475 fis
[2] = ATA_CMD_SET_FEATURES
;
476 fis
[3] = SETFEATURES_XFER
;
477 fis
[12] = __ilog2(probe_ent
->udma_mask
+ 1) + 0x40 - 0x01;
479 memcpy((unsigned char *)pp
->cmd_tbl
, fis
, sizeof(fis
));
480 ahci_fill_cmd_slot(pp
, cmd_fis_len
);
481 ahci_dcache_flush_sata_cmd(pp
);
482 writel(1, port_mmio
+ PORT_CMD_ISSUE
);
483 readl(port_mmio
+ PORT_CMD_ISSUE
);
485 if (waiting_for_cmd_completed(port_mmio
+ PORT_CMD_ISSUE
,
486 WAIT_MS_DATAIO
, 0x1)) {
487 printf("set feature error on port %d!\n", port
);
493 static int ahci_port_start(u8 port
)
495 struct ahci_ioports
*pp
= &(probe_ent
->port
[port
]);
496 volatile u8
*port_mmio
= (volatile u8
*)pp
->port_mmio
;
500 debug("Enter start port: %d\n", port
);
501 port_status
= readl(port_mmio
+ PORT_SCR_STAT
);
502 debug("Port %d status: %x\n", port
, port_status
);
503 if ((port_status
& 0xf) != 0x03) {
504 printf("No Link on this port!\n");
508 mem
= (u32
) malloc(AHCI_PORT_PRIV_DMA_SZ
+ 2048);
511 printf("%s: No mem for table!\n", __func__
);
515 mem
= (mem
+ 0x800) & (~0x7ff); /* Aligned to 2048-bytes */
516 memset((u8
*) mem
, 0, AHCI_PORT_PRIV_DMA_SZ
);
519 * First item in chunk of DMA memory: 32-slot command table,
520 * 32 bytes each in size
523 (struct ahci_cmd_hdr
*)(uintptr_t)virt_to_phys((void *)mem
);
524 debug("cmd_slot = 0x%x\n", (unsigned)pp
->cmd_slot
);
525 mem
+= (AHCI_CMD_SLOT_SZ
+ 224);
528 * Second item: Received-FIS area
530 pp
->rx_fis
= virt_to_phys((void *)mem
);
531 mem
+= AHCI_RX_FIS_SZ
;
534 * Third item: data area for storing a single command
535 * and its scatter-gather table
537 pp
->cmd_tbl
= virt_to_phys((void *)mem
);
538 debug("cmd_tbl_dma = 0x%x\n", pp
->cmd_tbl
);
540 mem
+= AHCI_CMD_TBL_HDR
;
542 (struct ahci_sg
*)(uintptr_t)virt_to_phys((void *)mem
);
544 writel_with_flush((u32
) pp
->cmd_slot
, port_mmio
+ PORT_LST_ADDR
);
546 writel_with_flush(pp
->rx_fis
, port_mmio
+ PORT_FIS_ADDR
);
548 writel_with_flush(PORT_CMD_ICC_ACTIVE
| PORT_CMD_FIS_RX
|
549 PORT_CMD_POWER_ON
| PORT_CMD_SPIN_UP
|
550 PORT_CMD_START
, port_mmio
+ PORT_CMD
);
552 debug("Exit start port %d\n", port
);
558 static int ahci_device_data_io(u8 port
, u8
*fis
, int fis_len
, u8
*buf
,
559 int buf_len
, u8 is_write
)
562 struct ahci_ioports
*pp
= &(probe_ent
->port
[port
]);
563 volatile u8
*port_mmio
= (volatile u8
*)pp
->port_mmio
;
568 debug("Enter %s: for port %d\n", __func__
, port
);
570 if (port
> probe_ent
->n_ports
) {
571 printf("Invalid port number %d\n", port
);
575 port_status
= readl(port_mmio
+ PORT_SCR_STAT
);
576 if ((port_status
& 0xf) != 0x03) {
577 debug("No Link on port %d!\n", port
);
581 memcpy((unsigned char *)pp
->cmd_tbl
, fis
, fis_len
);
583 sg_count
= ahci_fill_sg(port
, buf
, buf_len
);
584 opts
= (fis_len
>> 2) | (sg_count
<< 16) | (is_write
<< 6);
585 ahci_fill_cmd_slot(pp
, opts
);
587 ahci_dcache_flush_sata_cmd(pp
);
588 ahci_dcache_flush_range((unsigned)buf
, (unsigned)buf_len
);
590 writel_with_flush(1, port_mmio
+ PORT_CMD_ISSUE
);
592 if (waiting_for_cmd_completed(port_mmio
+ PORT_CMD_ISSUE
,
593 WAIT_MS_DATAIO
, 0x1)) {
594 printf("timeout exit!\n");
598 ahci_dcache_invalidate_range((unsigned)buf
, (unsigned)buf_len
);
599 debug("%s: %d byte transferred.\n", __func__
, pp
->cmd_slot
->status
);
605 static char *ata_id_strcpy(u16
*target
, u16
*src
, int len
)
608 for (i
= 0; i
< len
/ 2; i
++)
609 target
[i
] = swab16(src
[i
]);
610 return (char *)target
;
614 * SCSI INQUIRY command operation.
616 static int ata_scsiop_inquiry(ccb
*pccb
)
618 static const u8 hdr
[] = {
621 0x5, /* claim SPC-3 version compatibility */
626 ALLOC_CACHE_ALIGN_BUFFER(u16
, tmpid
, ATA_ID_WORDS
);
629 /* Clean ccb data buffer */
630 memset(pccb
->pdata
, 0, pccb
->datalen
);
632 memcpy(pccb
->pdata
, hdr
, sizeof(hdr
));
634 if (pccb
->datalen
<= 35)
637 memset(fis
, 0, sizeof(fis
));
638 /* Construct the FIS */
639 fis
[0] = 0x27; /* Host to device FIS. */
640 fis
[1] = 1 << 7; /* Command FIS. */
641 fis
[2] = ATA_CMD_ID_ATA
; /* Command byte. */
643 /* Read id from sata */
646 if (ahci_device_data_io(port
, (u8
*) &fis
, sizeof(fis
), (u8
*)tmpid
,
647 ATA_ID_WORDS
* 2, 0)) {
648 debug("scsi_ahci: SCSI inquiry command failure.\n");
655 ata_swap_buf_le16(tmpid
, ATA_ID_WORDS
);
657 memcpy(&pccb
->pdata
[8], "ATA ", 8);
658 ata_id_strcpy((u16
*) &pccb
->pdata
[16], &tmpid
[ATA_ID_PROD
], 16);
659 ata_id_strcpy((u16
*) &pccb
->pdata
[32], &tmpid
[ATA_ID_FW_REV
], 4);
669 * SCSI READ10/WRITE10 command operation.
671 static int ata_scsiop_read_write(ccb
*pccb
, u8 is_write
)
676 u8
*user_buffer
= pccb
->pdata
;
677 u32 user_buffer_size
= pccb
->datalen
;
679 /* Retrieve the base LBA number from the ccb structure. */
680 memcpy(&lba
, pccb
->cmd
+ 2, sizeof(lba
));
681 lba
= be32_to_cpu(lba
);
684 * And the number of blocks.
686 * For 10-byte and 16-byte SCSI R/W commands, transfer
687 * length 0 means transfer 0 block of data.
688 * However, for ATA R/W commands, sector count 0 means
689 * 256 or 65536 sectors, not 0 sectors as in SCSI.
691 * WARNING: one or two older ATA drives treat 0 as 0...
693 blocks
= (((u16
)pccb
->cmd
[7]) << 8) | ((u16
) pccb
->cmd
[8]);
695 debug("scsi_ahci: %s %d blocks starting from lba 0x%x\n",
696 is_write
? "write" : "read", (unsigned)lba
, blocks
);
699 memset(fis
, 0, sizeof(fis
));
700 fis
[0] = 0x27; /* Host to device FIS. */
701 fis
[1] = 1 << 7; /* Command FIS. */
702 /* Command byte (read/write). */
703 fis
[2] = is_write
? ATA_CMD_WRITE_EXT
: ATA_CMD_READ_EXT
;
706 u16 now_blocks
; /* number of blocks per iteration */
707 u32 transfer_size
; /* number of bytes per iteration */
709 now_blocks
= min(MAX_SATA_BLOCKS_READ_WRITE
, blocks
);
711 transfer_size
= ATA_SECT_SIZE
* now_blocks
;
712 if (transfer_size
> user_buffer_size
) {
713 printf("scsi_ahci: Error: buffer too small.\n");
717 /* LBA48 SATA command but only use 32bit address range within
718 * that. The next smaller command range (28bit) is too small.
720 fis
[4] = (lba
>> 0) & 0xff;
721 fis
[5] = (lba
>> 8) & 0xff;
722 fis
[6] = (lba
>> 16) & 0xff;
723 fis
[7] = 1 << 6; /* device reg: set LBA mode */
724 fis
[8] = ((lba
>> 24) & 0xff);
725 fis
[3] = 0xe0; /* features */
727 /* Block (sector) count */
728 fis
[12] = (now_blocks
>> 0) & 0xff;
729 fis
[13] = (now_blocks
>> 8) & 0xff;
731 /* Read/Write from ahci */
732 if (ahci_device_data_io(pccb
->target
, (u8
*) &fis
, sizeof(fis
),
733 user_buffer
, user_buffer_size
,
735 debug("scsi_ahci: SCSI %s10 command failure.\n",
736 is_write
? "WRITE" : "READ");
740 /* If this transaction is a write, do a following flush.
741 * Writes in u-boot are so rare, and the logic to know when is
742 * the last write and do a flush only there is sufficiently
743 * difficult. Just do a flush after every write. This incurs,
744 * usually, one extra flush when the rare writes do happen.
747 if (-EIO
== ata_io_flush(pccb
->target
))
750 user_buffer
+= transfer_size
;
751 user_buffer_size
-= transfer_size
;
752 blocks
-= now_blocks
;
761 * SCSI READ CAPACITY10 command operation.
763 static int ata_scsiop_read_capacity10(ccb
*pccb
)
769 if (!ataid
[pccb
->target
]) {
770 printf("scsi_ahci: SCSI READ CAPACITY10 command failure. "
772 "\tPlease run SCSI commmand INQUIRY firstly!\n");
776 cap64
= ata_id_n_sectors(ataid
[pccb
->target
]);
777 if (cap64
> 0x100000000ULL
)
780 cap
= cpu_to_be32(cap64
);
781 memcpy(pccb
->pdata
, &cap
, sizeof(cap
));
783 block_size
= cpu_to_be32((u32
)512);
784 memcpy(&pccb
->pdata
[4], &block_size
, 4);
791 * SCSI READ CAPACITY16 command operation.
793 static int ata_scsiop_read_capacity16(ccb
*pccb
)
798 if (!ataid
[pccb
->target
]) {
799 printf("scsi_ahci: SCSI READ CAPACITY16 command failure. "
801 "\tPlease run SCSI commmand INQUIRY firstly!\n");
805 cap
= ata_id_n_sectors(ataid
[pccb
->target
]);
806 cap
= cpu_to_be64(cap
);
807 memcpy(pccb
->pdata
, &cap
, sizeof(cap
));
809 block_size
= cpu_to_be64((u64
)512);
810 memcpy(&pccb
->pdata
[8], &block_size
, 8);
817 * SCSI TEST UNIT READY command operation.
819 static int ata_scsiop_test_unit_ready(ccb
*pccb
)
821 return (ataid
[pccb
->target
]) ? 0 : -EPERM
;
825 int scsi_exec(ccb
*pccb
)
829 switch (pccb
->cmd
[0]) {
831 ret
= ata_scsiop_read_write(pccb
, 0);
834 ret
= ata_scsiop_read_write(pccb
, 1);
836 case SCSI_RD_CAPAC10
:
837 ret
= ata_scsiop_read_capacity10(pccb
);
839 case SCSI_RD_CAPAC16
:
840 ret
= ata_scsiop_read_capacity16(pccb
);
843 ret
= ata_scsiop_test_unit_ready(pccb
);
846 ret
= ata_scsiop_inquiry(pccb
);
849 printf("Unsupport SCSI command 0x%02x\n", pccb
->cmd
[0]);
854 debug("SCSI command 0x%02x ret errno %d\n", pccb
->cmd
[0], ret
);
862 void scsi_low_level_init(int busdevfunc
)
867 #ifndef CONFIG_SCSI_AHCI_PLAT
868 ahci_init_one(busdevfunc
);
871 linkmap
= probe_ent
->link_port_map
;
873 for (i
= 0; i
< CONFIG_SYS_SCSI_MAX_SCSI_ID
; i
++) {
874 if (((linkmap
>> i
) & 0x01)) {
875 if (ahci_port_start((u8
) i
)) {
876 printf("Can not start port %d\n", i
);
879 #ifdef CONFIG_AHCI_SETFEATURES_XFER
880 ahci_set_feature((u8
) i
);
886 #ifdef CONFIG_SCSI_AHCI_PLAT
887 int ahci_init(u32 base
)
892 probe_ent
= malloc(sizeof(struct ahci_probe_ent
));
894 printf("%s: No memory for probe_ent\n", __func__
);
898 memset(probe_ent
, 0, sizeof(struct ahci_probe_ent
));
900 probe_ent
->host_flags
= ATA_FLAG_SATA
905 probe_ent
->pio_mask
= 0x1f;
906 probe_ent
->udma_mask
= 0x7f; /*Fixme,assume to support UDMA6 */
908 probe_ent
->mmio_base
= base
;
910 /* initialize adapter */
911 rc
= ahci_host_init(probe_ent
);
915 ahci_print_info(probe_ent
);
917 linkmap
= probe_ent
->link_port_map
;
919 for (i
= 0; i
< CONFIG_SYS_SCSI_MAX_SCSI_ID
; i
++) {
920 if (((linkmap
>> i
) & 0x01)) {
921 if (ahci_port_start((u8
) i
)) {
922 printf("Can not start port %d\n", i
);
925 #ifdef CONFIG_AHCI_SETFEATURES_XFER
926 ahci_set_feature((u8
) i
);
936 * In the general case of generic rotating media it makes sense to have a
937 * flush capability. It probably even makes sense in the case of SSDs because
938 * one cannot always know for sure what kind of internal cache/flush mechanism
939 * is embodied therein. At first it was planned to invoke this after the last
940 * write to disk and before rebooting. In practice, knowing, a priori, which
941 * is the last write is difficult. Because writing to the disk in u-boot is
942 * very rare, this flush command will be invoked after every block write.
944 static int ata_io_flush(u8 port
)
947 struct ahci_ioports
*pp
= &(probe_ent
->port
[port
]);
948 volatile u8
*port_mmio
= (volatile u8
*)pp
->port_mmio
;
949 u32 cmd_fis_len
= 5; /* five dwords */
953 fis
[0] = 0x27; /* Host to device FIS. */
954 fis
[1] = 1 << 7; /* Command FIS. */
955 fis
[2] = ATA_CMD_FLUSH_EXT
;
957 memcpy((unsigned char *)pp
->cmd_tbl
, fis
, 20);
958 ahci_fill_cmd_slot(pp
, cmd_fis_len
);
959 writel_with_flush(1, port_mmio
+ PORT_CMD_ISSUE
);
961 if (waiting_for_cmd_completed(port_mmio
+ PORT_CMD_ISSUE
,
962 WAIT_MS_FLUSH
, 0x1)) {
963 debug("scsi_ahci: flush command timeout on port %d.\n", port
);
971 void scsi_bus_reset(void)
977 void scsi_print_error(ccb
* pccb
)
979 /*The ahci error info can be read in the ahci driver*/