]> git.ipfire.org Git - people/ms/u-boot.git/blob - drivers/block/ahci.c
Merge branch 'u-boot-sunxi/master' into 'u-boot-arm/master'
[people/ms/u-boot.git] / drivers / block / ahci.c
1 /*
2 * Copyright (C) Freescale Semiconductor, Inc. 2006.
3 * Author: Jason Jin<Jason.jin@freescale.com>
4 * Zhang Wei<wei.zhang@freescale.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 *
8 * with the reference on libata and ahci drvier in kernel
9 */
10 #include <common.h>
11
12 #include <command.h>
13 #include <pci.h>
14 #include <asm/processor.h>
15 #include <asm/errno.h>
16 #include <asm/io.h>
17 #include <malloc.h>
18 #include <scsi.h>
19 #include <libata.h>
20 #include <linux/ctype.h>
21 #include <ahci.h>
22
23 static int ata_io_flush(u8 port);
24
25 struct ahci_probe_ent *probe_ent = NULL;
26 u16 *ataid[AHCI_MAX_PORTS];
27
28 #define writel_with_flush(a,b) do { writel(a,b); readl(b); } while (0)
29
30 /*
31 * Some controllers limit number of blocks they can read/write at once.
32 * Contemporary SSD devices work much faster if the read/write size is aligned
33 * to a power of 2. Let's set default to 128 and allowing to be overwritten if
34 * needed.
35 */
36 #ifndef MAX_SATA_BLOCKS_READ_WRITE
37 #define MAX_SATA_BLOCKS_READ_WRITE 0x80
38 #endif
39
40 /* Maximum timeouts for each event */
41 #define WAIT_MS_SPINUP 20000
42 #define WAIT_MS_DATAIO 5000
43 #define WAIT_MS_FLUSH 5000
44 #define WAIT_MS_LINKUP 200
45
46 static inline u32 ahci_port_base(u32 base, u32 port)
47 {
48 return base + 0x100 + (port * 0x80);
49 }
50
51
52 static void ahci_setup_port(struct ahci_ioports *port, unsigned long base,
53 unsigned int port_idx)
54 {
55 base = ahci_port_base(base, port_idx);
56
57 port->cmd_addr = base;
58 port->scr_addr = base + PORT_SCR;
59 }
60
61
62 #define msleep(a) udelay(a * 1000)
63
64 static void ahci_dcache_flush_range(unsigned begin, unsigned len)
65 {
66 const unsigned long start = begin;
67 const unsigned long end = start + len;
68
69 debug("%s: flush dcache: [%#lx, %#lx)\n", __func__, start, end);
70 flush_dcache_range(start, end);
71 }
72
73 /*
74 * SATA controller DMAs to physical RAM. Ensure data from the
75 * controller is invalidated from dcache; next access comes from
76 * physical RAM.
77 */
78 static void ahci_dcache_invalidate_range(unsigned begin, unsigned len)
79 {
80 const unsigned long start = begin;
81 const unsigned long end = start + len;
82
83 debug("%s: invalidate dcache: [%#lx, %#lx)\n", __func__, start, end);
84 invalidate_dcache_range(start, end);
85 }
86
87 /*
88 * Ensure data for SATA controller is flushed out of dcache and
89 * written to physical memory.
90 */
91 static void ahci_dcache_flush_sata_cmd(struct ahci_ioports *pp)
92 {
93 ahci_dcache_flush_range((unsigned long)pp->cmd_slot,
94 AHCI_PORT_PRIV_DMA_SZ);
95 }
96
97 static int waiting_for_cmd_completed(volatile u8 *offset,
98 int timeout_msec,
99 u32 sign)
100 {
101 int i;
102 u32 status;
103
104 for (i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++)
105 msleep(1);
106
107 return (i < timeout_msec) ? 0 : -1;
108 }
109
110 int __weak ahci_link_up(struct ahci_probe_ent *probe_ent, u8 port)
111 {
112 u32 tmp;
113 int j = 0;
114 u8 *port_mmio = (u8 *)probe_ent->port[port].port_mmio;
115
116 /*
117 * Bring up SATA link.
118 * SATA link bringup time is usually less than 1 ms; only very
119 * rarely has it taken between 1-2 ms. Never seen it above 2 ms.
120 */
121 while (j < WAIT_MS_LINKUP) {
122 tmp = readl(port_mmio + PORT_SCR_STAT);
123 tmp &= PORT_SCR_STAT_DET_MASK;
124 if (tmp == PORT_SCR_STAT_DET_PHYRDY)
125 return 0;
126 udelay(1000);
127 j++;
128 }
129 return 1;
130 }
131
132 static int ahci_host_init(struct ahci_probe_ent *probe_ent)
133 {
134 #ifndef CONFIG_SCSI_AHCI_PLAT
135 pci_dev_t pdev = probe_ent->dev;
136 u16 tmp16;
137 unsigned short vendor;
138 #endif
139 volatile u8 *mmio = (volatile u8 *)probe_ent->mmio_base;
140 u32 tmp, cap_save, cmd;
141 int i, j, ret;
142 volatile u8 *port_mmio;
143 u32 port_map;
144
145 debug("ahci_host_init: start\n");
146
147 cap_save = readl(mmio + HOST_CAP);
148 cap_save &= ((1 << 28) | (1 << 17));
149 cap_save |= (1 << 27); /* Staggered Spin-up. Not needed. */
150
151 /* global controller reset */
152 tmp = readl(mmio + HOST_CTL);
153 if ((tmp & HOST_RESET) == 0)
154 writel_with_flush(tmp | HOST_RESET, mmio + HOST_CTL);
155
156 /* reset must complete within 1 second, or
157 * the hardware should be considered fried.
158 */
159 i = 1000;
160 do {
161 udelay(1000);
162 tmp = readl(mmio + HOST_CTL);
163 if (!i--) {
164 debug("controller reset failed (0x%x)\n", tmp);
165 return -1;
166 }
167 } while (tmp & HOST_RESET);
168
169 writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL);
170 writel(cap_save, mmio + HOST_CAP);
171 writel_with_flush(0xf, mmio + HOST_PORTS_IMPL);
172
173 #ifndef CONFIG_SCSI_AHCI_PLAT
174 pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
175
176 if (vendor == PCI_VENDOR_ID_INTEL) {
177 u16 tmp16;
178 pci_read_config_word(pdev, 0x92, &tmp16);
179 tmp16 |= 0xf;
180 pci_write_config_word(pdev, 0x92, tmp16);
181 }
182 #endif
183 probe_ent->cap = readl(mmio + HOST_CAP);
184 probe_ent->port_map = readl(mmio + HOST_PORTS_IMPL);
185 port_map = probe_ent->port_map;
186 probe_ent->n_ports = (probe_ent->cap & 0x1f) + 1;
187
188 debug("cap 0x%x port_map 0x%x n_ports %d\n",
189 probe_ent->cap, probe_ent->port_map, probe_ent->n_ports);
190
191 if (probe_ent->n_ports > CONFIG_SYS_SCSI_MAX_SCSI_ID)
192 probe_ent->n_ports = CONFIG_SYS_SCSI_MAX_SCSI_ID;
193
194 for (i = 0; i < probe_ent->n_ports; i++) {
195 if (!(port_map & (1 << i)))
196 continue;
197 probe_ent->port[i].port_mmio = ahci_port_base((u32) mmio, i);
198 port_mmio = (u8 *) probe_ent->port[i].port_mmio;
199 ahci_setup_port(&probe_ent->port[i], (unsigned long)mmio, i);
200
201 /* make sure port is not active */
202 tmp = readl(port_mmio + PORT_CMD);
203 if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
204 PORT_CMD_FIS_RX | PORT_CMD_START)) {
205 debug("Port %d is active. Deactivating.\n", i);
206 tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
207 PORT_CMD_FIS_RX | PORT_CMD_START);
208 writel_with_flush(tmp, port_mmio + PORT_CMD);
209
210 /* spec says 500 msecs for each bit, so
211 * this is slightly incorrect.
212 */
213 msleep(500);
214 }
215
216 /* Add the spinup command to whatever mode bits may
217 * already be on in the command register.
218 */
219 cmd = readl(port_mmio + PORT_CMD);
220 cmd |= PORT_CMD_FIS_RX;
221 cmd |= PORT_CMD_SPIN_UP;
222 writel_with_flush(cmd, port_mmio + PORT_CMD);
223
224 /* Bring up SATA link. */
225 ret = ahci_link_up(probe_ent, i);
226 if (ret) {
227 printf("SATA link %d timeout.\n", i);
228 continue;
229 } else {
230 debug("SATA link ok.\n");
231 }
232
233 /* Clear error status */
234 tmp = readl(port_mmio + PORT_SCR_ERR);
235 if (tmp)
236 writel(tmp, port_mmio + PORT_SCR_ERR);
237
238 debug("Spinning up device on SATA port %d... ", i);
239
240 j = 0;
241 while (j < WAIT_MS_SPINUP) {
242 tmp = readl(port_mmio + PORT_TFDATA);
243 if (!(tmp & (ATA_BUSY | ATA_DRQ)))
244 break;
245 udelay(1000);
246 tmp = readl(port_mmio + PORT_SCR_STAT);
247 tmp &= PORT_SCR_STAT_DET_MASK;
248 if (tmp == PORT_SCR_STAT_DET_PHYRDY)
249 break;
250 j++;
251 }
252
253 tmp = readl(port_mmio + PORT_SCR_STAT) & PORT_SCR_STAT_DET_MASK;
254 if (tmp == PORT_SCR_STAT_DET_COMINIT) {
255 debug("SATA link %d down (COMINIT received), retrying...\n", i);
256 i--;
257 continue;
258 }
259
260 printf("Target spinup took %d ms.\n", j);
261 if (j == WAIT_MS_SPINUP)
262 debug("timeout.\n");
263 else
264 debug("ok.\n");
265
266 tmp = readl(port_mmio + PORT_SCR_ERR);
267 debug("PORT_SCR_ERR 0x%x\n", tmp);
268 writel(tmp, port_mmio + PORT_SCR_ERR);
269
270 /* ack any pending irq events for this port */
271 tmp = readl(port_mmio + PORT_IRQ_STAT);
272 debug("PORT_IRQ_STAT 0x%x\n", tmp);
273 if (tmp)
274 writel(tmp, port_mmio + PORT_IRQ_STAT);
275
276 writel(1 << i, mmio + HOST_IRQ_STAT);
277
278 /* set irq mask (enables interrupts) */
279 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
280
281 /* register linkup ports */
282 tmp = readl(port_mmio + PORT_SCR_STAT);
283 debug("SATA port %d status: 0x%x\n", i, tmp);
284 if ((tmp & PORT_SCR_STAT_DET_MASK) == PORT_SCR_STAT_DET_PHYRDY)
285 probe_ent->link_port_map |= (0x01 << i);
286 }
287
288 tmp = readl(mmio + HOST_CTL);
289 debug("HOST_CTL 0x%x\n", tmp);
290 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
291 tmp = readl(mmio + HOST_CTL);
292 debug("HOST_CTL 0x%x\n", tmp);
293 #ifndef CONFIG_SCSI_AHCI_PLAT
294 pci_read_config_word(pdev, PCI_COMMAND, &tmp16);
295 tmp |= PCI_COMMAND_MASTER;
296 pci_write_config_word(pdev, PCI_COMMAND, tmp16);
297 #endif
298 return 0;
299 }
300
301
302 static void ahci_print_info(struct ahci_probe_ent *probe_ent)
303 {
304 #ifndef CONFIG_SCSI_AHCI_PLAT
305 pci_dev_t pdev = probe_ent->dev;
306 u16 cc;
307 #endif
308 volatile u8 *mmio = (volatile u8 *)probe_ent->mmio_base;
309 u32 vers, cap, cap2, impl, speed;
310 const char *speed_s;
311 const char *scc_s;
312
313 vers = readl(mmio + HOST_VERSION);
314 cap = probe_ent->cap;
315 cap2 = readl(mmio + HOST_CAP2);
316 impl = probe_ent->port_map;
317
318 speed = (cap >> 20) & 0xf;
319 if (speed == 1)
320 speed_s = "1.5";
321 else if (speed == 2)
322 speed_s = "3";
323 else if (speed == 3)
324 speed_s = "6";
325 else
326 speed_s = "?";
327
328 #ifdef CONFIG_SCSI_AHCI_PLAT
329 scc_s = "SATA";
330 #else
331 pci_read_config_word(pdev, 0x0a, &cc);
332 if (cc == 0x0101)
333 scc_s = "IDE";
334 else if (cc == 0x0106)
335 scc_s = "SATA";
336 else if (cc == 0x0104)
337 scc_s = "RAID";
338 else
339 scc_s = "unknown";
340 #endif
341 printf("AHCI %02x%02x.%02x%02x "
342 "%u slots %u ports %s Gbps 0x%x impl %s mode\n",
343 (vers >> 24) & 0xff,
344 (vers >> 16) & 0xff,
345 (vers >> 8) & 0xff,
346 vers & 0xff,
347 ((cap >> 8) & 0x1f) + 1, (cap & 0x1f) + 1, speed_s, impl, scc_s);
348
349 printf("flags: "
350 "%s%s%s%s%s%s%s"
351 "%s%s%s%s%s%s%s"
352 "%s%s%s%s%s%s\n",
353 cap & (1 << 31) ? "64bit " : "",
354 cap & (1 << 30) ? "ncq " : "",
355 cap & (1 << 28) ? "ilck " : "",
356 cap & (1 << 27) ? "stag " : "",
357 cap & (1 << 26) ? "pm " : "",
358 cap & (1 << 25) ? "led " : "",
359 cap & (1 << 24) ? "clo " : "",
360 cap & (1 << 19) ? "nz " : "",
361 cap & (1 << 18) ? "only " : "",
362 cap & (1 << 17) ? "pmp " : "",
363 cap & (1 << 16) ? "fbss " : "",
364 cap & (1 << 15) ? "pio " : "",
365 cap & (1 << 14) ? "slum " : "",
366 cap & (1 << 13) ? "part " : "",
367 cap & (1 << 7) ? "ccc " : "",
368 cap & (1 << 6) ? "ems " : "",
369 cap & (1 << 5) ? "sxs " : "",
370 cap2 & (1 << 2) ? "apst " : "",
371 cap2 & (1 << 1) ? "nvmp " : "",
372 cap2 & (1 << 0) ? "boh " : "");
373 }
374
375 #ifndef CONFIG_SCSI_AHCI_PLAT
376 static int ahci_init_one(pci_dev_t pdev)
377 {
378 u16 vendor;
379 int rc;
380
381 probe_ent = malloc(sizeof(struct ahci_probe_ent));
382 if (!probe_ent) {
383 printf("%s: No memory for probe_ent\n", __func__);
384 return -ENOMEM;
385 }
386
387 memset(probe_ent, 0, sizeof(struct ahci_probe_ent));
388 probe_ent->dev = pdev;
389
390 probe_ent->host_flags = ATA_FLAG_SATA
391 | ATA_FLAG_NO_LEGACY
392 | ATA_FLAG_MMIO
393 | ATA_FLAG_PIO_DMA
394 | ATA_FLAG_NO_ATAPI;
395 probe_ent->pio_mask = 0x1f;
396 probe_ent->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */
397
398 pci_read_config_dword(pdev, PCI_BASE_ADDRESS_5, &probe_ent->mmio_base);
399 debug("ahci mmio_base=0x%08x\n", probe_ent->mmio_base);
400
401 /* Take from kernel:
402 * JMicron-specific fixup:
403 * make sure we're in AHCI mode
404 */
405 pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
406 if (vendor == 0x197b)
407 pci_write_config_byte(pdev, 0x41, 0xa1);
408
409 /* initialize adapter */
410 rc = ahci_host_init(probe_ent);
411 if (rc)
412 goto err_out;
413
414 ahci_print_info(probe_ent);
415
416 return 0;
417
418 err_out:
419 return rc;
420 }
421 #endif
422
423 #define MAX_DATA_BYTE_COUNT (4*1024*1024)
424
425 static int ahci_fill_sg(u8 port, unsigned char *buf, int buf_len)
426 {
427 struct ahci_ioports *pp = &(probe_ent->port[port]);
428 struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;
429 u32 sg_count;
430 int i;
431
432 sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1;
433 if (sg_count > AHCI_MAX_SG) {
434 printf("Error:Too much sg!\n");
435 return -1;
436 }
437
438 for (i = 0; i < sg_count; i++) {
439 ahci_sg->addr =
440 cpu_to_le32((u32) buf + i * MAX_DATA_BYTE_COUNT);
441 ahci_sg->addr_hi = 0;
442 ahci_sg->flags_size = cpu_to_le32(0x3fffff &
443 (buf_len < MAX_DATA_BYTE_COUNT
444 ? (buf_len - 1)
445 : (MAX_DATA_BYTE_COUNT - 1)));
446 ahci_sg++;
447 buf_len -= MAX_DATA_BYTE_COUNT;
448 }
449
450 return sg_count;
451 }
452
453
454 static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts)
455 {
456 pp->cmd_slot->opts = cpu_to_le32(opts);
457 pp->cmd_slot->status = 0;
458 pp->cmd_slot->tbl_addr = cpu_to_le32(pp->cmd_tbl & 0xffffffff);
459 pp->cmd_slot->tbl_addr_hi = 0;
460 }
461
462
463 #ifdef CONFIG_AHCI_SETFEATURES_XFER
464 static void ahci_set_feature(u8 port)
465 {
466 struct ahci_ioports *pp = &(probe_ent->port[port]);
467 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
468 u32 cmd_fis_len = 5; /* five dwords */
469 u8 fis[20];
470
471 /* set feature */
472 memset(fis, 0, sizeof(fis));
473 fis[0] = 0x27;
474 fis[1] = 1 << 7;
475 fis[2] = ATA_CMD_SET_FEATURES;
476 fis[3] = SETFEATURES_XFER;
477 fis[12] = __ilog2(probe_ent->udma_mask + 1) + 0x40 - 0x01;
478
479 memcpy((unsigned char *)pp->cmd_tbl, fis, sizeof(fis));
480 ahci_fill_cmd_slot(pp, cmd_fis_len);
481 ahci_dcache_flush_sata_cmd(pp);
482 writel(1, port_mmio + PORT_CMD_ISSUE);
483 readl(port_mmio + PORT_CMD_ISSUE);
484
485 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
486 WAIT_MS_DATAIO, 0x1)) {
487 printf("set feature error on port %d!\n", port);
488 }
489 }
490 #endif
491
492
493 static int ahci_port_start(u8 port)
494 {
495 struct ahci_ioports *pp = &(probe_ent->port[port]);
496 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
497 u32 port_status;
498 u32 mem;
499
500 debug("Enter start port: %d\n", port);
501 port_status = readl(port_mmio + PORT_SCR_STAT);
502 debug("Port %d status: %x\n", port, port_status);
503 if ((port_status & 0xf) != 0x03) {
504 printf("No Link on this port!\n");
505 return -1;
506 }
507
508 mem = (u32) malloc(AHCI_PORT_PRIV_DMA_SZ + 2048);
509 if (!mem) {
510 free(pp);
511 printf("%s: No mem for table!\n", __func__);
512 return -ENOMEM;
513 }
514
515 mem = (mem + 0x800) & (~0x7ff); /* Aligned to 2048-bytes */
516 memset((u8 *) mem, 0, AHCI_PORT_PRIV_DMA_SZ);
517
518 /*
519 * First item in chunk of DMA memory: 32-slot command table,
520 * 32 bytes each in size
521 */
522 pp->cmd_slot =
523 (struct ahci_cmd_hdr *)(uintptr_t)virt_to_phys((void *)mem);
524 debug("cmd_slot = 0x%x\n", (unsigned)pp->cmd_slot);
525 mem += (AHCI_CMD_SLOT_SZ + 224);
526
527 /*
528 * Second item: Received-FIS area
529 */
530 pp->rx_fis = virt_to_phys((void *)mem);
531 mem += AHCI_RX_FIS_SZ;
532
533 /*
534 * Third item: data area for storing a single command
535 * and its scatter-gather table
536 */
537 pp->cmd_tbl = virt_to_phys((void *)mem);
538 debug("cmd_tbl_dma = 0x%x\n", pp->cmd_tbl);
539
540 mem += AHCI_CMD_TBL_HDR;
541 pp->cmd_tbl_sg =
542 (struct ahci_sg *)(uintptr_t)virt_to_phys((void *)mem);
543
544 writel_with_flush((u32) pp->cmd_slot, port_mmio + PORT_LST_ADDR);
545
546 writel_with_flush(pp->rx_fis, port_mmio + PORT_FIS_ADDR);
547
548 writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
549 PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
550 PORT_CMD_START, port_mmio + PORT_CMD);
551
552 debug("Exit start port %d\n", port);
553
554 return 0;
555 }
556
557
558 static int ahci_device_data_io(u8 port, u8 *fis, int fis_len, u8 *buf,
559 int buf_len, u8 is_write)
560 {
561
562 struct ahci_ioports *pp = &(probe_ent->port[port]);
563 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
564 u32 opts;
565 u32 port_status;
566 int sg_count;
567
568 debug("Enter %s: for port %d\n", __func__, port);
569
570 if (port > probe_ent->n_ports) {
571 printf("Invalid port number %d\n", port);
572 return -1;
573 }
574
575 port_status = readl(port_mmio + PORT_SCR_STAT);
576 if ((port_status & 0xf) != 0x03) {
577 debug("No Link on port %d!\n", port);
578 return -1;
579 }
580
581 memcpy((unsigned char *)pp->cmd_tbl, fis, fis_len);
582
583 sg_count = ahci_fill_sg(port, buf, buf_len);
584 opts = (fis_len >> 2) | (sg_count << 16) | (is_write << 6);
585 ahci_fill_cmd_slot(pp, opts);
586
587 ahci_dcache_flush_sata_cmd(pp);
588 ahci_dcache_flush_range((unsigned)buf, (unsigned)buf_len);
589
590 writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
591
592 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
593 WAIT_MS_DATAIO, 0x1)) {
594 printf("timeout exit!\n");
595 return -1;
596 }
597
598 ahci_dcache_invalidate_range((unsigned)buf, (unsigned)buf_len);
599 debug("%s: %d byte transferred.\n", __func__, pp->cmd_slot->status);
600
601 return 0;
602 }
603
604
605 static char *ata_id_strcpy(u16 *target, u16 *src, int len)
606 {
607 int i;
608 for (i = 0; i < len / 2; i++)
609 target[i] = swab16(src[i]);
610 return (char *)target;
611 }
612
613 /*
614 * SCSI INQUIRY command operation.
615 */
616 static int ata_scsiop_inquiry(ccb *pccb)
617 {
618 static const u8 hdr[] = {
619 0,
620 0,
621 0x5, /* claim SPC-3 version compatibility */
622 2,
623 95 - 4,
624 };
625 u8 fis[20];
626 u16 *idbuf;
627 ALLOC_CACHE_ALIGN_BUFFER(u16, tmpid, ATA_ID_WORDS);
628 u8 port;
629
630 /* Clean ccb data buffer */
631 memset(pccb->pdata, 0, pccb->datalen);
632
633 memcpy(pccb->pdata, hdr, sizeof(hdr));
634
635 if (pccb->datalen <= 35)
636 return 0;
637
638 memset(fis, 0, sizeof(fis));
639 /* Construct the FIS */
640 fis[0] = 0x27; /* Host to device FIS. */
641 fis[1] = 1 << 7; /* Command FIS. */
642 fis[2] = ATA_CMD_ID_ATA; /* Command byte. */
643
644 /* Read id from sata */
645 port = pccb->target;
646
647 if (ahci_device_data_io(port, (u8 *) &fis, sizeof(fis), (u8 *)tmpid,
648 ATA_ID_WORDS * 2, 0)) {
649 debug("scsi_ahci: SCSI inquiry command failure.\n");
650 return -EIO;
651 }
652
653 if (!ataid[port]) {
654 ataid[port] = malloc(ATA_ID_WORDS * 2);
655 if (!ataid[port]) {
656 printf("%s: No memory for ataid[port]\n", __func__);
657 return -ENOMEM;
658 }
659 }
660
661 idbuf = ataid[port];
662
663 memcpy(idbuf, tmpid, ATA_ID_WORDS * 2);
664 ata_swap_buf_le16(idbuf, ATA_ID_WORDS);
665
666 memcpy(&pccb->pdata[8], "ATA ", 8);
667 ata_id_strcpy((u16 *)&pccb->pdata[16], &idbuf[ATA_ID_PROD], 16);
668 ata_id_strcpy((u16 *)&pccb->pdata[32], &idbuf[ATA_ID_FW_REV], 4);
669
670 #ifdef DEBUG
671 ata_dump_id(idbuf);
672 #endif
673 return 0;
674 }
675
676
677 /*
678 * SCSI READ10/WRITE10 command operation.
679 */
680 static int ata_scsiop_read_write(ccb *pccb, u8 is_write)
681 {
682 u32 lba = 0;
683 u16 blocks = 0;
684 u8 fis[20];
685 u8 *user_buffer = pccb->pdata;
686 u32 user_buffer_size = pccb->datalen;
687
688 /* Retrieve the base LBA number from the ccb structure. */
689 memcpy(&lba, pccb->cmd + 2, sizeof(lba));
690 lba = be32_to_cpu(lba);
691
692 /*
693 * And the number of blocks.
694 *
695 * For 10-byte and 16-byte SCSI R/W commands, transfer
696 * length 0 means transfer 0 block of data.
697 * However, for ATA R/W commands, sector count 0 means
698 * 256 or 65536 sectors, not 0 sectors as in SCSI.
699 *
700 * WARNING: one or two older ATA drives treat 0 as 0...
701 */
702 blocks = (((u16)pccb->cmd[7]) << 8) | ((u16) pccb->cmd[8]);
703
704 debug("scsi_ahci: %s %d blocks starting from lba 0x%x\n",
705 is_write ? "write" : "read", (unsigned)lba, blocks);
706
707 /* Preset the FIS */
708 memset(fis, 0, sizeof(fis));
709 fis[0] = 0x27; /* Host to device FIS. */
710 fis[1] = 1 << 7; /* Command FIS. */
711 /* Command byte (read/write). */
712 fis[2] = is_write ? ATA_CMD_WRITE_EXT : ATA_CMD_READ_EXT;
713
714 while (blocks) {
715 u16 now_blocks; /* number of blocks per iteration */
716 u32 transfer_size; /* number of bytes per iteration */
717
718 now_blocks = min(MAX_SATA_BLOCKS_READ_WRITE, blocks);
719
720 transfer_size = ATA_SECT_SIZE * now_blocks;
721 if (transfer_size > user_buffer_size) {
722 printf("scsi_ahci: Error: buffer too small.\n");
723 return -EIO;
724 }
725
726 /* LBA48 SATA command but only use 32bit address range within
727 * that. The next smaller command range (28bit) is too small.
728 */
729 fis[4] = (lba >> 0) & 0xff;
730 fis[5] = (lba >> 8) & 0xff;
731 fis[6] = (lba >> 16) & 0xff;
732 fis[7] = 1 << 6; /* device reg: set LBA mode */
733 fis[8] = ((lba >> 24) & 0xff);
734 fis[3] = 0xe0; /* features */
735
736 /* Block (sector) count */
737 fis[12] = (now_blocks >> 0) & 0xff;
738 fis[13] = (now_blocks >> 8) & 0xff;
739
740 /* Read/Write from ahci */
741 if (ahci_device_data_io(pccb->target, (u8 *) &fis, sizeof(fis),
742 user_buffer, user_buffer_size,
743 is_write)) {
744 debug("scsi_ahci: SCSI %s10 command failure.\n",
745 is_write ? "WRITE" : "READ");
746 return -EIO;
747 }
748
749 /* If this transaction is a write, do a following flush.
750 * Writes in u-boot are so rare, and the logic to know when is
751 * the last write and do a flush only there is sufficiently
752 * difficult. Just do a flush after every write. This incurs,
753 * usually, one extra flush when the rare writes do happen.
754 */
755 if (is_write) {
756 if (-EIO == ata_io_flush(pccb->target))
757 return -EIO;
758 }
759 user_buffer += transfer_size;
760 user_buffer_size -= transfer_size;
761 blocks -= now_blocks;
762 lba += now_blocks;
763 }
764
765 return 0;
766 }
767
768
769 /*
770 * SCSI READ CAPACITY10 command operation.
771 */
772 static int ata_scsiop_read_capacity10(ccb *pccb)
773 {
774 u32 cap;
775 u64 cap64;
776 u32 block_size;
777
778 if (!ataid[pccb->target]) {
779 printf("scsi_ahci: SCSI READ CAPACITY10 command failure. "
780 "\tNo ATA info!\n"
781 "\tPlease run SCSI commmand INQUIRY firstly!\n");
782 return -EPERM;
783 }
784
785 cap64 = ata_id_n_sectors(ataid[pccb->target]);
786 if (cap64 > 0x100000000ULL)
787 cap64 = 0xffffffff;
788
789 cap = cpu_to_be32(cap64);
790 memcpy(pccb->pdata, &cap, sizeof(cap));
791
792 block_size = cpu_to_be32((u32)512);
793 memcpy(&pccb->pdata[4], &block_size, 4);
794
795 return 0;
796 }
797
798
799 /*
800 * SCSI READ CAPACITY16 command operation.
801 */
802 static int ata_scsiop_read_capacity16(ccb *pccb)
803 {
804 u64 cap;
805 u64 block_size;
806
807 if (!ataid[pccb->target]) {
808 printf("scsi_ahci: SCSI READ CAPACITY16 command failure. "
809 "\tNo ATA info!\n"
810 "\tPlease run SCSI commmand INQUIRY firstly!\n");
811 return -EPERM;
812 }
813
814 cap = ata_id_n_sectors(ataid[pccb->target]);
815 cap = cpu_to_be64(cap);
816 memcpy(pccb->pdata, &cap, sizeof(cap));
817
818 block_size = cpu_to_be64((u64)512);
819 memcpy(&pccb->pdata[8], &block_size, 8);
820
821 return 0;
822 }
823
824
825 /*
826 * SCSI TEST UNIT READY command operation.
827 */
828 static int ata_scsiop_test_unit_ready(ccb *pccb)
829 {
830 return (ataid[pccb->target]) ? 0 : -EPERM;
831 }
832
833
834 int scsi_exec(ccb *pccb)
835 {
836 int ret;
837
838 switch (pccb->cmd[0]) {
839 case SCSI_READ10:
840 ret = ata_scsiop_read_write(pccb, 0);
841 break;
842 case SCSI_WRITE10:
843 ret = ata_scsiop_read_write(pccb, 1);
844 break;
845 case SCSI_RD_CAPAC10:
846 ret = ata_scsiop_read_capacity10(pccb);
847 break;
848 case SCSI_RD_CAPAC16:
849 ret = ata_scsiop_read_capacity16(pccb);
850 break;
851 case SCSI_TST_U_RDY:
852 ret = ata_scsiop_test_unit_ready(pccb);
853 break;
854 case SCSI_INQUIRY:
855 ret = ata_scsiop_inquiry(pccb);
856 break;
857 default:
858 printf("Unsupport SCSI command 0x%02x\n", pccb->cmd[0]);
859 return false;
860 }
861
862 if (ret) {
863 debug("SCSI command 0x%02x ret errno %d\n", pccb->cmd[0], ret);
864 return false;
865 }
866 return true;
867
868 }
869
870
871 void scsi_low_level_init(int busdevfunc)
872 {
873 int i;
874 u32 linkmap;
875
876 #ifndef CONFIG_SCSI_AHCI_PLAT
877 ahci_init_one(busdevfunc);
878 #endif
879
880 linkmap = probe_ent->link_port_map;
881
882 for (i = 0; i < CONFIG_SYS_SCSI_MAX_SCSI_ID; i++) {
883 if (((linkmap >> i) & 0x01)) {
884 if (ahci_port_start((u8) i)) {
885 printf("Can not start port %d\n", i);
886 continue;
887 }
888 #ifdef CONFIG_AHCI_SETFEATURES_XFER
889 ahci_set_feature((u8) i);
890 #endif
891 }
892 }
893 }
894
895 #ifdef CONFIG_SCSI_AHCI_PLAT
896 int ahci_init(u32 base)
897 {
898 int i, rc = 0;
899 u32 linkmap;
900
901 probe_ent = malloc(sizeof(struct ahci_probe_ent));
902 if (!probe_ent) {
903 printf("%s: No memory for probe_ent\n", __func__);
904 return -ENOMEM;
905 }
906
907 memset(probe_ent, 0, sizeof(struct ahci_probe_ent));
908
909 probe_ent->host_flags = ATA_FLAG_SATA
910 | ATA_FLAG_NO_LEGACY
911 | ATA_FLAG_MMIO
912 | ATA_FLAG_PIO_DMA
913 | ATA_FLAG_NO_ATAPI;
914 probe_ent->pio_mask = 0x1f;
915 probe_ent->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */
916
917 probe_ent->mmio_base = base;
918
919 /* initialize adapter */
920 rc = ahci_host_init(probe_ent);
921 if (rc)
922 goto err_out;
923
924 ahci_print_info(probe_ent);
925
926 linkmap = probe_ent->link_port_map;
927
928 for (i = 0; i < CONFIG_SYS_SCSI_MAX_SCSI_ID; i++) {
929 if (((linkmap >> i) & 0x01)) {
930 if (ahci_port_start((u8) i)) {
931 printf("Can not start port %d\n", i);
932 continue;
933 }
934 #ifdef CONFIG_AHCI_SETFEATURES_XFER
935 ahci_set_feature((u8) i);
936 #endif
937 }
938 }
939 err_out:
940 return rc;
941 }
942
943 void __weak scsi_init(void)
944 {
945 }
946
947 #endif
948
949 /*
950 * In the general case of generic rotating media it makes sense to have a
951 * flush capability. It probably even makes sense in the case of SSDs because
952 * one cannot always know for sure what kind of internal cache/flush mechanism
953 * is embodied therein. At first it was planned to invoke this after the last
954 * write to disk and before rebooting. In practice, knowing, a priori, which
955 * is the last write is difficult. Because writing to the disk in u-boot is
956 * very rare, this flush command will be invoked after every block write.
957 */
958 static int ata_io_flush(u8 port)
959 {
960 u8 fis[20];
961 struct ahci_ioports *pp = &(probe_ent->port[port]);
962 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
963 u32 cmd_fis_len = 5; /* five dwords */
964
965 /* Preset the FIS */
966 memset(fis, 0, 20);
967 fis[0] = 0x27; /* Host to device FIS. */
968 fis[1] = 1 << 7; /* Command FIS. */
969 fis[2] = ATA_CMD_FLUSH_EXT;
970
971 memcpy((unsigned char *)pp->cmd_tbl, fis, 20);
972 ahci_fill_cmd_slot(pp, cmd_fis_len);
973 writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
974
975 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
976 WAIT_MS_FLUSH, 0x1)) {
977 debug("scsi_ahci: flush command timeout on port %d.\n", port);
978 return -EIO;
979 }
980
981 return 0;
982 }
983
984
985 void scsi_bus_reset(void)
986 {
987 /*Not implement*/
988 }
989
990
991 void scsi_print_error(ccb * pccb)
992 {
993 /*The ahci error info can be read in the ahci driver*/
994 }