]> git.ipfire.org Git - people/ms/u-boot.git/blob - drivers/ddr/marvell/axp/ddr3_axp.h
Merge branch 'master' of git://git.denx.de/u-boot-x86
[people/ms/u-boot.git] / drivers / ddr / marvell / axp / ddr3_axp.h
1 /*
2 * Copyright (C) Marvell International Ltd. and its affiliates
3 *
4 * SPDX-License-Identifier: GPL-2.0
5 */
6
7 #ifndef __DDR3_AXP_H
8 #define __DDR3_AXP_H
9
10 #define MV_78XX0_Z1_REV 0x0
11 #define MV_78XX0_A0_REV 0x1
12 #define MV_78XX0_B0_REV 0x2
13
14 #define SAR_DDR3_FREQ_MASK 0xFE00000
15 #define SAR_CPU_FAB_GET(cpu, fab) (((cpu & 0x7) << 21) | ((fab & 0xF) << 24))
16
17 #define MAX_CS 4
18
19 #define MIN_DIMM_ADDR 0x50
20 #define FAR_END_DIMM_ADDR 0x50
21 #define MAX_DIMM_ADDR 0x60
22
23 #ifndef CONFIG_DDR_FIXED_SIZE
24 #define SDRAM_CS_SIZE 0xFFFFFFF
25 #else
26 #define SDRAM_CS_SIZE (CONFIG_DDR_FIXED_SIZE - 1)
27 #endif
28 #define SDRAM_CS_BASE 0x0
29 #define SDRAM_DIMM_SIZE 0x80000000
30
31 #define CPU_CONFIGURATION_REG(id) (0x21800 + (id * 0x100))
32 #define CPU_MRVL_ID_OFFSET 0x10
33 #define SAR1_CPU_CORE_MASK 0x00000018
34 #define SAR1_CPU_CORE_OFFSET 3
35
36 /* Only enable ECC if the board selects it */
37 #ifdef CONFIG_BOARD_ECC_SUPPORT
38 #define ECC_SUPPORT
39 #endif
40 #define NEW_FABRIC_TWSI_ADDR 0x4E
41 #ifdef CONFIG_DB_784MP_GP
42 #define BUS_WIDTH_ECC_TWSI_ADDR 0x4E
43 #else
44 #define BUS_WIDTH_ECC_TWSI_ADDR 0x4F
45 #endif
46 #define MV_MAX_DDR3_STATIC_SIZE 50
47 #define MV_DDR3_MODES_NUMBER 30
48
49 #define RESUME_RL_PATTERNS_ADDR (0xFE0000)
50 #define RESUME_RL_PATTERNS_SIZE (0x100)
51 #define RESUME_TRAINING_VALUES_ADDR (RESUME_RL_PATTERNS_ADDR + RESUME_RL_PATTERNS_SIZE)
52 #define RESUME_TRAINING_VALUES_MAX (0xCD0)
53 #define BOOT_INFO_ADDR (RESUME_RL_PATTERNS_ADDR + 0x1000)
54 #define CHECKSUM_RESULT_ADDR (BOOT_INFO_ADDR + 0x1000)
55 #define NUM_OF_REGISTER_ADDR (CHECKSUM_RESULT_ADDR + 4)
56 #define SUSPEND_MAGIC_WORD (0xDEADB002)
57 #define REGISTER_LIST_END (0xFFFFFFFF)
58
59 /*
60 * Registers offset
61 */
62
63 #define REG_SAMPLE_RESET_LOW_ADDR 0x18230
64 #define REG_SAMPLE_RESET_HIGH_ADDR 0x18234
65 #define REG_SAMPLE_RESET_CPU_FREQ_OFFS 21
66 #define REG_SAMPLE_RESET_CPU_FREQ_MASK 0x00E00000
67 #define REG_SAMPLE_RESET_FAB_OFFS 24
68 #define REG_SAMPLE_RESET_FAB_MASK 0xF000000
69 #define REG_SAMPLE_RESET_TCLK_OFFS 28
70 #define REG_SAMPLE_RESET_CPU_ARCH_OFFS 31
71 #define REG_SAMPLE_RESET_HIGH_CPU_FREQ_OFFS 20
72
73 /* MISC */
74 /*
75 * In mainline U-Boot we're re-configuring the mvebu base address
76 * register to 0xf1000000. So need to use this value for the DDR
77 * training code as well.
78 */
79 #define INTER_REGS_BASE SOC_REGS_PHY_BASE
80
81 /* DDR */
82 #define REG_SDRAM_CONFIG_ADDR 0x1400
83 #define REG_SDRAM_CONFIG_MASK 0x9FFFFFFF
84 #define REG_SDRAM_CONFIG_RFRS_MASK 0x3FFF
85 #define REG_SDRAM_CONFIG_WIDTH_OFFS 15
86 #define REG_SDRAM_CONFIG_REGDIMM_OFFS 17
87 #define REG_SDRAM_CONFIG_ECC_OFFS 18
88 #define REG_SDRAM_CONFIG_IERR_OFFS 19
89 #define REG_SDRAM_CONFIG_PUPRSTDIV_OFFS 28
90 #define REG_SDRAM_CONFIG_RSTRD_OFFS 30
91
92 #define REG_DUNIT_CTRL_LOW_ADDR 0x1404
93 #define REG_DUNIT_CTRL_LOW_2T_OFFS 3
94 #define REG_DUNIT_CTRL_LOW_2T_MASK 0x3
95 #define REG_DUNIT_CTRL_LOW_DPDE_OFFS 14
96
97 #define REG_SDRAM_TIMING_LOW_ADDR 0x1408
98
99 #define REG_SDRAM_TIMING_HIGH_ADDR 0x140C
100 #define REG_SDRAM_TIMING_H_R2R_OFFS 7
101 #define REG_SDRAM_TIMING_H_R2R_MASK 0x3
102 #define REG_SDRAM_TIMING_H_R2W_W2R_OFFS 9
103 #define REG_SDRAM_TIMING_H_R2W_W2R_MASK 0x3
104 #define REG_SDRAM_TIMING_H_W2W_OFFS 11
105 #define REG_SDRAM_TIMING_H_W2W_MASK 0x1F
106 #define REG_SDRAM_TIMING_H_R2R_H_OFFS 19
107 #define REG_SDRAM_TIMING_H_R2R_H_MASK 0x7
108 #define REG_SDRAM_TIMING_H_R2W_W2R_H_OFFS 22
109 #define REG_SDRAM_TIMING_H_R2W_W2R_H_MASK 0x7
110
111 #define REG_SDRAM_ADDRESS_CTRL_ADDR 0x1410
112 #define REG_SDRAM_ADDRESS_SIZE_OFFS 2
113 #define REG_SDRAM_ADDRESS_SIZE_HIGH_OFFS 18
114 #define REG_SDRAM_ADDRESS_CTRL_STRUCT_OFFS 4
115
116 #define REG_SDRAM_OPEN_PAGES_ADDR 0x1414
117 #define REG_SDRAM_OPERATION_CS_OFFS 8
118
119 #define REG_SDRAM_OPERATION_ADDR 0x1418
120 #define REG_SDRAM_OPERATION_CWA_DELAY_SEL_OFFS 24
121 #define REG_SDRAM_OPERATION_CWA_DATA_OFFS 20
122 #define REG_SDRAM_OPERATION_CWA_DATA_MASK 0xF
123 #define REG_SDRAM_OPERATION_CWA_RC_OFFS 16
124 #define REG_SDRAM_OPERATION_CWA_RC_MASK 0xF
125 #define REG_SDRAM_OPERATION_CMD_MR0 0xF03
126 #define REG_SDRAM_OPERATION_CMD_MR1 0xF04
127 #define REG_SDRAM_OPERATION_CMD_MR2 0xF08
128 #define REG_SDRAM_OPERATION_CMD_MR3 0xF09
129 #define REG_SDRAM_OPERATION_CMD_RFRS 0xF02
130 #define REG_SDRAM_OPERATION_CMD_CWA 0xF0E
131 #define REG_SDRAM_OPERATION_CMD_RFRS_DONE 0xF
132 #define REG_SDRAM_OPERATION_CMD_MASK 0xF
133 #define REG_SDRAM_OPERATION_CS_OFFS 8
134
135 #define REG_OUDDR3_TIMING_ADDR 0x142C
136
137 #define REG_SDRAM_MODE_ADDR 0x141C
138
139 #define REG_SDRAM_EXT_MODE_ADDR 0x1420
140
141 #define REG_DDR_CONT_HIGH_ADDR 0x1424
142
143 #define REG_ODT_TIME_LOW_ADDR 0x1428
144 #define REG_ODT_ON_CTL_RD_OFFS 12
145 #define REG_ODT_OFF_CTL_RD_OFFS 16
146 #define REG_SDRAM_ERROR_ADDR 0x1454
147 #define REG_SDRAM_AUTO_PWR_SAVE_ADDR 0x1474
148 #define REG_ODT_TIME_HIGH_ADDR 0x147C
149
150 #define REG_SDRAM_INIT_CTRL_ADDR 0x1480
151 #define REG_SDRAM_INIT_CTRL_OFFS 0
152 #define REG_SDRAM_INIT_CKE_ASSERT_OFFS 2
153 #define REG_SDRAM_INIT_RESET_DEASSERT_OFFS 3
154
155 #define REG_SDRAM_ODT_CTRL_LOW_ADDR 0x1494
156
157 #define REG_SDRAM_ODT_CTRL_HIGH_ADDR 0x1498
158 /*#define REG_SDRAM_ODT_CTRL_HIGH_OVRD_MASK 0xFFFFFF55 */
159 #define REG_SDRAM_ODT_CTRL_HIGH_OVRD_MASK 0x0
160 #define REG_SDRAM_ODT_CTRL_HIGH_OVRD_ENA 0x3
161
162 #define REG_DUNIT_ODT_CTRL_ADDR 0x149C
163 #define REG_DUNIT_ODT_CTRL_OVRD_OFFS 8
164 #define REG_DUNIT_ODT_CTRL_OVRD_VAL_OFFS 9
165
166 #define REG_DRAM_FIFO_CTRL_ADDR 0x14A0
167
168 #define REG_DRAM_AXI_CTRL_ADDR 0x14A8
169 #define REG_DRAM_AXI_CTRL_AXIDATABUSWIDTH_OFFS 0
170
171 #define REG_METAL_MASK_ADDR 0x14B0
172 #define REG_METAL_MASK_MASK 0xDFFFFFFF
173 #define REG_METAL_MASK_RETRY_OFFS 0
174
175 #define REG_DRAM_ADDR_CTRL_DRIVE_STRENGTH_ADDR 0x14C0
176
177 #define REG_DRAM_DATA_DQS_DRIVE_STRENGTH_ADDR 0x14C4
178 #define REG_DRAM_VER_CAL_MACHINE_CTRL_ADDR 0x14c8
179 #define REG_DRAM_MAIN_PADS_CAL_ADDR 0x14CC
180
181 #define REG_DRAM_HOR_CAL_MACHINE_CTRL_ADDR 0x17c8
182
183 #define REG_CS_SIZE_SCRATCH_ADDR 0x1504
184 #define REG_DYNAMIC_POWER_SAVE_ADDR 0x1520
185 #define REG_DDR_IO_ADDR 0x1524
186 #define REG_DDR_IO_CLK_RATIO_OFFS 15
187
188 #define REG_DFS_ADDR 0x1528
189 #define REG_DFS_DLLNEXTSTATE_OFFS 0
190 #define REG_DFS_BLOCK_OFFS 1
191 #define REG_DFS_SR_OFFS 2
192 #define REG_DFS_ATSR_OFFS 3
193 #define REG_DFS_RECONF_OFFS 4
194 #define REG_DFS_CL_NEXT_STATE_OFFS 8
195 #define REG_DFS_CL_NEXT_STATE_MASK 0xF
196 #define REG_DFS_CWL_NEXT_STATE_OFFS 12
197 #define REG_DFS_CWL_NEXT_STATE_MASK 0x7
198
199 #define REG_READ_DATA_SAMPLE_DELAYS_ADDR 0x1538
200 #define REG_READ_DATA_SAMPLE_DELAYS_MASK 0x1F
201 #define REG_READ_DATA_SAMPLE_DELAYS_OFFS 8
202
203 #define REG_READ_DATA_READY_DELAYS_ADDR 0x153C
204 #define REG_READ_DATA_READY_DELAYS_MASK 0x1F
205 #define REG_READ_DATA_READY_DELAYS_OFFS 8
206
207 #define START_BURST_IN_ADDR 1
208
209 #define REG_DRAM_TRAINING_SHADOW_ADDR 0x18488
210 #define REG_DRAM_TRAINING_ADDR 0x15B0
211 #define REG_DRAM_TRAINING_LOW_FREQ_OFFS 0
212 #define REG_DRAM_TRAINING_PATTERNS_OFFS 4
213 #define REG_DRAM_TRAINING_MED_FREQ_OFFS 2
214 #define REG_DRAM_TRAINING_WL_OFFS 3
215 #define REG_DRAM_TRAINING_RL_OFFS 6
216 #define REG_DRAM_TRAINING_DQS_RX_OFFS 15
217 #define REG_DRAM_TRAINING_DQS_TX_OFFS 16
218 #define REG_DRAM_TRAINING_CS_OFFS 20
219 #define REG_DRAM_TRAINING_RETEST_OFFS 24
220 #define REG_DRAM_TRAINING_DFS_FREQ_OFFS 27
221 #define REG_DRAM_TRAINING_DFS_REQ_OFFS 29
222 #define REG_DRAM_TRAINING_ERROR_OFFS 30
223 #define REG_DRAM_TRAINING_AUTO_OFFS 31
224 #define REG_DRAM_TRAINING_RETEST_PAR 0x3
225 #define REG_DRAM_TRAINING_RETEST_MASK 0xF8FFFFFF
226 #define REG_DRAM_TRAINING_CS_MASK 0xFF0FFFFF
227 #define REG_DRAM_TRAINING_PATTERNS_MASK 0xFF0F0000
228
229 #define REG_DRAM_TRAINING_1_ADDR 0x15B4
230 #define REG_DRAM_TRAINING_1_TRNBPOINT_OFFS 16
231
232 #define REG_DRAM_TRAINING_2_ADDR 0x15B8
233 #define REG_DRAM_TRAINING_2_OVERRUN_OFFS 17
234 #define REG_DRAM_TRAINING_2_FIFO_RST_OFFS 4
235 #define REG_DRAM_TRAINING_2_RL_MODE_OFFS 3
236 #define REG_DRAM_TRAINING_2_WL_MODE_OFFS 2
237 #define REG_DRAM_TRAINING_2_ECC_MUX_OFFS 1
238 #define REG_DRAM_TRAINING_2_SW_OVRD_OFFS 0
239
240 #define REG_DRAM_TRAINING_PATTERN_BASE_ADDR 0x15BC
241 #define REG_DRAM_TRAINING_PATTERN_BASE_OFFS 3
242
243 #define REG_TRAINING_DEBUG_2_ADDR 0x15C4
244 #define REG_TRAINING_DEBUG_2_OFFS 16
245 #define REG_TRAINING_DEBUG_2_MASK 0x3
246
247 #define REG_TRAINING_DEBUG_3_ADDR 0x15C8
248 #define REG_TRAINING_DEBUG_3_OFFS 3
249 #define REG_TRAINING_DEBUG_3_MASK 0x7
250
251 #define MR_CS_ADDR_OFFS 4
252
253 #define REG_DDR3_MR0_ADDR 0x15D0
254 #define REG_DDR3_MR0_CS_ADDR 0x1870
255 #define REG_DDR3_MR0_CL_MASK 0x74
256 #define REG_DDR3_MR0_CL_OFFS 2
257 #define REG_DDR3_MR0_CL_HIGH_OFFS 3
258 #define CL_MASK 0xF
259
260 #define REG_DDR3_MR1_ADDR 0x15D4
261 #define REG_DDR3_MR1_CS_ADDR 0x1874
262 #define REG_DDR3_MR1_RTT_MASK 0xFFFFFDBB
263 #define REG_DDR3_MR1_DLL_ENA_OFFS 0
264 #define REG_DDR3_MR1_RTT_DISABLED 0x0
265 #define REG_DDR3_MR1_RTT_RZQ2 0x40
266 #define REG_DDR3_MR1_RTT_RZQ4 0x2
267 #define REG_DDR3_MR1_RTT_RZQ6 0x42
268 #define REG_DDR3_MR1_RTT_RZQ8 0x202
269 #define REG_DDR3_MR1_RTT_RZQ12 0x4
270 #define REG_DDR3_MR1_OUTBUF_WL_MASK 0xFFFFEF7F /* WL-disabled,OB-enabled */
271 #define REG_DDR3_MR1_OUTBUF_DIS_OFFS 12 /* Output Buffer Disabled */
272 #define REG_DDR3_MR1_WL_ENA_OFFS 7
273 #define REG_DDR3_MR1_WL_ENA 0x80 /* WL Enabled */
274 #define REG_DDR3_MR1_ODT_MASK 0xFFFFFDBB
275
276 #define REG_DDR3_MR2_ADDR 0x15D8
277 #define REG_DDR3_MR2_CS_ADDR 0x1878
278 #define REG_DDR3_MR2_CWL_OFFS 3
279 #define REG_DDR3_MR2_CWL_MASK 0x7
280 #define REG_DDR3_MR2_ODT_MASK 0xFFFFF9FF
281 #define REG_DDR3_MR3_ADDR 0x15DC
282 #define REG_DDR3_MR3_CS_ADDR 0x187C
283
284 #define REG_DDR3_RANK_CTRL_ADDR 0x15E0
285 #define REG_DDR3_RANK_CTRL_CS_ENA_MASK 0xF
286 #define REG_DDR3_RANK_CTRL_MIRROR_OFFS 4
287
288 #define REG_ZQC_CONF_ADDR 0x15E4
289
290 #define REG_DRAM_PHY_CONFIG_ADDR 0x15EC
291 #define REG_DRAM_PHY_CONFIG_MASK 0x3FFFFFFF
292
293 #define REG_ODPG_CNTRL_ADDR 0x1600
294 #define REG_ODPG_CNTRL_OFFS 21
295
296 #define REG_PHY_LOCK_MASK_ADDR 0x1670
297 #define REG_PHY_LOCK_MASK_MASK 0xFFFFF000
298
299 #define REG_PHY_LOCK_STATUS_ADDR 0x1674
300 #define REG_PHY_LOCK_STATUS_LOCK_OFFS 9
301 #define REG_PHY_LOCK_STATUS_LOCK_MASK 0xFFF
302 #define REG_PHY_LOCK_APLL_ADLL_STATUS_MASK 0x7FF
303
304 #define REG_PHY_REGISTRY_FILE_ACCESS_ADDR 0x16A0
305 #define REG_PHY_REGISTRY_FILE_ACCESS_OP_WR 0xC0000000
306 #define REG_PHY_REGISTRY_FILE_ACCESS_OP_RD 0x80000000
307 #define REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE 0x80000000
308 #define REG_PHY_BC_OFFS 27
309 #define REG_PHY_CNTRL_OFFS 26
310 #define REG_PHY_CS_OFFS 16
311 #define REG_PHY_DQS_REF_DLY_OFFS 10
312 #define REG_PHY_PHASE_OFFS 8
313 #define REG_PHY_PUP_OFFS 22
314
315 #define REG_TRAINING_WL_ADDR 0x16AC
316 #define REG_TRAINING_WL_CS_MASK 0xFFFFFFFC
317 #define REG_TRAINING_WL_UPD_OFFS 2
318 #define REG_TRAINING_WL_CS_DONE_OFFS 3
319 #define REG_TRAINING_WL_RATIO_MASK 0xFFFFFF0F
320 #define REG_TRAINING_WL_1TO1 0x50
321 #define REG_TRAINING_WL_2TO1 0x10
322 #define REG_TRAINING_WL_DELAYEXP_MASK 0x20000000
323 #define REG_TRAINING_WL_RESULTS_MASK 0x000001FF
324 #define REG_TRAINING_WL_RESULTS_OFFS 20
325
326 #define REG_REGISTERED_DRAM_CTRL_ADDR 0x16D0
327 #define REG_REGISTERED_DRAM_CTRL_SR_FLOAT_OFFS 15
328 #define REG_REGISTERED_DRAM_CTRL_PARITY_MASK 0x3F
329 /* DLB*/
330 #define REG_STATIC_DRAM_DLB_CONTROL 0x1700
331 #define DLB_BUS_OPTIMIZATION_WEIGHTS_REG 0x1704
332 #define DLB_AGING_REGISTER 0x1708
333 #define DLB_EVICTION_CONTROL_REG 0x170c
334 #define DLB_EVICTION_TIMERS_REGISTER_REG 0x1710
335
336 #define DLB_ENABLE 0x1
337 #define DLB_WRITE_COALESING (0x1 << 2)
338 #define DLB_AXI_PREFETCH_EN (0x1 << 3)
339 #define DLB_MBUS_PREFETCH_EN (0x1 << 4)
340 #define PREFETCH_NLNSZTR (0x1 << 6)
341
342 /* CPU */
343 #define REG_BOOTROM_ROUTINE_ADDR 0x182D0
344 #define REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS 12
345
346 #define REG_DRAM_INIT_CTRL_STATUS_ADDR 0x18488
347 #define REG_DRAM_INIT_CTRL_TRN_CLK_OFFS 16
348 #define REG_CPU_DIV_CLK_CTRL_0_NEW_RATIO 0x000200FF
349 #define REG_DRAM_INIT_CTRL_STATUS_2_ADDR 0x1488
350
351 #define REG_CPU_DIV_CLK_CTRL_0_ADDR 0x18700
352
353 #define REG_CPU_DIV_CLK_CTRL_1_ADDR 0x18704
354 #define REG_CPU_DIV_CLK_CTRL_2_ADDR 0x18708
355
356 #define REG_CPU_DIV_CLK_CTRL_3_ADDR 0x1870C
357 #define REG_CPU_DIV_CLK_CTRL_3_FREQ_MASK 0xFFFFC0FF
358 #define REG_CPU_DIV_CLK_CTRL_3_FREQ_OFFS 8
359
360 #define REG_CPU_DIV_CLK_CTRL_4_ADDR 0x18710
361
362 #define REG_CPU_DIV_CLK_STATUS_0_ADDR 0x18718
363 #define REG_CPU_DIV_CLK_ALL_STABLE_OFFS 8
364
365 #define REG_CPU_PLL_CTRL_0_ADDR 0x1871C
366 #define REG_CPU_PLL_STATUS_0_ADDR 0x18724
367 #define REG_CORE_DIV_CLK_CTRL_ADDR 0x18740
368 #define REG_CORE_DIV_CLK_STATUS_ADDR 0x18744
369 #define REG_DDRPHY_APLL_CTRL_ADDR 0x18780
370
371 #define REG_DDRPHY_APLL_CTRL_2_ADDR 0x18784
372
373 #define REG_SFABRIC_CLK_CTRL_ADDR 0x20858
374 #define REG_SFABRIC_CLK_CTRL_SMPL_OFFS 8
375
376 /* DRAM Windows */
377 #define REG_XBAR_WIN_19_CTRL_ADDR 0x200e8
378 #define REG_XBAR_WIN_4_CTRL_ADDR 0x20040
379 #define REG_XBAR_WIN_4_BASE_ADDR 0x20044
380 #define REG_XBAR_WIN_4_REMAP_ADDR 0x20048
381 #define REG_FASTPATH_WIN_0_CTRL_ADDR 0x20184
382 #define REG_XBAR_WIN_7_REMAP_ADDR 0x20078
383
384 /* SRAM */
385 #define REG_CDI_CONFIG_ADDR 0x20220
386 #define REG_SRAM_WINDOW_0_ADDR 0x20240
387 #define REG_SRAM_WINDOW_0_ENA_OFFS 0
388 #define REG_SRAM_WINDOW_1_ADDR 0x20244
389 #define REG_SRAM_L2_ENA_ADDR 0x8500
390 #define REG_SRAM_CLEAN_BY_WAY_ADDR 0x87BC
391
392 /* PMU */
393 #define REG_PMU_I_F_CTRL_ADDR 0x1C090
394 #define REG_PMU_DUNIT_BLK_OFFS 16
395 #define REG_PMU_DUNIT_RFRS_OFFS 20
396 #define REG_PMU_DUNIT_ACK_OFFS 24
397
398 /* MBUS*/
399 #define MBUS_UNITS_PRIORITY_CONTROL_REG (MV_MBUS_REGS_OFFSET + 0x420)
400 #define FABRIC_UNITS_PRIORITY_CONTROL_REG (MV_MBUS_REGS_OFFSET + 0x424)
401 #define MBUS_UNITS_PREFETCH_CONTROL_REG (MV_MBUS_REGS_OFFSET + 0x428)
402 #define FABRIC_UNITS_PREFETCH_CONTROL_REG (MV_MBUS_REGS_OFFSET + 0x42c)
403
404 #define REG_PM_STAT_MASK_ADDR 0x2210C
405 #define REG_PM_STAT_MASK_CPU0_IDLE_MASK_OFFS 16
406
407 #define REG_PM_EVENT_STAT_MASK_ADDR 0x22120
408 #define REG_PM_EVENT_STAT_MASK_DFS_DONE_OFFS 17
409
410 #define REG_PM_CTRL_CONFIG_ADDR 0x22104
411 #define REG_PM_CTRL_CONFIG_DFS_REQ_OFFS 18
412
413 #define REG_FABRIC_LOCAL_IRQ_MASK_ADDR 0x218C4
414 #define REG_FABRIC_LOCAL_IRQ_PMU_MASK_OFFS 18
415
416 /* Controller revision info */
417 #define PCI_CLASS_CODE_AND_REVISION_ID 0x008
418 #define PCCRIR_REVID_OFFS 0 /* Revision ID */
419 #define PCCRIR_REVID_MASK (0xff << PCCRIR_REVID_OFFS)
420
421 /* Power Management Clock Gating Control Register */
422 #define MV_PEX_IF_REGS_OFFSET(if) \
423 (if < 8 ? (0x40000 + ((if) / 4) * 0x40000 + ((if) % 4) * 0x4000) \
424 : (0x42000 + ((if) % 8) * 0x40000))
425 #define MV_PEX_IF_REGS_BASE(unit) (MV_PEX_IF_REGS_OFFSET(unit))
426 #define POWER_MNG_CTRL_REG 0x18220
427 #define PEX_DEVICE_AND_VENDOR_ID 0x000
428 #define PEX_CFG_DIRECT_ACCESS(if, reg) (MV_PEX_IF_REGS_BASE(if) + (reg))
429 #define PMC_PEXSTOPCLOCK_OFFS(port) ((port) < 8 ? (5 + (port)) : (18 + (port)))
430 #define PMC_PEXSTOPCLOCK_MASK(port) (1 << PMC_PEXSTOPCLOCK_OFFS(port))
431 #define PMC_PEXSTOPCLOCK_EN(port) (1 << PMC_PEXSTOPCLOCK_OFFS(port))
432 #define PMC_PEXSTOPCLOCK_STOP(port) (0 << PMC_PEXSTOPCLOCK_OFFS(port))
433
434 /* TWSI */
435 #define TWSI_DATA_ADDR_MASK 0x7
436 #define TWSI_DATA_ADDR_OFFS 1
437
438 /* General */
439 #define MAX_CS 4
440
441 /* Frequencies */
442 #define FAB_OPT 21
443 #define CLK_CPU 12
444 #define CLK_VCO (2 * CLK_CPU)
445 #define CLK_DDR 12
446
447 /* Cpu Frequencies: */
448 #define CLK_CPU_1000 0
449 #define CLK_CPU_1066 1
450 #define CLK_CPU_1200 2
451 #define CLK_CPU_1333 3
452 #define CLK_CPU_1500 4
453 #define CLK_CPU_1666 5
454 #define CLK_CPU_1800 6
455 #define CLK_CPU_2000 7
456 #define CLK_CPU_600 8
457 #define CLK_CPU_667 9
458 #define CLK_CPU_800 0xa
459
460 /* Extra Cpu Frequencies: */
461 #define CLK_CPU_1600 11
462 #define CLK_CPU_2133 12
463 #define CLK_CPU_2200 13
464 #define CLK_CPU_2400 14
465
466 /* DDR3 Frequencies: */
467 #define DDR_100 0
468 #define DDR_300 1
469 #define DDR_333 1
470 #define DDR_360 2
471 #define DDR_400 3
472 #define DDR_444 4
473 #define DDR_500 5
474 #define DDR_533 6
475 #define DDR_600 7
476 #define DDR_640 8
477 #define DDR_666 8
478 #define DDR_720 9
479 #define DDR_750 9
480 #define DDR_800 10
481 #define DDR_833 11
482 #define DDR_HCLK 20
483 #define DDR_S 12
484 #define DDR_S_1TO1 13
485 #define MARGIN_FREQ DDR_400
486 #define DFS_MARGIN DDR_100
487
488 #define ODT_OPT 16
489 #define ODT20 0x200
490 #define ODT30 0x204
491 #define ODT40 0x44
492 #define ODT120 0x40
493 #define ODT120D 0x400
494
495 #define MRS_DELAY 100
496
497 #define SDRAM_WL_SW_OFFS 0x100
498 #define SDRAM_RL_OFFS 0x0
499 #define SDRAM_PBS_I_OFFS 0x140
500 #define SDRAM_PBS_II_OFFS 0x180
501 #define SDRAM_PBS_NEXT_OFFS (SDRAM_PBS_II_OFFS - SDRAM_PBS_I_OFFS)
502 #define SDRAM_PBS_TX_OFFS 0x180
503 #define SDRAM_PBS_TX_DM_OFFS 576
504 #define SDRAM_DQS_RX_OFFS 1024
505 #define SDRAM_DQS_TX_OFFS 2048
506 #define SDRAM_DQS_RX_SPECIAL_OFFS 5120
507
508 #define LEN_STD_PATTERN 16
509 #define LEN_KILLER_PATTERN 128
510 #define LEN_SPECIAL_PATTERN 128
511 #define LEN_PBS_PATTERN 16
512
513 #endif /* __DDR3_AXP_H */