]> git.ipfire.org Git - thirdparty/linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c
gpu: host1x: Use SMMU on Tegra124 and Tegra210
[thirdparty/linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_drv.c
1 /*
2 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #include <drm/amdgpu_drm.h>
26 #include <drm/drm_drv.h>
27 #include <drm/drm_gem.h>
28 #include <drm/drm_vblank.h>
29 #include "amdgpu_drv.h"
30
31 #include <drm/drm_pciids.h>
32 #include <linux/console.h>
33 #include <linux/module.h>
34 #include <linux/pci.h>
35 #include <linux/pm_runtime.h>
36 #include <linux/vga_switcheroo.h>
37 #include <drm/drm_probe_helper.h>
38 #include <linux/mmu_notifier.h>
39
40 #include "amdgpu.h"
41 #include "amdgpu_irq.h"
42 #include "amdgpu_dma_buf.h"
43
44 #include "amdgpu_amdkfd.h"
45
46 #include "amdgpu_ras.h"
47
48 /*
49 * KMS wrapper.
50 * - 3.0.0 - initial driver
51 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
52 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
53 * at the end of IBs.
54 * - 3.3.0 - Add VM support for UVD on supported hardware.
55 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
56 * - 3.5.0 - Add support for new UVD_NO_OP register.
57 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
58 * - 3.7.0 - Add support for VCE clock list packet
59 * - 3.8.0 - Add support raster config init in the kernel
60 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
61 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
62 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
63 * - 3.12.0 - Add query for double offchip LDS buffers
64 * - 3.13.0 - Add PRT support
65 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
66 * - 3.15.0 - Export more gpu info for gfx9
67 * - 3.16.0 - Add reserved vmid support
68 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
69 * - 3.18.0 - Export gpu always on cu bitmap
70 * - 3.19.0 - Add support for UVD MJPEG decode
71 * - 3.20.0 - Add support for local BOs
72 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
73 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
74 * - 3.23.0 - Add query for VRAM lost counter
75 * - 3.24.0 - Add high priority compute support for gfx9
76 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
77 * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
78 * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
79 * - 3.28.0 - Add AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES
80 * - 3.29.0 - Add AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID
81 * - 3.30.0 - Add AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE.
82 * - 3.31.0 - Add support for per-flip tiling attribute changes with DC
83 * - 3.32.0 - Add syncobj timeline support to AMDGPU_CS.
84 * - 3.33.0 - Fixes for GDS ENOMEM failures in AMDGPU_CS.
85 * - 3.34.0 - Non-DC can flip correctly between buffers with different pitches
86 * - 3.35.0 - Add drm_amdgpu_info_device::tcc_disabled_mask
87 * - 3.36.0 - Allow reading more status registers on si/cik
88 */
89 #define KMS_DRIVER_MAJOR 3
90 #define KMS_DRIVER_MINOR 36
91 #define KMS_DRIVER_PATCHLEVEL 0
92
93 int amdgpu_vram_limit = 0;
94 int amdgpu_vis_vram_limit = 0;
95 int amdgpu_gart_size = -1; /* auto */
96 int amdgpu_gtt_size = -1; /* auto */
97 int amdgpu_moverate = -1; /* auto */
98 int amdgpu_benchmarking = 0;
99 int amdgpu_testing = 0;
100 int amdgpu_audio = -1;
101 int amdgpu_disp_priority = 0;
102 int amdgpu_hw_i2c = 0;
103 int amdgpu_pcie_gen2 = -1;
104 int amdgpu_msi = -1;
105 char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
106 int amdgpu_dpm = -1;
107 int amdgpu_fw_load_type = -1;
108 int amdgpu_aspm = -1;
109 int amdgpu_runtime_pm = -1;
110 uint amdgpu_ip_block_mask = 0xffffffff;
111 int amdgpu_bapm = -1;
112 int amdgpu_deep_color = 0;
113 int amdgpu_vm_size = -1;
114 int amdgpu_vm_fragment_size = -1;
115 int amdgpu_vm_block_size = -1;
116 int amdgpu_vm_fault_stop = 0;
117 int amdgpu_vm_debug = 0;
118 int amdgpu_vm_update_mode = -1;
119 int amdgpu_exp_hw_support = 0;
120 int amdgpu_dc = -1;
121 int amdgpu_sched_jobs = 32;
122 int amdgpu_sched_hw_submission = 2;
123 uint amdgpu_pcie_gen_cap = 0;
124 uint amdgpu_pcie_lane_cap = 0;
125 uint amdgpu_cg_mask = 0xffffffff;
126 uint amdgpu_pg_mask = 0xffffffff;
127 uint amdgpu_sdma_phase_quantum = 32;
128 char *amdgpu_disable_cu = NULL;
129 char *amdgpu_virtual_display = NULL;
130 /* OverDrive(bit 14) disabled by default*/
131 uint amdgpu_pp_feature_mask = 0xffffbfff;
132 uint amdgpu_force_long_training = 0;
133 int amdgpu_job_hang_limit = 0;
134 int amdgpu_lbpw = -1;
135 int amdgpu_compute_multipipe = -1;
136 int amdgpu_gpu_recovery = -1; /* auto */
137 int amdgpu_emu_mode = 0;
138 uint amdgpu_smu_memory_pool_size = 0;
139 /* FBC (bit 0) disabled by default*/
140 uint amdgpu_dc_feature_mask = 0;
141 int amdgpu_async_gfx_ring = 1;
142 int amdgpu_mcbp = 0;
143 int amdgpu_discovery = -1;
144 int amdgpu_mes = 0;
145 int amdgpu_noretry;
146 int amdgpu_force_asic_type = -1;
147
148 struct amdgpu_mgpu_info mgpu_info = {
149 .mutex = __MUTEX_INITIALIZER(mgpu_info.mutex),
150 };
151 int amdgpu_ras_enable = -1;
152 uint amdgpu_ras_mask = 0xffffffff;
153
154 /**
155 * DOC: vramlimit (int)
156 * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
157 */
158 MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
159 module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
160
161 /**
162 * DOC: vis_vramlimit (int)
163 * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
164 */
165 MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
166 module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
167
168 /**
169 * DOC: gartsize (uint)
170 * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
171 */
172 MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
173 module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
174
175 /**
176 * DOC: gttsize (int)
177 * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
178 * otherwise 3/4 RAM size).
179 */
180 MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
181 module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
182
183 /**
184 * DOC: moverate (int)
185 * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
186 */
187 MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
188 module_param_named(moverate, amdgpu_moverate, int, 0600);
189
190 /**
191 * DOC: benchmark (int)
192 * Run benchmarks. The default is 0 (Skip benchmarks).
193 */
194 MODULE_PARM_DESC(benchmark, "Run benchmark");
195 module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
196
197 /**
198 * DOC: test (int)
199 * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
200 */
201 MODULE_PARM_DESC(test, "Run tests");
202 module_param_named(test, amdgpu_testing, int, 0444);
203
204 /**
205 * DOC: audio (int)
206 * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
207 */
208 MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
209 module_param_named(audio, amdgpu_audio, int, 0444);
210
211 /**
212 * DOC: disp_priority (int)
213 * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
214 */
215 MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
216 module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
217
218 /**
219 * DOC: hw_i2c (int)
220 * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
221 */
222 MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
223 module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
224
225 /**
226 * DOC: pcie_gen2 (int)
227 * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
228 */
229 MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
230 module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
231
232 /**
233 * DOC: msi (int)
234 * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
235 */
236 MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
237 module_param_named(msi, amdgpu_msi, int, 0444);
238
239 /**
240 * DOC: lockup_timeout (string)
241 * Set GPU scheduler timeout value in ms.
242 *
243 * The format can be [Non-Compute] or [GFX,Compute,SDMA,Video]. That is there can be one or
244 * multiple values specified. 0 and negative values are invalidated. They will be adjusted
245 * to the default timeout.
246 *
247 * - With one value specified, the setting will apply to all non-compute jobs.
248 * - With multiple values specified, the first one will be for GFX.
249 * The second one is for Compute. The third and fourth ones are
250 * for SDMA and Video.
251 *
252 * By default(with no lockup_timeout settings), the timeout for all non-compute(GFX, SDMA and Video)
253 * jobs is 10000. And there is no timeout enforced on compute jobs.
254 */
255 MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default: for bare metal 10000 for non-compute jobs and infinity timeout for compute jobs; "
256 "for passthrough or sriov, 10000 for all jobs."
257 " 0: keep default value. negative: infinity timeout), "
258 "format: for bare metal [Non-Compute] or [GFX,Compute,SDMA,Video]; "
259 "for passthrough or sriov [all jobs] or [GFX,Compute,SDMA,Video].");
260 module_param_string(lockup_timeout, amdgpu_lockup_timeout, sizeof(amdgpu_lockup_timeout), 0444);
261
262 /**
263 * DOC: dpm (int)
264 * Override for dynamic power management setting
265 * (0 = disable, 1 = enable, 2 = enable sw smu driver for vega20)
266 * The default is -1 (auto).
267 */
268 MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
269 module_param_named(dpm, amdgpu_dpm, int, 0444);
270
271 /**
272 * DOC: fw_load_type (int)
273 * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
274 */
275 MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
276 module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
277
278 /**
279 * DOC: aspm (int)
280 * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
281 */
282 MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
283 module_param_named(aspm, amdgpu_aspm, int, 0444);
284
285 /**
286 * DOC: runpm (int)
287 * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
288 * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
289 */
290 MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
291 module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
292
293 /**
294 * DOC: ip_block_mask (uint)
295 * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
296 * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
297 * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
298 * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
299 */
300 MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
301 module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
302
303 /**
304 * DOC: bapm (int)
305 * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
306 * The default -1 (auto, enabled)
307 */
308 MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
309 module_param_named(bapm, amdgpu_bapm, int, 0444);
310
311 /**
312 * DOC: deep_color (int)
313 * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
314 */
315 MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
316 module_param_named(deep_color, amdgpu_deep_color, int, 0444);
317
318 /**
319 * DOC: vm_size (int)
320 * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
321 */
322 MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
323 module_param_named(vm_size, amdgpu_vm_size, int, 0444);
324
325 /**
326 * DOC: vm_fragment_size (int)
327 * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
328 */
329 MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
330 module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
331
332 /**
333 * DOC: vm_block_size (int)
334 * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
335 */
336 MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
337 module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
338
339 /**
340 * DOC: vm_fault_stop (int)
341 * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
342 */
343 MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
344 module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
345
346 /**
347 * DOC: vm_debug (int)
348 * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
349 */
350 MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
351 module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
352
353 /**
354 * DOC: vm_update_mode (int)
355 * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
356 * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
357 */
358 MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
359 module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
360
361 /**
362 * DOC: exp_hw_support (int)
363 * Enable experimental hw support (1 = enable). The default is 0 (disabled).
364 */
365 MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
366 module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
367
368 /**
369 * DOC: dc (int)
370 * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
371 */
372 MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
373 module_param_named(dc, amdgpu_dc, int, 0444);
374
375 /**
376 * DOC: sched_jobs (int)
377 * Override the max number of jobs supported in the sw queue. The default is 32.
378 */
379 MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
380 module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
381
382 /**
383 * DOC: sched_hw_submission (int)
384 * Override the max number of HW submissions. The default is 2.
385 */
386 MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
387 module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
388
389 /**
390 * DOC: ppfeaturemask (uint)
391 * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
392 * The default is the current set of stable power features.
393 */
394 MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
395 module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
396
397 /**
398 * DOC: forcelongtraining (uint)
399 * Force long memory training in resume.
400 * The default is zero, indicates short training in resume.
401 */
402 MODULE_PARM_DESC(forcelongtraining, "force memory long training");
403 module_param_named(forcelongtraining, amdgpu_force_long_training, uint, 0444);
404
405 /**
406 * DOC: pcie_gen_cap (uint)
407 * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
408 * The default is 0 (automatic for each asic).
409 */
410 MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
411 module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
412
413 /**
414 * DOC: pcie_lane_cap (uint)
415 * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
416 * The default is 0 (automatic for each asic).
417 */
418 MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
419 module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
420
421 /**
422 * DOC: cg_mask (uint)
423 * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
424 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
425 */
426 MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
427 module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
428
429 /**
430 * DOC: pg_mask (uint)
431 * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
432 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
433 */
434 MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
435 module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
436
437 /**
438 * DOC: sdma_phase_quantum (uint)
439 * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
440 */
441 MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
442 module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
443
444 /**
445 * DOC: disable_cu (charp)
446 * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
447 */
448 MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
449 module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
450
451 /**
452 * DOC: virtual_display (charp)
453 * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
454 * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
455 * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
456 * device at 26:00.0. The default is NULL.
457 */
458 MODULE_PARM_DESC(virtual_display,
459 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
460 module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
461
462 /**
463 * DOC: job_hang_limit (int)
464 * Set how much time allow a job hang and not drop it. The default is 0.
465 */
466 MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
467 module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
468
469 /**
470 * DOC: lbpw (int)
471 * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
472 */
473 MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
474 module_param_named(lbpw, amdgpu_lbpw, int, 0444);
475
476 MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
477 module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
478
479 /**
480 * DOC: gpu_recovery (int)
481 * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
482 */
483 MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
484 module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
485
486 /**
487 * DOC: emu_mode (int)
488 * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
489 */
490 MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
491 module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
492
493 /**
494 * DOC: ras_enable (int)
495 * Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))
496 */
497 MODULE_PARM_DESC(ras_enable, "Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))");
498 module_param_named(ras_enable, amdgpu_ras_enable, int, 0444);
499
500 /**
501 * DOC: ras_mask (uint)
502 * Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1
503 * See the flags in drivers/gpu/drm/amd/amdgpu/amdgpu_ras.h
504 */
505 MODULE_PARM_DESC(ras_mask, "Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1");
506 module_param_named(ras_mask, amdgpu_ras_mask, uint, 0444);
507
508 /**
509 * DOC: si_support (int)
510 * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
511 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
512 * otherwise using amdgpu driver.
513 */
514 #ifdef CONFIG_DRM_AMDGPU_SI
515
516 #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
517 int amdgpu_si_support = 0;
518 MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
519 #else
520 int amdgpu_si_support = 1;
521 MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
522 #endif
523
524 module_param_named(si_support, amdgpu_si_support, int, 0444);
525 #endif
526
527 /**
528 * DOC: cik_support (int)
529 * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
530 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
531 * otherwise using amdgpu driver.
532 */
533 #ifdef CONFIG_DRM_AMDGPU_CIK
534
535 #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
536 int amdgpu_cik_support = 0;
537 MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
538 #else
539 int amdgpu_cik_support = 1;
540 MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
541 #endif
542
543 module_param_named(cik_support, amdgpu_cik_support, int, 0444);
544 #endif
545
546 /**
547 * DOC: smu_memory_pool_size (uint)
548 * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
549 * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
550 */
551 MODULE_PARM_DESC(smu_memory_pool_size,
552 "reserve gtt for smu debug usage, 0 = disable,"
553 "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
554 module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
555
556 /**
557 * DOC: async_gfx_ring (int)
558 * It is used to enable gfx rings that could be configured with different prioritites or equal priorities
559 */
560 MODULE_PARM_DESC(async_gfx_ring,
561 "Asynchronous GFX rings that could be configured with either different priorities (HP3D ring and LP3D ring), or equal priorities (0 = disabled, 1 = enabled (default))");
562 module_param_named(async_gfx_ring, amdgpu_async_gfx_ring, int, 0444);
563
564 /**
565 * DOC: mcbp (int)
566 * It is used to enable mid command buffer preemption. (0 = disabled (default), 1 = enabled)
567 */
568 MODULE_PARM_DESC(mcbp,
569 "Enable Mid-command buffer preemption (0 = disabled (default), 1 = enabled)");
570 module_param_named(mcbp, amdgpu_mcbp, int, 0444);
571
572 /**
573 * DOC: discovery (int)
574 * Allow driver to discover hardware IP information from IP Discovery table at the top of VRAM.
575 * (-1 = auto (default), 0 = disabled, 1 = enabled)
576 */
577 MODULE_PARM_DESC(discovery,
578 "Allow driver to discover hardware IPs from IP Discovery table at the top of VRAM");
579 module_param_named(discovery, amdgpu_discovery, int, 0444);
580
581 /**
582 * DOC: mes (int)
583 * Enable Micro Engine Scheduler. This is a new hw scheduling engine for gfx, sdma, and compute.
584 * (0 = disabled (default), 1 = enabled)
585 */
586 MODULE_PARM_DESC(mes,
587 "Enable Micro Engine Scheduler (0 = disabled (default), 1 = enabled)");
588 module_param_named(mes, amdgpu_mes, int, 0444);
589
590 MODULE_PARM_DESC(noretry,
591 "Disable retry faults (0 = retry enabled (default), 1 = retry disabled)");
592 module_param_named(noretry, amdgpu_noretry, int, 0644);
593
594 /**
595 * DOC: force_asic_type (int)
596 * A non negative value used to specify the asic type for all supported GPUs.
597 */
598 MODULE_PARM_DESC(force_asic_type,
599 "A non negative value used to specify the asic type for all supported GPUs");
600 module_param_named(force_asic_type, amdgpu_force_asic_type, int, 0444);
601
602
603
604 #ifdef CONFIG_HSA_AMD
605 /**
606 * DOC: sched_policy (int)
607 * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription.
608 * Setting 1 disables over-subscription. Setting 2 disables HWS and statically
609 * assigns queues to HQDs.
610 */
611 int sched_policy = KFD_SCHED_POLICY_HWS;
612 module_param(sched_policy, int, 0444);
613 MODULE_PARM_DESC(sched_policy,
614 "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
615
616 /**
617 * DOC: hws_max_conc_proc (int)
618 * Maximum number of processes that HWS can schedule concurrently. The maximum is the
619 * number of VMIDs assigned to the HWS, which is also the default.
620 */
621 int hws_max_conc_proc = 8;
622 module_param(hws_max_conc_proc, int, 0444);
623 MODULE_PARM_DESC(hws_max_conc_proc,
624 "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
625
626 /**
627 * DOC: cwsr_enable (int)
628 * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in
629 * the middle of a compute wave. Default is 1 to enable this feature. Setting 0
630 * disables it.
631 */
632 int cwsr_enable = 1;
633 module_param(cwsr_enable, int, 0444);
634 MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
635
636 /**
637 * DOC: max_num_of_queues_per_device (int)
638 * Maximum number of queues per device. Valid setting is between 1 and 4096. Default
639 * is 4096.
640 */
641 int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
642 module_param(max_num_of_queues_per_device, int, 0444);
643 MODULE_PARM_DESC(max_num_of_queues_per_device,
644 "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
645
646 /**
647 * DOC: send_sigterm (int)
648 * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm
649 * but just print errors on dmesg. Setting 1 enables sending sigterm.
650 */
651 int send_sigterm;
652 module_param(send_sigterm, int, 0444);
653 MODULE_PARM_DESC(send_sigterm,
654 "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
655
656 /**
657 * DOC: debug_largebar (int)
658 * Set debug_largebar as 1 to enable simulating large-bar capability on non-large bar
659 * system. This limits the VRAM size reported to ROCm applications to the visible
660 * size, usually 256MB.
661 * Default value is 0, diabled.
662 */
663 int debug_largebar;
664 module_param(debug_largebar, int, 0444);
665 MODULE_PARM_DESC(debug_largebar,
666 "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
667
668 /**
669 * DOC: ignore_crat (int)
670 * Ignore CRAT table during KFD initialization. By default, KFD uses the ACPI CRAT
671 * table to get information about AMD APUs. This option can serve as a workaround on
672 * systems with a broken CRAT table.
673 */
674 int ignore_crat;
675 module_param(ignore_crat, int, 0444);
676 MODULE_PARM_DESC(ignore_crat,
677 "Ignore CRAT table during KFD initialization (0 = use CRAT (default), 1 = ignore CRAT)");
678
679 /**
680 * DOC: halt_if_hws_hang (int)
681 * Halt if HWS hang is detected. Default value, 0, disables the halt on hang.
682 * Setting 1 enables halt on hang.
683 */
684 int halt_if_hws_hang;
685 module_param(halt_if_hws_hang, int, 0644);
686 MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
687
688 /**
689 * DOC: hws_gws_support(bool)
690 * Whether HWS support gws barriers. Default value: false (not supported)
691 * This will be replaced with a MEC firmware version check once firmware
692 * is ready
693 */
694 bool hws_gws_support;
695 module_param(hws_gws_support, bool, 0444);
696 MODULE_PARM_DESC(hws_gws_support, "MEC FW support gws barriers (false = not supported (Default), true = supported)");
697
698 /**
699 * DOC: queue_preemption_timeout_ms (int)
700 * queue preemption timeout in ms (1 = Minimum, 9000 = default)
701 */
702 int queue_preemption_timeout_ms = 9000;
703 module_param(queue_preemption_timeout_ms, int, 0644);
704 MODULE_PARM_DESC(queue_preemption_timeout_ms, "queue preemption timeout in ms (1 = Minimum, 9000 = default)");
705 #endif
706
707 /**
708 * DOC: dcfeaturemask (uint)
709 * Override display features enabled. See enum DC_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
710 * The default is the current set of stable display features.
711 */
712 MODULE_PARM_DESC(dcfeaturemask, "all stable DC features enabled (default))");
713 module_param_named(dcfeaturemask, amdgpu_dc_feature_mask, uint, 0444);
714
715 /**
716 * DOC: abmlevel (uint)
717 * Override the default ABM (Adaptive Backlight Management) level used for DC
718 * enabled hardware. Requires DMCU to be supported and loaded.
719 * Valid levels are 0-4. A value of 0 indicates that ABM should be disabled by
720 * default. Values 1-4 control the maximum allowable brightness reduction via
721 * the ABM algorithm, with 1 being the least reduction and 4 being the most
722 * reduction.
723 *
724 * Defaults to 0, or disabled. Userspace can still override this level later
725 * after boot.
726 */
727 uint amdgpu_dm_abm_level = 0;
728 MODULE_PARM_DESC(abmlevel, "ABM level (0 = off (default), 1-4 = backlight reduction level) ");
729 module_param_named(abmlevel, amdgpu_dm_abm_level, uint, 0444);
730
731 static const struct pci_device_id pciidlist[] = {
732 #ifdef CONFIG_DRM_AMDGPU_SI
733 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
734 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
735 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
736 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
737 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
738 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
739 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
740 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
741 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
742 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
743 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
744 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
745 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
746 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
747 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
748 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
749 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
750 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
751 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
752 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
753 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
754 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
755 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
756 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
757 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
758 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
759 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
760 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
761 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
762 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
763 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
764 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
765 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
766 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
767 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
768 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
769 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
770 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
771 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
772 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
773 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
774 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
775 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
776 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
777 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
778 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
779 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
780 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
781 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
782 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
783 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
784 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
785 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
786 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
787 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
788 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
789 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
790 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
791 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
792 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
793 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
794 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
795 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
796 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
797 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
798 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
799 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
800 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
801 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
802 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
803 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
804 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
805 #endif
806 #ifdef CONFIG_DRM_AMDGPU_CIK
807 /* Kaveri */
808 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
809 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
810 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
811 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
812 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
813 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
814 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
815 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
816 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
817 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
818 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
819 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
820 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
821 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
822 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
823 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
824 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
825 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
826 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
827 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
828 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
829 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
830 /* Bonaire */
831 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
832 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
833 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
834 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
835 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
836 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
837 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
838 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
839 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
840 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
841 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
842 /* Hawaii */
843 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
844 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
845 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
846 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
847 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
848 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
849 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
850 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
851 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
852 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
853 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
854 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
855 /* Kabini */
856 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
857 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
858 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
859 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
860 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
861 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
862 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
863 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
864 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
865 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
866 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
867 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
868 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
869 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
870 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
871 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
872 /* mullins */
873 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
874 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
875 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
876 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
877 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
878 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
879 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
880 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
881 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
882 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
883 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
884 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
885 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
886 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
887 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
888 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
889 #endif
890 /* topaz */
891 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
892 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
893 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
894 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
895 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
896 /* tonga */
897 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
898 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
899 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
900 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
901 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
902 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
903 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
904 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
905 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
906 /* fiji */
907 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
908 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
909 /* carrizo */
910 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
911 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
912 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
913 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
914 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
915 /* stoney */
916 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
917 /* Polaris11 */
918 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
919 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
920 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
921 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
922 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
923 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
924 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
925 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
926 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
927 /* Polaris10 */
928 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
929 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
930 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
931 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
932 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
933 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
934 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
935 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
936 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
937 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
938 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
939 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
940 {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
941 /* Polaris12 */
942 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
943 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
944 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
945 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
946 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
947 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
948 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
949 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
950 /* VEGAM */
951 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
952 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
953 {0x1002, 0x694F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
954 /* Vega 10 */
955 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
956 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
957 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
958 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
959 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
960 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
961 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
962 {0x1002, 0x6869, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
963 {0x1002, 0x686a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
964 {0x1002, 0x686b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
965 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
966 {0x1002, 0x686d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
967 {0x1002, 0x686e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
968 {0x1002, 0x686f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
969 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
970 /* Vega 12 */
971 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
972 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
973 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
974 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
975 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
976 /* Vega 20 */
977 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
978 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
979 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
980 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
981 {0x1002, 0x66A4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
982 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
983 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
984 /* Raven */
985 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
986 {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
987 /* Arcturus */
988 {0x1002, 0x738C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
989 {0x1002, 0x7388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
990 {0x1002, 0x738E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
991 {0x1002, 0x7390, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
992 /* Navi10 */
993 {0x1002, 0x7310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
994 {0x1002, 0x7312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
995 {0x1002, 0x7318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
996 {0x1002, 0x7319, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
997 {0x1002, 0x731A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
998 {0x1002, 0x731B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
999 {0x1002, 0x731F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1000 /* Navi14 */
1001 {0x1002, 0x7340, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1002 {0x1002, 0x7341, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1003 {0x1002, 0x7347, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1004 {0x1002, 0x734F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1005
1006 /* Renoir */
1007 {0x1002, 0x1636, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU},
1008
1009 /* Navi12 */
1010 {0x1002, 0x7360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12|AMD_EXP_HW_SUPPORT},
1011 {0x1002, 0x7362, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12|AMD_EXP_HW_SUPPORT},
1012
1013 {0, 0, 0}
1014 };
1015
1016 MODULE_DEVICE_TABLE(pci, pciidlist);
1017
1018 static struct drm_driver kms_driver;
1019
1020 static int amdgpu_pci_probe(struct pci_dev *pdev,
1021 const struct pci_device_id *ent)
1022 {
1023 struct drm_device *dev;
1024 struct amdgpu_device *adev;
1025 unsigned long flags = ent->driver_data;
1026 int ret, retry = 0;
1027 bool supports_atomic = false;
1028
1029 if (!amdgpu_virtual_display &&
1030 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
1031 supports_atomic = true;
1032
1033 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
1034 DRM_INFO("This hardware requires experimental hardware support.\n"
1035 "See modparam exp_hw_support\n");
1036 return -ENODEV;
1037 }
1038
1039 #ifdef CONFIG_DRM_AMDGPU_SI
1040 if (!amdgpu_si_support) {
1041 switch (flags & AMD_ASIC_MASK) {
1042 case CHIP_TAHITI:
1043 case CHIP_PITCAIRN:
1044 case CHIP_VERDE:
1045 case CHIP_OLAND:
1046 case CHIP_HAINAN:
1047 dev_info(&pdev->dev,
1048 "SI support provided by radeon.\n");
1049 dev_info(&pdev->dev,
1050 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
1051 );
1052 return -ENODEV;
1053 }
1054 }
1055 #endif
1056 #ifdef CONFIG_DRM_AMDGPU_CIK
1057 if (!amdgpu_cik_support) {
1058 switch (flags & AMD_ASIC_MASK) {
1059 case CHIP_KAVERI:
1060 case CHIP_BONAIRE:
1061 case CHIP_HAWAII:
1062 case CHIP_KABINI:
1063 case CHIP_MULLINS:
1064 dev_info(&pdev->dev,
1065 "CIK support provided by radeon.\n");
1066 dev_info(&pdev->dev,
1067 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
1068 );
1069 return -ENODEV;
1070 }
1071 }
1072 #endif
1073
1074 /* Get rid of things like offb */
1075 ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "amdgpudrmfb");
1076 if (ret)
1077 return ret;
1078
1079 dev = drm_dev_alloc(&kms_driver, &pdev->dev);
1080 if (IS_ERR(dev))
1081 return PTR_ERR(dev);
1082
1083 if (!supports_atomic)
1084 dev->driver_features &= ~DRIVER_ATOMIC;
1085
1086 ret = pci_enable_device(pdev);
1087 if (ret)
1088 goto err_free;
1089
1090 dev->pdev = pdev;
1091
1092 pci_set_drvdata(pdev, dev);
1093
1094 amdgpu_driver_load_kms(dev, ent->driver_data);
1095
1096 retry_init:
1097 ret = drm_dev_register(dev, ent->driver_data);
1098 if (ret == -EAGAIN && ++retry <= 3) {
1099 DRM_INFO("retry init %d\n", retry);
1100 /* Don't request EX mode too frequently which is attacking */
1101 msleep(5000);
1102 goto retry_init;
1103 } else if (ret)
1104 goto err_pci;
1105
1106 adev = dev->dev_private;
1107 ret = amdgpu_debugfs_init(adev);
1108 if (ret)
1109 DRM_ERROR("Creating debugfs files failed (%d).\n", ret);
1110
1111 return 0;
1112
1113 err_pci:
1114 pci_disable_device(pdev);
1115 err_free:
1116 drm_dev_put(dev);
1117 return ret;
1118 }
1119
1120 static void
1121 amdgpu_pci_remove(struct pci_dev *pdev)
1122 {
1123 struct drm_device *dev = pci_get_drvdata(pdev);
1124
1125 #ifdef MODULE
1126 if (THIS_MODULE->state != MODULE_STATE_GOING)
1127 #endif
1128 DRM_ERROR("Hotplug removal is not supported\n");
1129 drm_dev_unplug(dev);
1130 amdgpu_driver_unload_kms(dev);
1131 pci_disable_device(pdev);
1132 pci_set_drvdata(pdev, NULL);
1133 drm_dev_put(dev);
1134 }
1135
1136 static void
1137 amdgpu_pci_shutdown(struct pci_dev *pdev)
1138 {
1139 struct drm_device *dev = pci_get_drvdata(pdev);
1140 struct amdgpu_device *adev = dev->dev_private;
1141
1142 if (amdgpu_ras_intr_triggered())
1143 return;
1144
1145 /* if we are running in a VM, make sure the device
1146 * torn down properly on reboot/shutdown.
1147 * unfortunately we can't detect certain
1148 * hypervisors so just do this all the time.
1149 */
1150 adev->mp1_state = PP_MP1_STATE_UNLOAD;
1151 amdgpu_device_ip_suspend(adev);
1152 adev->mp1_state = PP_MP1_STATE_NONE;
1153 }
1154
1155 static int amdgpu_pmops_suspend(struct device *dev)
1156 {
1157 struct drm_device *drm_dev = dev_get_drvdata(dev);
1158
1159 return amdgpu_device_suspend(drm_dev, true);
1160 }
1161
1162 static int amdgpu_pmops_resume(struct device *dev)
1163 {
1164 struct drm_device *drm_dev = dev_get_drvdata(dev);
1165
1166 /* GPU comes up enabled by the bios on resume */
1167 if (amdgpu_device_supports_boco(drm_dev) ||
1168 amdgpu_device_supports_baco(drm_dev)) {
1169 pm_runtime_disable(dev);
1170 pm_runtime_set_active(dev);
1171 pm_runtime_enable(dev);
1172 }
1173
1174 return amdgpu_device_resume(drm_dev, true);
1175 }
1176
1177 static int amdgpu_pmops_freeze(struct device *dev)
1178 {
1179 struct drm_device *drm_dev = dev_get_drvdata(dev);
1180 struct amdgpu_device *adev = drm_dev->dev_private;
1181 int r;
1182
1183 r = amdgpu_device_suspend(drm_dev, true);
1184 if (r)
1185 return r;
1186 return amdgpu_asic_reset(adev);
1187 }
1188
1189 static int amdgpu_pmops_thaw(struct device *dev)
1190 {
1191 struct drm_device *drm_dev = dev_get_drvdata(dev);
1192
1193 return amdgpu_device_resume(drm_dev, true);
1194 }
1195
1196 static int amdgpu_pmops_poweroff(struct device *dev)
1197 {
1198 struct drm_device *drm_dev = dev_get_drvdata(dev);
1199
1200 return amdgpu_device_suspend(drm_dev, true);
1201 }
1202
1203 static int amdgpu_pmops_restore(struct device *dev)
1204 {
1205 struct drm_device *drm_dev = dev_get_drvdata(dev);
1206
1207 return amdgpu_device_resume(drm_dev, true);
1208 }
1209
1210 static int amdgpu_pmops_runtime_suspend(struct device *dev)
1211 {
1212 struct pci_dev *pdev = to_pci_dev(dev);
1213 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1214 struct amdgpu_device *adev = drm_dev->dev_private;
1215 int ret, i;
1216
1217 if (!adev->runpm) {
1218 pm_runtime_forbid(dev);
1219 return -EBUSY;
1220 }
1221
1222 /* wait for all rings to drain before suspending */
1223 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1224 struct amdgpu_ring *ring = adev->rings[i];
1225 if (ring && ring->sched.ready) {
1226 ret = amdgpu_fence_wait_empty(ring);
1227 if (ret)
1228 return -EBUSY;
1229 }
1230 }
1231
1232 adev->in_runpm = true;
1233 if (amdgpu_device_supports_boco(drm_dev))
1234 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1235 drm_kms_helper_poll_disable(drm_dev);
1236
1237 ret = amdgpu_device_suspend(drm_dev, false);
1238 if (ret)
1239 return ret;
1240
1241 if (amdgpu_device_supports_boco(drm_dev)) {
1242 /* Only need to handle PCI state in the driver for ATPX
1243 * PCI core handles it for _PR3.
1244 */
1245 if (amdgpu_is_atpx_hybrid()) {
1246 pci_ignore_hotplug(pdev);
1247 } else {
1248 pci_save_state(pdev);
1249 pci_disable_device(pdev);
1250 pci_ignore_hotplug(pdev);
1251 pci_set_power_state(pdev, PCI_D3cold);
1252 }
1253 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
1254 } else if (amdgpu_device_supports_baco(drm_dev)) {
1255 amdgpu_device_baco_enter(drm_dev);
1256 }
1257
1258 return 0;
1259 }
1260
1261 static int amdgpu_pmops_runtime_resume(struct device *dev)
1262 {
1263 struct pci_dev *pdev = to_pci_dev(dev);
1264 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1265 struct amdgpu_device *adev = drm_dev->dev_private;
1266 int ret;
1267
1268 if (!adev->runpm)
1269 return -EINVAL;
1270
1271 if (amdgpu_device_supports_boco(drm_dev)) {
1272 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1273
1274 /* Only need to handle PCI state in the driver for ATPX
1275 * PCI core handles it for _PR3.
1276 */
1277 if (amdgpu_is_atpx_hybrid()) {
1278 pci_set_master(pdev);
1279 } else {
1280 pci_set_power_state(pdev, PCI_D0);
1281 pci_restore_state(pdev);
1282 ret = pci_enable_device(pdev);
1283 if (ret)
1284 return ret;
1285 pci_set_master(pdev);
1286 }
1287 } else if (amdgpu_device_supports_baco(drm_dev)) {
1288 amdgpu_device_baco_exit(drm_dev);
1289 }
1290 ret = amdgpu_device_resume(drm_dev, false);
1291 drm_kms_helper_poll_enable(drm_dev);
1292 if (amdgpu_device_supports_boco(drm_dev))
1293 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
1294 adev->in_runpm = false;
1295 return 0;
1296 }
1297
1298 static int amdgpu_pmops_runtime_idle(struct device *dev)
1299 {
1300 struct drm_device *drm_dev = dev_get_drvdata(dev);
1301 struct amdgpu_device *adev = drm_dev->dev_private;
1302 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
1303 int ret = 1;
1304
1305 if (!adev->runpm) {
1306 pm_runtime_forbid(dev);
1307 return -EBUSY;
1308 }
1309
1310 if (amdgpu_device_has_dc_support(adev)) {
1311 struct drm_crtc *crtc;
1312
1313 drm_modeset_lock_all(drm_dev);
1314
1315 drm_for_each_crtc(crtc, drm_dev) {
1316 if (crtc->state->active) {
1317 ret = -EBUSY;
1318 break;
1319 }
1320 }
1321
1322 drm_modeset_unlock_all(drm_dev);
1323
1324 } else {
1325 struct drm_connector *list_connector;
1326 struct drm_connector_list_iter iter;
1327
1328 mutex_lock(&drm_dev->mode_config.mutex);
1329 drm_modeset_lock(&drm_dev->mode_config.connection_mutex, NULL);
1330
1331 drm_connector_list_iter_begin(drm_dev, &iter);
1332 drm_for_each_connector_iter(list_connector, &iter) {
1333 if (list_connector->dpms == DRM_MODE_DPMS_ON) {
1334 ret = -EBUSY;
1335 break;
1336 }
1337 }
1338
1339 drm_connector_list_iter_end(&iter);
1340
1341 drm_modeset_unlock(&drm_dev->mode_config.connection_mutex);
1342 mutex_unlock(&drm_dev->mode_config.mutex);
1343 }
1344
1345 if (ret == -EBUSY)
1346 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
1347
1348 pm_runtime_mark_last_busy(dev);
1349 pm_runtime_autosuspend(dev);
1350 return ret;
1351 }
1352
1353 long amdgpu_drm_ioctl(struct file *filp,
1354 unsigned int cmd, unsigned long arg)
1355 {
1356 struct drm_file *file_priv = filp->private_data;
1357 struct drm_device *dev;
1358 long ret;
1359 dev = file_priv->minor->dev;
1360 ret = pm_runtime_get_sync(dev->dev);
1361 if (ret < 0)
1362 return ret;
1363
1364 ret = drm_ioctl(filp, cmd, arg);
1365
1366 pm_runtime_mark_last_busy(dev->dev);
1367 pm_runtime_put_autosuspend(dev->dev);
1368 return ret;
1369 }
1370
1371 static const struct dev_pm_ops amdgpu_pm_ops = {
1372 .suspend = amdgpu_pmops_suspend,
1373 .resume = amdgpu_pmops_resume,
1374 .freeze = amdgpu_pmops_freeze,
1375 .thaw = amdgpu_pmops_thaw,
1376 .poweroff = amdgpu_pmops_poweroff,
1377 .restore = amdgpu_pmops_restore,
1378 .runtime_suspend = amdgpu_pmops_runtime_suspend,
1379 .runtime_resume = amdgpu_pmops_runtime_resume,
1380 .runtime_idle = amdgpu_pmops_runtime_idle,
1381 };
1382
1383 static int amdgpu_flush(struct file *f, fl_owner_t id)
1384 {
1385 struct drm_file *file_priv = f->private_data;
1386 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
1387 long timeout = MAX_WAIT_SCHED_ENTITY_Q_EMPTY;
1388
1389 timeout = amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr, timeout);
1390 timeout = amdgpu_vm_wait_idle(&fpriv->vm, timeout);
1391
1392 return timeout >= 0 ? 0 : timeout;
1393 }
1394
1395 static const struct file_operations amdgpu_driver_kms_fops = {
1396 .owner = THIS_MODULE,
1397 .open = drm_open,
1398 .flush = amdgpu_flush,
1399 .release = drm_release,
1400 .unlocked_ioctl = amdgpu_drm_ioctl,
1401 .mmap = amdgpu_mmap,
1402 .poll = drm_poll,
1403 .read = drm_read,
1404 #ifdef CONFIG_COMPAT
1405 .compat_ioctl = amdgpu_kms_compat_ioctl,
1406 #endif
1407 };
1408
1409 int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv)
1410 {
1411 struct drm_file *file;
1412
1413 if (!filp)
1414 return -EINVAL;
1415
1416 if (filp->f_op != &amdgpu_driver_kms_fops) {
1417 return -EINVAL;
1418 }
1419
1420 file = filp->private_data;
1421 *fpriv = file->driver_priv;
1422 return 0;
1423 }
1424
1425 static struct drm_driver kms_driver = {
1426 .driver_features =
1427 DRIVER_ATOMIC |
1428 DRIVER_GEM |
1429 DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ |
1430 DRIVER_SYNCOBJ_TIMELINE,
1431 .open = amdgpu_driver_open_kms,
1432 .postclose = amdgpu_driver_postclose_kms,
1433 .lastclose = amdgpu_driver_lastclose_kms,
1434 .irq_handler = amdgpu_irq_handler,
1435 .ioctls = amdgpu_ioctls_kms,
1436 .gem_free_object_unlocked = amdgpu_gem_object_free,
1437 .gem_open_object = amdgpu_gem_object_open,
1438 .gem_close_object = amdgpu_gem_object_close,
1439 .dumb_create = amdgpu_mode_dumb_create,
1440 .dumb_map_offset = amdgpu_mode_dumb_mmap,
1441 .fops = &amdgpu_driver_kms_fops,
1442
1443 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1444 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1445 .gem_prime_export = amdgpu_gem_prime_export,
1446 .gem_prime_import = amdgpu_gem_prime_import,
1447 .gem_prime_vmap = amdgpu_gem_prime_vmap,
1448 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
1449 .gem_prime_mmap = amdgpu_gem_prime_mmap,
1450
1451 .name = DRIVER_NAME,
1452 .desc = DRIVER_DESC,
1453 .date = DRIVER_DATE,
1454 .major = KMS_DRIVER_MAJOR,
1455 .minor = KMS_DRIVER_MINOR,
1456 .patchlevel = KMS_DRIVER_PATCHLEVEL,
1457 };
1458
1459 static struct pci_driver amdgpu_kms_pci_driver = {
1460 .name = DRIVER_NAME,
1461 .id_table = pciidlist,
1462 .probe = amdgpu_pci_probe,
1463 .remove = amdgpu_pci_remove,
1464 .shutdown = amdgpu_pci_shutdown,
1465 .driver.pm = &amdgpu_pm_ops,
1466 };
1467
1468
1469
1470 static int __init amdgpu_init(void)
1471 {
1472 int r;
1473
1474 if (vgacon_text_force()) {
1475 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
1476 return -EINVAL;
1477 }
1478
1479 r = amdgpu_sync_init();
1480 if (r)
1481 goto error_sync;
1482
1483 r = amdgpu_fence_slab_init();
1484 if (r)
1485 goto error_fence;
1486
1487 DRM_INFO("amdgpu kernel modesetting enabled.\n");
1488 kms_driver.num_ioctls = amdgpu_max_kms_ioctl;
1489 amdgpu_register_atpx_handler();
1490
1491 /* Ignore KFD init failures. Normal when CONFIG_HSA_AMD is not set. */
1492 amdgpu_amdkfd_init();
1493
1494 /* let modprobe override vga console setting */
1495 return pci_register_driver(&amdgpu_kms_pci_driver);
1496
1497 error_fence:
1498 amdgpu_sync_fini();
1499
1500 error_sync:
1501 return r;
1502 }
1503
1504 static void __exit amdgpu_exit(void)
1505 {
1506 amdgpu_amdkfd_fini();
1507 pci_unregister_driver(&amdgpu_kms_pci_driver);
1508 amdgpu_unregister_atpx_handler();
1509 amdgpu_sync_fini();
1510 amdgpu_fence_slab_fini();
1511 mmu_notifier_synchronize();
1512 }
1513
1514 module_init(amdgpu_init);
1515 module_exit(amdgpu_exit);
1516
1517 MODULE_AUTHOR(DRIVER_AUTHOR);
1518 MODULE_DESCRIPTION(DRIVER_DESC);
1519 MODULE_LICENSE("GPL and additional rights");