]> git.ipfire.org Git - thirdparty/kernel/stable.git/blob - drivers/gpu/drm/i915/intel_drv.h
d0aeb383024a9607ce833e85f2ba11d41312825d
[thirdparty/kernel/stable.git] / drivers / gpu / drm / i915 / intel_drv.h
1 /*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25 #ifndef __INTEL_DRV_H__
26 #define __INTEL_DRV_H__
27
28 #include <linux/async.h>
29 #include <linux/i2c.h>
30 #include <linux/sched/clock.h>
31
32 #include <drm/drm_atomic.h>
33 #include <drm/drm_crtc.h>
34 #include <drm/drm_dp_dual_mode_helper.h>
35 #include <drm/drm_dp_mst_helper.h>
36 #include <drm/drm_encoder.h>
37 #include <drm/drm_fb_helper.h>
38 #include <drm/drm_probe_helper.h>
39 #include <drm/drm_rect.h>
40 #include <drm/drm_vblank.h>
41 #include <drm/i915_drm.h>
42 #include <drm/i915_mei_hdcp_interface.h>
43 #include <media/cec-notifier.h>
44
45 #include "i915_drv.h"
46
47 struct drm_printer;
48
49 /*
50 * Display related stuff
51 */
52
53 /* these are outputs from the chip - integrated only
54 external chips are via DVO or SDVO output */
55 enum intel_output_type {
56 INTEL_OUTPUT_UNUSED = 0,
57 INTEL_OUTPUT_ANALOG = 1,
58 INTEL_OUTPUT_DVO = 2,
59 INTEL_OUTPUT_SDVO = 3,
60 INTEL_OUTPUT_LVDS = 4,
61 INTEL_OUTPUT_TVOUT = 5,
62 INTEL_OUTPUT_HDMI = 6,
63 INTEL_OUTPUT_DP = 7,
64 INTEL_OUTPUT_EDP = 8,
65 INTEL_OUTPUT_DSI = 9,
66 INTEL_OUTPUT_DDI = 10,
67 INTEL_OUTPUT_DP_MST = 11,
68 };
69
70 struct intel_framebuffer {
71 struct drm_framebuffer base;
72 struct intel_rotation_info rot_info;
73
74 /* for each plane in the normal GTT view */
75 struct {
76 unsigned int x, y;
77 } normal[2];
78 /* for each plane in the rotated GTT view */
79 struct {
80 unsigned int x, y;
81 unsigned int pitch; /* pixels */
82 } rotated[2];
83 };
84
85 struct intel_fbdev {
86 struct drm_fb_helper helper;
87 struct intel_framebuffer *fb;
88 struct i915_vma *vma;
89 unsigned long vma_flags;
90 async_cookie_t cookie;
91 int preferred_bpp;
92
93 /* Whether or not fbdev hpd processing is temporarily suspended */
94 bool hpd_suspended : 1;
95 /* Set when a hotplug was received while HPD processing was
96 * suspended
97 */
98 bool hpd_waiting : 1;
99
100 /* Protects hpd_suspended */
101 struct mutex hpd_lock;
102 };
103
104 struct intel_encoder {
105 struct drm_encoder base;
106
107 enum intel_output_type type;
108 enum port port;
109 unsigned int cloneable;
110 bool (*hotplug)(struct intel_encoder *encoder,
111 struct intel_connector *connector);
112 enum intel_output_type (*compute_output_type)(struct intel_encoder *,
113 struct intel_crtc_state *,
114 struct drm_connector_state *);
115 int (*compute_config)(struct intel_encoder *,
116 struct intel_crtc_state *,
117 struct drm_connector_state *);
118 void (*pre_pll_enable)(struct intel_encoder *,
119 const struct intel_crtc_state *,
120 const struct drm_connector_state *);
121 void (*pre_enable)(struct intel_encoder *,
122 const struct intel_crtc_state *,
123 const struct drm_connector_state *);
124 void (*enable)(struct intel_encoder *,
125 const struct intel_crtc_state *,
126 const struct drm_connector_state *);
127 void (*disable)(struct intel_encoder *,
128 const struct intel_crtc_state *,
129 const struct drm_connector_state *);
130 void (*post_disable)(struct intel_encoder *,
131 const struct intel_crtc_state *,
132 const struct drm_connector_state *);
133 void (*post_pll_disable)(struct intel_encoder *,
134 const struct intel_crtc_state *,
135 const struct drm_connector_state *);
136 void (*update_pipe)(struct intel_encoder *,
137 const struct intel_crtc_state *,
138 const struct drm_connector_state *);
139 /* Read out the current hw state of this connector, returning true if
140 * the encoder is active. If the encoder is enabled it also set the pipe
141 * it is connected to in the pipe parameter. */
142 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
143 /* Reconstructs the equivalent mode flags for the current hardware
144 * state. This must be called _after_ display->get_pipe_config has
145 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
146 * be set correctly before calling this function. */
147 void (*get_config)(struct intel_encoder *,
148 struct intel_crtc_state *pipe_config);
149 /*
150 * Acquires the power domains needed for an active encoder during
151 * hardware state readout.
152 */
153 void (*get_power_domains)(struct intel_encoder *encoder,
154 struct intel_crtc_state *crtc_state);
155 /*
156 * Called during system suspend after all pending requests for the
157 * encoder are flushed (for example for DP AUX transactions) and
158 * device interrupts are disabled.
159 */
160 void (*suspend)(struct intel_encoder *);
161 int crtc_mask;
162 enum hpd_pin hpd_pin;
163 enum intel_display_power_domain power_domain;
164 /* for communication with audio component; protected by av_mutex */
165 const struct drm_connector *audio_connector;
166 };
167
168 struct intel_panel {
169 struct drm_display_mode *fixed_mode;
170 struct drm_display_mode *downclock_mode;
171
172 /* backlight */
173 struct {
174 bool present;
175 u32 level;
176 u32 min;
177 u32 max;
178 bool enabled;
179 bool combination_mode; /* gen 2/4 only */
180 bool active_low_pwm;
181 bool alternate_pwm_increment; /* lpt+ */
182
183 /* PWM chip */
184 bool util_pin_active_low; /* bxt+ */
185 u8 controller; /* bxt+ only */
186 struct pwm_device *pwm;
187
188 struct backlight_device *device;
189
190 /* Connector and platform specific backlight functions */
191 int (*setup)(struct intel_connector *connector, enum pipe pipe);
192 u32 (*get)(struct intel_connector *connector);
193 void (*set)(const struct drm_connector_state *conn_state, u32 level);
194 void (*disable)(const struct drm_connector_state *conn_state);
195 void (*enable)(const struct intel_crtc_state *crtc_state,
196 const struct drm_connector_state *conn_state);
197 u32 (*hz_to_pwm)(struct intel_connector *connector, u32 hz);
198 void (*power)(struct intel_connector *, bool enable);
199 } backlight;
200 };
201
202 struct intel_digital_port;
203
204 enum check_link_response {
205 HDCP_LINK_PROTECTED = 0,
206 HDCP_TOPOLOGY_CHANGE,
207 HDCP_LINK_INTEGRITY_FAILURE,
208 HDCP_REAUTH_REQUEST
209 };
210
211 /*
212 * This structure serves as a translation layer between the generic HDCP code
213 * and the bus-specific code. What that means is that HDCP over HDMI differs
214 * from HDCP over DP, so to account for these differences, we need to
215 * communicate with the receiver through this shim.
216 *
217 * For completeness, the 2 buses differ in the following ways:
218 * - DP AUX vs. DDC
219 * HDCP registers on the receiver are set via DP AUX for DP, and
220 * they are set via DDC for HDMI.
221 * - Receiver register offsets
222 * The offsets of the registers are different for DP vs. HDMI
223 * - Receiver register masks/offsets
224 * For instance, the ready bit for the KSV fifo is in a different
225 * place on DP vs HDMI
226 * - Receiver register names
227 * Seriously. In the DP spec, the 16-bit register containing
228 * downstream information is called BINFO, on HDMI it's called
229 * BSTATUS. To confuse matters further, DP has a BSTATUS register
230 * with a completely different definition.
231 * - KSV FIFO
232 * On HDMI, the ksv fifo is read all at once, whereas on DP it must
233 * be read 3 keys at a time
234 * - Aksv output
235 * Since Aksv is hidden in hardware, there's different procedures
236 * to send it over DP AUX vs DDC
237 */
238 struct intel_hdcp_shim {
239 /* Outputs the transmitter's An and Aksv values to the receiver. */
240 int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);
241
242 /* Reads the receiver's key selection vector */
243 int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);
244
245 /*
246 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
247 * definitions are the same in the respective specs, but the names are
248 * different. Call it BSTATUS since that's the name the HDMI spec
249 * uses and it was there first.
250 */
251 int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
252 u8 *bstatus);
253
254 /* Determines whether a repeater is present downstream */
255 int (*repeater_present)(struct intel_digital_port *intel_dig_port,
256 bool *repeater_present);
257
258 /* Reads the receiver's Ri' value */
259 int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);
260
261 /* Determines if the receiver's KSV FIFO is ready for consumption */
262 int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
263 bool *ksv_ready);
264
265 /* Reads the ksv fifo for num_downstream devices */
266 int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
267 int num_downstream, u8 *ksv_fifo);
268
269 /* Reads a 32-bit part of V' from the receiver */
270 int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
271 int i, u32 *part);
272
273 /* Enables HDCP signalling on the port */
274 int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
275 bool enable);
276
277 /* Ensures the link is still protected */
278 bool (*check_link)(struct intel_digital_port *intel_dig_port);
279
280 /* Detects panel's hdcp capability. This is optional for HDMI. */
281 int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
282 bool *hdcp_capable);
283
284 /* HDCP adaptation(DP/HDMI) required on the port */
285 enum hdcp_wired_protocol protocol;
286
287 /* Detects whether sink is HDCP2.2 capable */
288 int (*hdcp_2_2_capable)(struct intel_digital_port *intel_dig_port,
289 bool *capable);
290
291 /* Write HDCP2.2 messages */
292 int (*write_2_2_msg)(struct intel_digital_port *intel_dig_port,
293 void *buf, size_t size);
294
295 /* Read HDCP2.2 messages */
296 int (*read_2_2_msg)(struct intel_digital_port *intel_dig_port,
297 u8 msg_id, void *buf, size_t size);
298
299 /*
300 * Implementation of DP HDCP2.2 Errata for the communication of stream
301 * type to Receivers. In DP HDCP2.2 Stream type is one of the input to
302 * the HDCP2.2 Cipher for En/De-Cryption. Not applicable for HDMI.
303 */
304 int (*config_stream_type)(struct intel_digital_port *intel_dig_port,
305 bool is_repeater, u8 type);
306
307 /* HDCP2.2 Link Integrity Check */
308 int (*check_2_2_link)(struct intel_digital_port *intel_dig_port);
309 };
310
311 struct intel_hdcp {
312 const struct intel_hdcp_shim *shim;
313 /* Mutex for hdcp state of the connector */
314 struct mutex mutex;
315 u64 value;
316 struct delayed_work check_work;
317 struct work_struct prop_work;
318
319 /* HDCP1.4 Encryption status */
320 bool hdcp_encrypted;
321
322 /* HDCP2.2 related definitions */
323 /* Flag indicates whether this connector supports HDCP2.2 or not. */
324 bool hdcp2_supported;
325
326 /* HDCP2.2 Encryption status */
327 bool hdcp2_encrypted;
328
329 /*
330 * Content Stream Type defined by content owner. TYPE0(0x0) content can
331 * flow in the link protected by HDCP2.2 or HDCP1.4, where as TYPE1(0x1)
332 * content can flow only through a link protected by HDCP2.2.
333 */
334 u8 content_type;
335 struct hdcp_port_data port_data;
336
337 bool is_paired;
338 bool is_repeater;
339
340 /*
341 * Count of ReceiverID_List received. Initialized to 0 at AKE_INIT.
342 * Incremented after processing the RepeaterAuth_Send_ReceiverID_List.
343 * When it rolls over re-auth has to be triggered.
344 */
345 u32 seq_num_v;
346
347 /*
348 * Count of RepeaterAuth_Stream_Manage msg propagated.
349 * Initialized to 0 on AKE_INIT. Incremented after every successful
350 * transmission of RepeaterAuth_Stream_Manage message. When it rolls
351 * over re-Auth has to be triggered.
352 */
353 u32 seq_num_m;
354
355 /*
356 * Work queue to signal the CP_IRQ. Used for the waiters to read the
357 * available information from HDCP DP sink.
358 */
359 wait_queue_head_t cp_irq_queue;
360 atomic_t cp_irq_count;
361 int cp_irq_count_cached;
362 };
363
364 struct intel_connector {
365 struct drm_connector base;
366 /*
367 * The fixed encoder this connector is connected to.
368 */
369 struct intel_encoder *encoder;
370
371 /* ACPI device id for ACPI and driver cooperation */
372 u32 acpi_device_id;
373
374 /* Reads out the current hw, returning true if the connector is enabled
375 * and active (i.e. dpms ON state). */
376 bool (*get_hw_state)(struct intel_connector *);
377
378 /* Panel info for eDP and LVDS */
379 struct intel_panel panel;
380
381 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
382 struct edid *edid;
383 struct edid *detect_edid;
384
385 /* since POLL and HPD connectors may use the same HPD line keep the native
386 state of connector->polled in case hotplug storm detection changes it */
387 u8 polled;
388
389 void *port; /* store this opaque as its illegal to dereference it */
390
391 struct intel_dp *mst_port;
392
393 /* Work struct to schedule a uevent on link train failure */
394 struct work_struct modeset_retry_work;
395
396 struct intel_hdcp hdcp;
397 };
398
399 struct intel_digital_connector_state {
400 struct drm_connector_state base;
401
402 enum hdmi_force_audio force_audio;
403 int broadcast_rgb;
404 };
405
406 #define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
407
408 struct dpll {
409 /* given values */
410 int n;
411 int m1, m2;
412 int p1, p2;
413 /* derived values */
414 int dot;
415 int vco;
416 int m;
417 int p;
418 };
419
420 struct intel_atomic_state {
421 struct drm_atomic_state base;
422
423 intel_wakeref_t wakeref;
424
425 struct {
426 /*
427 * Logical state of cdclk (used for all scaling, watermark,
428 * etc. calculations and checks). This is computed as if all
429 * enabled crtcs were active.
430 */
431 struct intel_cdclk_state logical;
432
433 /*
434 * Actual state of cdclk, can be different from the logical
435 * state only when all crtc's are DPMS off.
436 */
437 struct intel_cdclk_state actual;
438
439 int force_min_cdclk;
440 bool force_min_cdclk_changed;
441 /* pipe to which cd2x update is synchronized */
442 enum pipe pipe;
443 } cdclk;
444
445 bool dpll_set, modeset;
446
447 /*
448 * Does this transaction change the pipes that are active? This mask
449 * tracks which CRTC's have changed their active state at the end of
450 * the transaction (not counting the temporary disable during modesets).
451 * This mask should only be non-zero when intel_state->modeset is true,
452 * but the converse is not necessarily true; simply changing a mode may
453 * not flip the final active status of any CRTC's
454 */
455 unsigned int active_pipe_changes;
456
457 unsigned int active_crtcs;
458 /* minimum acceptable cdclk for each pipe */
459 int min_cdclk[I915_MAX_PIPES];
460 /* minimum acceptable voltage level for each pipe */
461 u8 min_voltage_level[I915_MAX_PIPES];
462
463 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
464
465 /*
466 * Current watermarks can't be trusted during hardware readout, so
467 * don't bother calculating intermediate watermarks.
468 */
469 bool skip_intermediate_wm;
470
471 bool rps_interactive;
472
473 /* Gen9+ only */
474 struct skl_ddb_values wm_results;
475
476 struct i915_sw_fence commit_ready;
477
478 struct llist_node freed;
479 };
480
481 struct intel_plane_state {
482 struct drm_plane_state base;
483 struct i915_ggtt_view view;
484 struct i915_vma *vma;
485 unsigned long flags;
486 #define PLANE_HAS_FENCE BIT(0)
487
488 struct {
489 u32 offset;
490 /*
491 * Plane stride in:
492 * bytes for 0/180 degree rotation
493 * pixels for 90/270 degree rotation
494 */
495 u32 stride;
496 int x, y;
497 } color_plane[2];
498
499 /* plane control register */
500 u32 ctl;
501
502 /* plane color control register */
503 u32 color_ctl;
504
505 /*
506 * scaler_id
507 * = -1 : not using a scaler
508 * >= 0 : using a scalers
509 *
510 * plane requiring a scaler:
511 * - During check_plane, its bit is set in
512 * crtc_state->scaler_state.scaler_users by calling helper function
513 * update_scaler_plane.
514 * - scaler_id indicates the scaler it got assigned.
515 *
516 * plane doesn't require a scaler:
517 * - this can happen when scaling is no more required or plane simply
518 * got disabled.
519 * - During check_plane, corresponding bit is reset in
520 * crtc_state->scaler_state.scaler_users by calling helper function
521 * update_scaler_plane.
522 */
523 int scaler_id;
524
525 /*
526 * linked_plane:
527 *
528 * ICL planar formats require 2 planes that are updated as pairs.
529 * This member is used to make sure the other plane is also updated
530 * when required, and for update_slave() to find the correct
531 * plane_state to pass as argument.
532 */
533 struct intel_plane *linked_plane;
534
535 /*
536 * slave:
537 * If set don't update use the linked plane's state for updating
538 * this plane during atomic commit with the update_slave() callback.
539 *
540 * It's also used by the watermark code to ignore wm calculations on
541 * this plane. They're calculated by the linked plane's wm code.
542 */
543 u32 slave;
544
545 struct drm_intel_sprite_colorkey ckey;
546 };
547
548 struct intel_initial_plane_config {
549 struct intel_framebuffer *fb;
550 unsigned int tiling;
551 int size;
552 u32 base;
553 u8 rotation;
554 };
555
556 struct intel_scaler {
557 int in_use;
558 u32 mode;
559 };
560
561 struct intel_crtc_scaler_state {
562 #define SKL_NUM_SCALERS 2
563 struct intel_scaler scalers[SKL_NUM_SCALERS];
564
565 /*
566 * scaler_users: keeps track of users requesting scalers on this crtc.
567 *
568 * If a bit is set, a user is using a scaler.
569 * Here user can be a plane or crtc as defined below:
570 * bits 0-30 - plane (bit position is index from drm_plane_index)
571 * bit 31 - crtc
572 *
573 * Instead of creating a new index to cover planes and crtc, using
574 * existing drm_plane_index for planes which is well less than 31
575 * planes and bit 31 for crtc. This should be fine to cover all
576 * our platforms.
577 *
578 * intel_atomic_setup_scalers will setup available scalers to users
579 * requesting scalers. It will gracefully fail if request exceeds
580 * avilability.
581 */
582 #define SKL_CRTC_INDEX 31
583 unsigned scaler_users;
584
585 /* scaler used by crtc for panel fitting purpose */
586 int scaler_id;
587 };
588
589 /* drm_mode->private_flags */
590 #define I915_MODE_FLAG_INHERITED (1<<0)
591 /* Flag to get scanline using frame time stamps */
592 #define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
593 /* Flag to use the scanline counter instead of the pixel counter */
594 #define I915_MODE_FLAG_USE_SCANLINE_COUNTER (1<<2)
595
596 struct intel_pipe_wm {
597 struct intel_wm_level wm[5];
598 u32 linetime;
599 bool fbc_wm_enabled;
600 bool pipe_enabled;
601 bool sprites_enabled;
602 bool sprites_scaled;
603 };
604
605 struct skl_plane_wm {
606 struct skl_wm_level wm[8];
607 struct skl_wm_level uv_wm[8];
608 struct skl_wm_level trans_wm;
609 bool is_planar;
610 };
611
612 struct skl_pipe_wm {
613 struct skl_plane_wm planes[I915_MAX_PLANES];
614 u32 linetime;
615 };
616
617 enum vlv_wm_level {
618 VLV_WM_LEVEL_PM2,
619 VLV_WM_LEVEL_PM5,
620 VLV_WM_LEVEL_DDR_DVFS,
621 NUM_VLV_WM_LEVELS,
622 };
623
624 struct vlv_wm_state {
625 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
626 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
627 u8 num_levels;
628 bool cxsr;
629 };
630
631 struct vlv_fifo_state {
632 u16 plane[I915_MAX_PLANES];
633 };
634
635 enum g4x_wm_level {
636 G4X_WM_LEVEL_NORMAL,
637 G4X_WM_LEVEL_SR,
638 G4X_WM_LEVEL_HPLL,
639 NUM_G4X_WM_LEVELS,
640 };
641
642 struct g4x_wm_state {
643 struct g4x_pipe_wm wm;
644 struct g4x_sr_wm sr;
645 struct g4x_sr_wm hpll;
646 bool cxsr;
647 bool hpll_en;
648 bool fbc_en;
649 };
650
651 struct intel_crtc_wm_state {
652 union {
653 struct {
654 /*
655 * Intermediate watermarks; these can be
656 * programmed immediately since they satisfy
657 * both the current configuration we're
658 * switching away from and the new
659 * configuration we're switching to.
660 */
661 struct intel_pipe_wm intermediate;
662
663 /*
664 * Optimal watermarks, programmed post-vblank
665 * when this state is committed.
666 */
667 struct intel_pipe_wm optimal;
668 } ilk;
669
670 struct {
671 /* gen9+ only needs 1-step wm programming */
672 struct skl_pipe_wm optimal;
673 struct skl_ddb_entry ddb;
674 struct skl_ddb_entry plane_ddb_y[I915_MAX_PLANES];
675 struct skl_ddb_entry plane_ddb_uv[I915_MAX_PLANES];
676 } skl;
677
678 struct {
679 /* "raw" watermarks (not inverted) */
680 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
681 /* intermediate watermarks (inverted) */
682 struct vlv_wm_state intermediate;
683 /* optimal watermarks (inverted) */
684 struct vlv_wm_state optimal;
685 /* display FIFO split */
686 struct vlv_fifo_state fifo_state;
687 } vlv;
688
689 struct {
690 /* "raw" watermarks */
691 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
692 /* intermediate watermarks */
693 struct g4x_wm_state intermediate;
694 /* optimal watermarks */
695 struct g4x_wm_state optimal;
696 } g4x;
697 };
698
699 /*
700 * Platforms with two-step watermark programming will need to
701 * update watermark programming post-vblank to switch from the
702 * safe intermediate watermarks to the optimal final
703 * watermarks.
704 */
705 bool need_postvbl_update;
706 };
707
708 enum intel_output_format {
709 INTEL_OUTPUT_FORMAT_INVALID,
710 INTEL_OUTPUT_FORMAT_RGB,
711 INTEL_OUTPUT_FORMAT_YCBCR420,
712 INTEL_OUTPUT_FORMAT_YCBCR444,
713 };
714
715 struct intel_crtc_state {
716 struct drm_crtc_state base;
717
718 /**
719 * quirks - bitfield with hw state readout quirks
720 *
721 * For various reasons the hw state readout code might not be able to
722 * completely faithfully read out the current state. These cases are
723 * tracked with quirk flags so that fastboot and state checker can act
724 * accordingly.
725 */
726 #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
727 unsigned long quirks;
728
729 unsigned fb_bits; /* framebuffers to flip */
730 bool update_pipe; /* can a fast modeset be performed? */
731 bool disable_cxsr;
732 bool update_wm_pre, update_wm_post; /* watermarks are updated */
733 bool fb_changed; /* fb on any of the planes is changed */
734 bool fifo_changed; /* FIFO split is changed */
735
736 /* Pipe source size (ie. panel fitter input size)
737 * All planes will be positioned inside this space,
738 * and get clipped at the edges. */
739 int pipe_src_w, pipe_src_h;
740
741 /*
742 * Pipe pixel rate, adjusted for
743 * panel fitter/pipe scaler downscaling.
744 */
745 unsigned int pixel_rate;
746
747 /* Whether to set up the PCH/FDI. Note that we never allow sharing
748 * between pch encoders and cpu encoders. */
749 bool has_pch_encoder;
750
751 /* Are we sending infoframes on the attached port */
752 bool has_infoframe;
753
754 /* CPU Transcoder for the pipe. Currently this can only differ from the
755 * pipe on Haswell and later (where we have a special eDP transcoder)
756 * and Broxton (where we have special DSI transcoders). */
757 enum transcoder cpu_transcoder;
758
759 /*
760 * Use reduced/limited/broadcast rbg range, compressing from the full
761 * range fed into the crtcs.
762 */
763 bool limited_color_range;
764
765 /* Bitmask of encoder types (enum intel_output_type)
766 * driven by the pipe.
767 */
768 unsigned int output_types;
769
770 /* Whether we should send NULL infoframes. Required for audio. */
771 bool has_hdmi_sink;
772
773 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
774 * has_dp_encoder is set. */
775 bool has_audio;
776
777 /*
778 * Enable dithering, used when the selected pipe bpp doesn't match the
779 * plane bpp.
780 */
781 bool dither;
782
783 /*
784 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
785 * compliance video pattern tests.
786 * Disable dither only if it is a compliance test request for
787 * 18bpp.
788 */
789 bool dither_force_disable;
790
791 /* Controls for the clock computation, to override various stages. */
792 bool clock_set;
793
794 /* SDVO TV has a bunch of special case. To make multifunction encoders
795 * work correctly, we need to track this at runtime.*/
796 bool sdvo_tv_clock;
797
798 /*
799 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
800 * required. This is set in the 2nd loop of calling encoder's
801 * ->compute_config if the first pick doesn't work out.
802 */
803 bool bw_constrained;
804
805 /* Settings for the intel dpll used on pretty much everything but
806 * haswell. */
807 struct dpll dpll;
808
809 /* Selected dpll when shared or NULL. */
810 struct intel_shared_dpll *shared_dpll;
811
812 /* Actual register state of the dpll, for shared dpll cross-checking. */
813 struct intel_dpll_hw_state dpll_hw_state;
814
815 /* DSI PLL registers */
816 struct {
817 u32 ctrl, div;
818 } dsi_pll;
819
820 int pipe_bpp;
821 struct intel_link_m_n dp_m_n;
822
823 /* m2_n2 for eDP downclock */
824 struct intel_link_m_n dp_m2_n2;
825 bool has_drrs;
826
827 bool has_psr;
828 bool has_psr2;
829
830 /*
831 * Frequence the dpll for the port should run at. Differs from the
832 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
833 * already multiplied by pixel_multiplier.
834 */
835 int port_clock;
836
837 /* Used by SDVO (and if we ever fix it, HDMI). */
838 unsigned pixel_multiplier;
839
840 u8 lane_count;
841
842 /*
843 * Used by platforms having DP/HDMI PHY with programmable lane
844 * latency optimization.
845 */
846 u8 lane_lat_optim_mask;
847
848 /* minimum acceptable voltage level */
849 u8 min_voltage_level;
850
851 /* Panel fitter controls for gen2-gen4 + VLV */
852 struct {
853 u32 control;
854 u32 pgm_ratios;
855 u32 lvds_border_bits;
856 } gmch_pfit;
857
858 /* Panel fitter placement and size for Ironlake+ */
859 struct {
860 u32 pos;
861 u32 size;
862 bool enabled;
863 bool force_thru;
864 } pch_pfit;
865
866 /* FDI configuration, only valid if has_pch_encoder is set. */
867 int fdi_lanes;
868 struct intel_link_m_n fdi_m_n;
869
870 bool ips_enabled;
871
872 bool crc_enabled;
873
874 bool enable_fbc;
875
876 bool double_wide;
877
878 int pbn;
879
880 struct intel_crtc_scaler_state scaler_state;
881
882 /* w/a for waiting 2 vblanks during crtc enable */
883 enum pipe hsw_workaround_pipe;
884
885 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
886 bool disable_lp_wm;
887
888 struct intel_crtc_wm_state wm;
889
890 u32 data_rate[I915_MAX_PLANES];
891
892 /* Gamma mode programmed on the pipe */
893 u32 gamma_mode;
894
895 union {
896 /* CSC mode programmed on the pipe */
897 u32 csc_mode;
898
899 /* CHV CGM mode */
900 u32 cgm_mode;
901 };
902
903 /* bitmask of visible planes (enum plane_id) */
904 u8 active_planes;
905 u8 nv12_planes;
906 u8 c8_planes;
907
908 /* bitmask of planes that will be updated during the commit */
909 u8 update_planes;
910
911 struct {
912 u32 enable;
913 u32 gcp;
914 union hdmi_infoframe avi;
915 union hdmi_infoframe spd;
916 union hdmi_infoframe hdmi;
917 union hdmi_infoframe drm;
918 } infoframes;
919
920 /* HDMI scrambling status */
921 bool hdmi_scrambling;
922
923 /* HDMI High TMDS char rate ratio */
924 bool hdmi_high_tmds_clock_ratio;
925
926 /* Output format RGB/YCBCR etc */
927 enum intel_output_format output_format;
928
929 /* Output down scaling is done in LSPCON device */
930 bool lspcon_downsampling;
931
932 /* enable pipe gamma? */
933 bool gamma_enable;
934
935 /* enable pipe csc? */
936 bool csc_enable;
937
938 /* Display Stream compression state */
939 struct {
940 bool compression_enable;
941 bool dsc_split;
942 u16 compressed_bpp;
943 u8 slice_count;
944 } dsc_params;
945 struct drm_dsc_config dp_dsc_cfg;
946
947 /* Forward Error correction State */
948 bool fec_enable;
949 };
950
951 struct intel_crtc {
952 struct drm_crtc base;
953 enum pipe pipe;
954 /*
955 * Whether the crtc and the connected output pipeline is active. Implies
956 * that crtc->enabled is set, i.e. the current mode configuration has
957 * some outputs connected to this crtc.
958 */
959 bool active;
960 u8 plane_ids_mask;
961 unsigned long long enabled_power_domains;
962 struct intel_overlay *overlay;
963
964 struct intel_crtc_state *config;
965
966 /* Access to these should be protected by dev_priv->irq_lock. */
967 bool cpu_fifo_underrun_disabled;
968 bool pch_fifo_underrun_disabled;
969
970 /* per-pipe watermark state */
971 struct {
972 /* watermarks currently being used */
973 union {
974 struct intel_pipe_wm ilk;
975 struct vlv_wm_state vlv;
976 struct g4x_wm_state g4x;
977 } active;
978 } wm;
979
980 int scanline_offset;
981
982 struct {
983 unsigned start_vbl_count;
984 ktime_t start_vbl_time;
985 int min_vbl, max_vbl;
986 int scanline_start;
987 } debug;
988
989 /* scalers available on this crtc */
990 int num_scalers;
991 };
992
993 struct intel_plane {
994 struct drm_plane base;
995 enum i9xx_plane_id i9xx_plane;
996 enum plane_id id;
997 enum pipe pipe;
998 bool has_fbc;
999 bool has_ccs;
1000 u32 frontbuffer_bit;
1001
1002 struct {
1003 u32 base, cntl, size;
1004 } cursor;
1005
1006 /*
1007 * NOTE: Do not place new plane state fields here (e.g., when adding
1008 * new plane properties). New runtime state should now be placed in
1009 * the intel_plane_state structure and accessed via plane_state.
1010 */
1011
1012 unsigned int (*max_stride)(struct intel_plane *plane,
1013 u32 pixel_format, u64 modifier,
1014 unsigned int rotation);
1015 void (*update_plane)(struct intel_plane *plane,
1016 const struct intel_crtc_state *crtc_state,
1017 const struct intel_plane_state *plane_state);
1018 void (*update_slave)(struct intel_plane *plane,
1019 const struct intel_crtc_state *crtc_state,
1020 const struct intel_plane_state *plane_state);
1021 void (*disable_plane)(struct intel_plane *plane,
1022 const struct intel_crtc_state *crtc_state);
1023 bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
1024 int (*check_plane)(struct intel_crtc_state *crtc_state,
1025 struct intel_plane_state *plane_state);
1026 };
1027
1028 struct intel_watermark_params {
1029 u16 fifo_size;
1030 u16 max_wm;
1031 u8 default_wm;
1032 u8 guard_size;
1033 u8 cacheline_size;
1034 };
1035
1036 struct cxsr_latency {
1037 bool is_desktop : 1;
1038 bool is_ddr3 : 1;
1039 u16 fsb_freq;
1040 u16 mem_freq;
1041 u16 display_sr;
1042 u16 display_hpll_disable;
1043 u16 cursor_sr;
1044 u16 cursor_hpll_disable;
1045 };
1046
1047 #define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
1048 #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
1049 #define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
1050 #define to_intel_connector(x) container_of(x, struct intel_connector, base)
1051 #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
1052 #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
1053 #define to_intel_plane(x) container_of(x, struct intel_plane, base)
1054 #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
1055 #define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
1056
1057 struct intel_hdmi {
1058 i915_reg_t hdmi_reg;
1059 int ddc_bus;
1060 struct {
1061 enum drm_dp_dual_mode_type type;
1062 int max_tmds_clock;
1063 } dp_dual_mode;
1064 bool has_hdmi_sink;
1065 bool has_audio;
1066 struct intel_connector *attached_connector;
1067 struct cec_notifier *cec_notifier;
1068 };
1069
1070 struct intel_dp_mst_encoder;
1071 #define DP_MAX_DOWNSTREAM_PORTS 0x10
1072
1073 /*
1074 * enum link_m_n_set:
1075 * When platform provides two set of M_N registers for dp, we can
1076 * program them and switch between them incase of DRRS.
1077 * But When only one such register is provided, we have to program the
1078 * required divider value on that registers itself based on the DRRS state.
1079 *
1080 * M1_N1 : Program dp_m_n on M1_N1 registers
1081 * dp_m2_n2 on M2_N2 registers (If supported)
1082 *
1083 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
1084 * M2_N2 registers are not supported
1085 */
1086
1087 enum link_m_n_set {
1088 /* Sets the m1_n1 and m2_n2 */
1089 M1_N1 = 0,
1090 M2_N2
1091 };
1092
1093 struct intel_dp_compliance_data {
1094 unsigned long edid;
1095 u8 video_pattern;
1096 u16 hdisplay, vdisplay;
1097 u8 bpc;
1098 };
1099
1100 struct intel_dp_compliance {
1101 unsigned long test_type;
1102 struct intel_dp_compliance_data test_data;
1103 bool test_active;
1104 int test_link_rate;
1105 u8 test_lane_count;
1106 };
1107
1108 struct intel_dp {
1109 i915_reg_t output_reg;
1110 u32 DP;
1111 int link_rate;
1112 u8 lane_count;
1113 u8 sink_count;
1114 bool link_mst;
1115 bool link_trained;
1116 bool has_audio;
1117 bool reset_link_params;
1118 u8 dpcd[DP_RECEIVER_CAP_SIZE];
1119 u8 psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
1120 u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
1121 u8 edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1122 u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
1123 u8 fec_capable;
1124 /* source rates */
1125 int num_source_rates;
1126 const int *source_rates;
1127 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
1128 int num_sink_rates;
1129 int sink_rates[DP_MAX_SUPPORTED_RATES];
1130 bool use_rate_select;
1131 /* intersection of source and sink rates */
1132 int num_common_rates;
1133 int common_rates[DP_MAX_SUPPORTED_RATES];
1134 /* Max lane count for the current link */
1135 int max_link_lane_count;
1136 /* Max rate for the current link */
1137 int max_link_rate;
1138 /* sink or branch descriptor */
1139 struct drm_dp_desc desc;
1140 struct drm_dp_aux aux;
1141 u8 train_set[4];
1142 int panel_power_up_delay;
1143 int panel_power_down_delay;
1144 int panel_power_cycle_delay;
1145 int backlight_on_delay;
1146 int backlight_off_delay;
1147 struct delayed_work panel_vdd_work;
1148 bool want_panel_vdd;
1149 unsigned long last_power_on;
1150 unsigned long last_backlight_off;
1151 ktime_t panel_power_off_time;
1152
1153 struct notifier_block edp_notifier;
1154
1155 /*
1156 * Pipe whose power sequencer is currently locked into
1157 * this port. Only relevant on VLV/CHV.
1158 */
1159 enum pipe pps_pipe;
1160 /*
1161 * Pipe currently driving the port. Used for preventing
1162 * the use of the PPS for any pipe currentrly driving
1163 * external DP as that will mess things up on VLV.
1164 */
1165 enum pipe active_pipe;
1166 /*
1167 * Set if the sequencer may be reset due to a power transition,
1168 * requiring a reinitialization. Only relevant on BXT.
1169 */
1170 bool pps_reset;
1171 struct edp_power_seq pps_delays;
1172
1173 bool can_mst; /* this port supports mst */
1174 bool is_mst;
1175 int active_mst_links;
1176 /* connector directly attached - won't be use for modeset in mst world */
1177 struct intel_connector *attached_connector;
1178
1179 /* mst connector list */
1180 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1181 struct drm_dp_mst_topology_mgr mst_mgr;
1182
1183 u32 (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1184 /*
1185 * This function returns the value we have to program the AUX_CTL
1186 * register with to kick off an AUX transaction.
1187 */
1188 u32 (*get_aux_send_ctl)(struct intel_dp *dp, int send_bytes,
1189 u32 aux_clock_divider);
1190
1191 i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
1192 i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);
1193
1194 /* This is called before a link training is starterd */
1195 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1196
1197 /* Displayport compliance testing */
1198 struct intel_dp_compliance compliance;
1199
1200 /* Display stream compression testing */
1201 bool force_dsc_en;
1202 };
1203
1204 enum lspcon_vendor {
1205 LSPCON_VENDOR_MCA,
1206 LSPCON_VENDOR_PARADE
1207 };
1208
1209 struct intel_lspcon {
1210 bool active;
1211 enum drm_lspcon_mode mode;
1212 enum lspcon_vendor vendor;
1213 };
1214
1215 struct intel_digital_port {
1216 struct intel_encoder base;
1217 u32 saved_port_bits;
1218 struct intel_dp dp;
1219 struct intel_hdmi hdmi;
1220 struct intel_lspcon lspcon;
1221 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1222 bool release_cl2_override;
1223 u8 max_lanes;
1224 /* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
1225 enum aux_ch aux_ch;
1226 enum intel_display_power_domain ddi_io_power_domain;
1227 bool tc_legacy_port:1;
1228 enum tc_port_type tc_type;
1229
1230 void (*write_infoframe)(struct intel_encoder *encoder,
1231 const struct intel_crtc_state *crtc_state,
1232 unsigned int type,
1233 const void *frame, ssize_t len);
1234 void (*read_infoframe)(struct intel_encoder *encoder,
1235 const struct intel_crtc_state *crtc_state,
1236 unsigned int type,
1237 void *frame, ssize_t len);
1238 void (*set_infoframes)(struct intel_encoder *encoder,
1239 bool enable,
1240 const struct intel_crtc_state *crtc_state,
1241 const struct drm_connector_state *conn_state);
1242 u32 (*infoframes_enabled)(struct intel_encoder *encoder,
1243 const struct intel_crtc_state *pipe_config);
1244 };
1245
1246 struct intel_dp_mst_encoder {
1247 struct intel_encoder base;
1248 enum pipe pipe;
1249 struct intel_digital_port *primary;
1250 struct intel_connector *connector;
1251 };
1252
1253 static inline enum dpio_channel
1254 vlv_dport_to_channel(struct intel_digital_port *dport)
1255 {
1256 switch (dport->base.port) {
1257 case PORT_B:
1258 case PORT_D:
1259 return DPIO_CH0;
1260 case PORT_C:
1261 return DPIO_CH1;
1262 default:
1263 BUG();
1264 }
1265 }
1266
1267 static inline enum dpio_phy
1268 vlv_dport_to_phy(struct intel_digital_port *dport)
1269 {
1270 switch (dport->base.port) {
1271 case PORT_B:
1272 case PORT_C:
1273 return DPIO_PHY0;
1274 case PORT_D:
1275 return DPIO_PHY1;
1276 default:
1277 BUG();
1278 }
1279 }
1280
1281 static inline enum dpio_channel
1282 vlv_pipe_to_channel(enum pipe pipe)
1283 {
1284 switch (pipe) {
1285 case PIPE_A:
1286 case PIPE_C:
1287 return DPIO_CH0;
1288 case PIPE_B:
1289 return DPIO_CH1;
1290 default:
1291 BUG();
1292 }
1293 }
1294
1295 static inline struct intel_crtc *
1296 intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1297 {
1298 return dev_priv->pipe_to_crtc_mapping[pipe];
1299 }
1300
1301 static inline struct intel_crtc *
1302 intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1303 {
1304 return dev_priv->plane_to_crtc_mapping[plane];
1305 }
1306
1307 struct intel_load_detect_pipe {
1308 struct drm_atomic_state *restore_state;
1309 };
1310
1311 static inline struct intel_encoder *
1312 intel_attached_encoder(struct drm_connector *connector)
1313 {
1314 return to_intel_connector(connector)->encoder;
1315 }
1316
1317 static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1318 {
1319 switch (encoder->type) {
1320 case INTEL_OUTPUT_DDI:
1321 case INTEL_OUTPUT_DP:
1322 case INTEL_OUTPUT_EDP:
1323 case INTEL_OUTPUT_HDMI:
1324 return true;
1325 default:
1326 return false;
1327 }
1328 }
1329
1330 static inline struct intel_digital_port *
1331 enc_to_dig_port(struct drm_encoder *encoder)
1332 {
1333 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1334
1335 if (intel_encoder_is_dig_port(intel_encoder))
1336 return container_of(encoder, struct intel_digital_port,
1337 base.base);
1338 else
1339 return NULL;
1340 }
1341
1342 static inline struct intel_digital_port *
1343 conn_to_dig_port(struct intel_connector *connector)
1344 {
1345 return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
1346 }
1347
1348 static inline struct intel_dp_mst_encoder *
1349 enc_to_mst(struct drm_encoder *encoder)
1350 {
1351 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1352 }
1353
1354 static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1355 {
1356 return &enc_to_dig_port(encoder)->dp;
1357 }
1358
1359 static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
1360 {
1361 switch (encoder->type) {
1362 case INTEL_OUTPUT_DP:
1363 case INTEL_OUTPUT_EDP:
1364 return true;
1365 case INTEL_OUTPUT_DDI:
1366 /* Skip pure HDMI/DVI DDI encoders */
1367 return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
1368 default:
1369 return false;
1370 }
1371 }
1372
1373 static inline struct intel_lspcon *
1374 enc_to_intel_lspcon(struct drm_encoder *encoder)
1375 {
1376 return &enc_to_dig_port(encoder)->lspcon;
1377 }
1378
1379 static inline struct intel_digital_port *
1380 dp_to_dig_port(struct intel_dp *intel_dp)
1381 {
1382 return container_of(intel_dp, struct intel_digital_port, dp);
1383 }
1384
1385 static inline struct intel_lspcon *
1386 dp_to_lspcon(struct intel_dp *intel_dp)
1387 {
1388 return &dp_to_dig_port(intel_dp)->lspcon;
1389 }
1390
1391 static inline struct drm_i915_private *
1392 dp_to_i915(struct intel_dp *intel_dp)
1393 {
1394 return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
1395 }
1396
1397 static inline struct intel_digital_port *
1398 hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1399 {
1400 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1401 }
1402
1403 static inline struct intel_plane_state *
1404 intel_atomic_get_plane_state(struct intel_atomic_state *state,
1405 struct intel_plane *plane)
1406 {
1407 struct drm_plane_state *ret =
1408 drm_atomic_get_plane_state(&state->base, &plane->base);
1409
1410 if (IS_ERR(ret))
1411 return ERR_CAST(ret);
1412
1413 return to_intel_plane_state(ret);
1414 }
1415
1416 static inline struct intel_plane_state *
1417 intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
1418 struct intel_plane *plane)
1419 {
1420 return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
1421 &plane->base));
1422 }
1423
1424 static inline struct intel_plane_state *
1425 intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1426 struct intel_plane *plane)
1427 {
1428 return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1429 &plane->base));
1430 }
1431
1432 static inline struct intel_crtc_state *
1433 intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1434 struct intel_crtc *crtc)
1435 {
1436 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1437 &crtc->base));
1438 }
1439
1440 static inline struct intel_crtc_state *
1441 intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1442 struct intel_crtc *crtc)
1443 {
1444 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1445 &crtc->base));
1446 }
1447
1448 /* intel_display.c */
1449 void intel_plane_destroy(struct drm_plane *plane);
1450 void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1451 void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1452 enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1453 int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1454 int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1455 const char *name, u32 reg, int ref_freq);
1456 int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1457 const char *name, u32 reg);
1458 void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1459 void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1460 void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1461 unsigned int intel_fb_xy_to_linear(int x, int y,
1462 const struct intel_plane_state *state,
1463 int plane);
1464 unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1465 int color_plane, unsigned int height);
1466 void intel_add_fb_offsets(int *x, int *y,
1467 const struct intel_plane_state *state, int plane);
1468 unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1469 unsigned int intel_remapped_info_size(const struct intel_remapped_info *rem_info);
1470 bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1471 void intel_mark_busy(struct drm_i915_private *dev_priv);
1472 void intel_mark_idle(struct drm_i915_private *dev_priv);
1473 int intel_display_suspend(struct drm_device *dev);
1474 void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1475 void intel_encoder_destroy(struct drm_encoder *encoder);
1476 struct drm_display_mode *
1477 intel_encoder_current_mode(struct intel_encoder *encoder);
1478 bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
1479 bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
1480 enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
1481 enum port port);
1482 int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
1483 struct drm_file *file_priv);
1484 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1485 enum pipe pipe);
1486 static inline bool
1487 intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1488 enum intel_output_type type)
1489 {
1490 return crtc_state->output_types & (1 << type);
1491 }
1492 static inline bool
1493 intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1494 {
1495 return crtc_state->output_types &
1496 ((1 << INTEL_OUTPUT_DP) |
1497 (1 << INTEL_OUTPUT_DP_MST) |
1498 (1 << INTEL_OUTPUT_EDP));
1499 }
1500 static inline void
1501 intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1502 {
1503 drm_wait_one_vblank(&dev_priv->drm, pipe);
1504 }
1505 static inline void
1506 intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1507 {
1508 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1509
1510 if (crtc->active)
1511 intel_wait_for_vblank(dev_priv, pipe);
1512 }
1513
1514 u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1515
1516 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1517 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1518 struct intel_digital_port *dport,
1519 unsigned int expected_mask);
1520 int intel_get_load_detect_pipe(struct drm_connector *connector,
1521 const struct drm_display_mode *mode,
1522 struct intel_load_detect_pipe *old,
1523 struct drm_modeset_acquire_ctx *ctx);
1524 void intel_release_load_detect_pipe(struct drm_connector *connector,
1525 struct intel_load_detect_pipe *old,
1526 struct drm_modeset_acquire_ctx *ctx);
1527 struct i915_vma *
1528 intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1529 const struct i915_ggtt_view *view,
1530 bool uses_fence,
1531 unsigned long *out_flags);
1532 void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1533 struct drm_framebuffer *
1534 intel_framebuffer_create(struct drm_i915_gem_object *obj,
1535 struct drm_mode_fb_cmd2 *mode_cmd);
1536 int intel_prepare_plane_fb(struct drm_plane *plane,
1537 struct drm_plane_state *new_state);
1538 void intel_cleanup_plane_fb(struct drm_plane *plane,
1539 struct drm_plane_state *old_state);
1540 int intel_plane_atomic_get_property(struct drm_plane *plane,
1541 const struct drm_plane_state *state,
1542 struct drm_property *property,
1543 u64 *val);
1544 int intel_plane_atomic_set_property(struct drm_plane *plane,
1545 struct drm_plane_state *state,
1546 struct drm_property *property,
1547 u64 val);
1548 int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1549 struct drm_crtc_state *crtc_state,
1550 const struct intel_plane_state *old_plane_state,
1551 struct drm_plane_state *plane_state);
1552
1553 void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1554 enum pipe pipe);
1555
1556 int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1557 const struct dpll *dpll);
1558 void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1559 int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1560 bool intel_fuzzy_clock_check(int clock1, int clock2);
1561
1562 /* modesetting asserts */
1563 void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1564 enum pipe pipe);
1565 void assert_pll(struct drm_i915_private *dev_priv,
1566 enum pipe pipe, bool state);
1567 #define assert_pll_enabled(d, p) assert_pll(d, p, true)
1568 #define assert_pll_disabled(d, p) assert_pll(d, p, false)
1569 void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1570 #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1571 #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1572 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1573 enum pipe pipe, bool state);
1574 #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1575 #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1576 void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1577 #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1578 #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1579 void intel_prepare_reset(struct drm_i915_private *dev_priv);
1580 void intel_finish_reset(struct drm_i915_private *dev_priv);
1581 unsigned int skl_cdclk_get_vco(unsigned int freq);
1582 void intel_dp_get_m_n(struct intel_crtc *crtc,
1583 struct intel_crtc_state *pipe_config);
1584 void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
1585 enum link_m_n_set m_n);
1586 void intel_dp_ycbcr_420_enable(struct intel_dp *intel_dp,
1587 const struct intel_crtc_state *crtc_state);
1588 int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1589 bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state,
1590 struct dpll *best_clock);
1591 int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1592
1593 bool intel_crtc_active(struct intel_crtc *crtc);
1594 bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1595 void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1596 void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1597 enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1598 enum intel_display_power_domain
1599 intel_aux_power_domain(struct intel_digital_port *dig_port);
1600 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1601 struct intel_crtc_state *pipe_config);
1602 void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
1603 struct intel_crtc_state *crtc_state);
1604
1605 u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
1606 int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1607 int skl_max_scale(const struct intel_crtc_state *crtc_state,
1608 u32 pixel_format);
1609
1610 static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1611 {
1612 return i915_ggtt_offset(state->vma);
1613 }
1614
1615 u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1616 const struct intel_plane_state *plane_state);
1617 u32 glk_plane_color_ctl_crtc(const struct intel_crtc_state *crtc_state);
1618 u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1619 const struct intel_plane_state *plane_state);
1620 u32 skl_plane_ctl_crtc(const struct intel_crtc_state *crtc_state);
1621 u32 skl_plane_stride(const struct intel_plane_state *plane_state,
1622 int plane);
1623 int skl_check_plane_surface(struct intel_plane_state *plane_state);
1624 int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1625 int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
1626 unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
1627 u32 pixel_format, u64 modifier,
1628 unsigned int rotation);
1629 int bdw_get_pipemisc_bpp(struct intel_crtc *crtc);
1630
1631 /* intel_runtime_pm.c */
1632 #define BITS_PER_WAKEREF \
1633 BITS_PER_TYPE(struct_member(struct i915_runtime_pm, wakeref_count))
1634 #define INTEL_RPM_WAKELOCK_SHIFT (BITS_PER_WAKEREF / 2)
1635 #define INTEL_RPM_WAKELOCK_BIAS (1 << INTEL_RPM_WAKELOCK_SHIFT)
1636 #define INTEL_RPM_RAW_WAKEREF_MASK (INTEL_RPM_WAKELOCK_BIAS - 1)
1637
1638 static inline int
1639 intel_rpm_raw_wakeref_count(int wakeref_count)
1640 {
1641 return wakeref_count & INTEL_RPM_RAW_WAKEREF_MASK;
1642 }
1643
1644 static inline int
1645 intel_rpm_wakelock_count(int wakeref_count)
1646 {
1647 return wakeref_count >> INTEL_RPM_WAKELOCK_SHIFT;
1648 }
1649
1650 static inline void
1651 assert_rpm_device_not_suspended(struct i915_runtime_pm *rpm)
1652 {
1653 WARN_ONCE(rpm->suspended,
1654 "Device suspended during HW access\n");
1655 }
1656
1657 static inline void
1658 ____assert_rpm_raw_wakeref_held(struct i915_runtime_pm *rpm, int wakeref_count)
1659 {
1660 assert_rpm_device_not_suspended(rpm);
1661 WARN_ONCE(!intel_rpm_raw_wakeref_count(wakeref_count),
1662 "RPM raw-wakeref not held\n");
1663 }
1664
1665 static inline void
1666 ____assert_rpm_wakelock_held(struct i915_runtime_pm *rpm, int wakeref_count)
1667 {
1668 ____assert_rpm_raw_wakeref_held(rpm, wakeref_count);
1669 WARN_ONCE(!intel_rpm_wakelock_count(wakeref_count),
1670 "RPM wakelock ref not held during HW access\n");
1671 }
1672
1673 static inline void
1674 assert_rpm_raw_wakeref_held(struct drm_i915_private *i915)
1675 {
1676 struct i915_runtime_pm *rpm = &i915->runtime_pm;
1677
1678 ____assert_rpm_raw_wakeref_held(rpm, atomic_read(&rpm->wakeref_count));
1679 }
1680
1681 static inline void
1682 __assert_rpm_wakelock_held(struct i915_runtime_pm *rpm)
1683 {
1684 ____assert_rpm_wakelock_held(rpm, atomic_read(&rpm->wakeref_count));
1685 }
1686
1687 static inline void
1688 assert_rpm_wakelock_held(struct drm_i915_private *i915)
1689 {
1690 __assert_rpm_wakelock_held(&i915->runtime_pm);
1691 }
1692
1693 /**
1694 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1695 * @i915: i915 device instance
1696 *
1697 * This function disable asserts that check if we hold an RPM wakelock
1698 * reference, while keeping the device-not-suspended checks still enabled.
1699 * It's meant to be used only in special circumstances where our rule about
1700 * the wakelock refcount wrt. the device power state doesn't hold. According
1701 * to this rule at any point where we access the HW or want to keep the HW in
1702 * an active state we must hold an RPM wakelock reference acquired via one of
1703 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1704 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1705 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1706 * users should avoid using this function.
1707 *
1708 * Any calls to this function must have a symmetric call to
1709 * enable_rpm_wakeref_asserts().
1710 */
1711 static inline void
1712 disable_rpm_wakeref_asserts(struct drm_i915_private *i915)
1713 {
1714 atomic_add(INTEL_RPM_WAKELOCK_BIAS + 1,
1715 &i915->runtime_pm.wakeref_count);
1716 }
1717
1718 /**
1719 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1720 * @i915: i915 device instance
1721 *
1722 * This function re-enables the RPM assert checks after disabling them with
1723 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1724 * circumstances otherwise its use should be avoided.
1725 *
1726 * Any calls to this function must have a symmetric call to
1727 * disable_rpm_wakeref_asserts().
1728 */
1729 static inline void
1730 enable_rpm_wakeref_asserts(struct drm_i915_private *i915)
1731 {
1732 atomic_sub(INTEL_RPM_WAKELOCK_BIAS + 1,
1733 &i915->runtime_pm.wakeref_count);
1734 }
1735
1736 #endif /* __INTEL_DRV_H__ */