1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
6 #include <linux/signal.h>
7 #include <linux/slab.h>
8 #include <linux/module.h>
9 #include <linux/netdevice.h>
10 #include <linux/etherdevice.h>
11 #include <linux/mii.h>
12 #include <linux/ethtool.h>
13 #include <linux/phy.h>
14 #include <linux/usb.h>
15 #include <linux/crc32.h>
16 #include <linux/if_vlan.h>
17 #include <linux/uaccess.h>
18 #include <linux/list.h>
20 #include <linux/ipv6.h>
21 #include <net/ip6_checksum.h>
22 #include <uapi/linux/mdio.h>
23 #include <linux/mdio.h>
24 #include <linux/usb/cdc.h>
25 #include <linux/suspend.h>
26 #include <linux/atomic.h>
27 #include <linux/acpi.h>
28 #include <linux/firmware.h>
29 #include <crypto/sha2.h>
30 #include <linux/usb/r8152.h>
33 /* Information for net-next */
34 #define NETNEXT_VERSION "12"
36 /* Information for net */
37 #define NET_VERSION "13"
39 #define DRIVER_VERSION "v1." NETNEXT_VERSION "." NET_VERSION
40 #define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
41 #define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
42 #define MODULENAME "r8152"
44 #define R8152_PHY_ID 32
46 #define PLA_IDR 0xc000
47 #define PLA_RCR 0xc010
48 #define PLA_RCR1 0xc012
49 #define PLA_RMS 0xc016
50 #define PLA_RXFIFO_CTRL0 0xc0a0
51 #define PLA_RXFIFO_FULL 0xc0a2
52 #define PLA_RXFIFO_CTRL1 0xc0a4
53 #define PLA_RX_FIFO_FULL 0xc0a6
54 #define PLA_RXFIFO_CTRL2 0xc0a8
55 #define PLA_RX_FIFO_EMPTY 0xc0aa
56 #define PLA_DMY_REG0 0xc0b0
57 #define PLA_FMC 0xc0b4
58 #define PLA_CFG_WOL 0xc0b6
59 #define PLA_TEREDO_CFG 0xc0bc
60 #define PLA_TEREDO_WAKE_BASE 0xc0c4
61 #define PLA_MAR 0xcd00
62 #define PLA_BACKUP 0xd000
63 #define PLA_BDC_CR 0xd1a0
64 #define PLA_TEREDO_TIMER 0xd2cc
65 #define PLA_REALWOW_TIMER 0xd2e8
66 #define PLA_UPHY_TIMER 0xd388
67 #define PLA_SUSPEND_FLAG 0xd38a
68 #define PLA_INDICATE_FALG 0xd38c
69 #define PLA_MACDBG_PRE 0xd38c /* RTL_VER_04 only */
70 #define PLA_MACDBG_POST 0xd38e /* RTL_VER_04 only */
71 #define PLA_EXTRA_STATUS 0xd398
72 #define PLA_GPHY_CTRL 0xd3ae
73 #define PLA_POL_GPIO_CTRL 0xdc6a
74 #define PLA_EFUSE_DATA 0xdd00
75 #define PLA_EFUSE_CMD 0xdd02
76 #define PLA_LEDSEL 0xdd90
77 #define PLA_LED_FEATURE 0xdd92
78 #define PLA_PHYAR 0xde00
79 #define PLA_BOOT_CTRL 0xe004
80 #define PLA_LWAKE_CTRL_REG 0xe007
81 #define PLA_GPHY_INTR_IMR 0xe022
82 #define PLA_EEE_CR 0xe040
83 #define PLA_EEE_TXTWSYS 0xe04c
84 #define PLA_EEE_TXTWSYS_2P5G 0xe058
85 #define PLA_EEEP_CR 0xe080
86 #define PLA_MAC_PWR_CTRL 0xe0c0
87 #define PLA_MAC_PWR_CTRL2 0xe0ca
88 #define PLA_MAC_PWR_CTRL3 0xe0cc
89 #define PLA_MAC_PWR_CTRL4 0xe0ce
90 #define PLA_WDT6_CTRL 0xe428
91 #define PLA_TCR0 0xe610
92 #define PLA_TCR1 0xe612
93 #define PLA_MTPS 0xe615
94 #define PLA_TXFIFO_CTRL 0xe618
95 #define PLA_TXFIFO_FULL 0xe61a
96 #define PLA_RSTTALLY 0xe800
98 #define PLA_CRWECR 0xe81c
99 #define PLA_CONFIG12 0xe81e /* CONFIG1, CONFIG2 */
100 #define PLA_CONFIG34 0xe820 /* CONFIG3, CONFIG4 */
101 #define PLA_CONFIG5 0xe822
102 #define PLA_PHY_PWR 0xe84c
103 #define PLA_OOB_CTRL 0xe84f
104 #define PLA_CPCR 0xe854
105 #define PLA_MISC_0 0xe858
106 #define PLA_MISC_1 0xe85a
107 #define PLA_OCP_GPHY_BASE 0xe86c
108 #define PLA_TALLYCNT 0xe890
109 #define PLA_SFF_STS_7 0xe8de
110 #define PLA_PHYSTATUS 0xe908
111 #define PLA_CONFIG6 0xe90a /* CONFIG6 */
112 #define PLA_USB_CFG 0xe952
113 #define PLA_BP_BA 0xfc26
114 #define PLA_BP_0 0xfc28
115 #define PLA_BP_1 0xfc2a
116 #define PLA_BP_2 0xfc2c
117 #define PLA_BP_3 0xfc2e
118 #define PLA_BP_4 0xfc30
119 #define PLA_BP_5 0xfc32
120 #define PLA_BP_6 0xfc34
121 #define PLA_BP_7 0xfc36
122 #define PLA_BP_EN 0xfc38
124 #define USB_USB2PHY 0xb41e
125 #define USB_SSPHYLINK1 0xb426
126 #define USB_SSPHYLINK2 0xb428
127 #define USB_L1_CTRL 0xb45e
128 #define USB_U2P3_CTRL 0xb460
129 #define USB_CSR_DUMMY1 0xb464
130 #define USB_CSR_DUMMY2 0xb466
131 #define USB_DEV_STAT 0xb808
132 #define USB_CONNECT_TIMER 0xcbf8
133 #define USB_MSC_TIMER 0xcbfc
134 #define USB_BURST_SIZE 0xcfc0
135 #define USB_FW_FIX_EN0 0xcfca
136 #define USB_FW_FIX_EN1 0xcfcc
137 #define USB_LPM_CONFIG 0xcfd8
138 #define USB_ECM_OPTION 0xcfee
139 #define USB_CSTMR 0xcfef /* RTL8153A */
140 #define USB_MISC_2 0xcfff
141 #define USB_ECM_OP 0xd26b
142 #define USB_GPHY_CTRL 0xd284
143 #define USB_SPEED_OPTION 0xd32a
144 #define USB_FW_CTRL 0xd334 /* RTL8153B */
145 #define USB_FC_TIMER 0xd340
146 #define USB_USB_CTRL 0xd406
147 #define USB_PHY_CTRL 0xd408
148 #define USB_TX_AGG 0xd40a
149 #define USB_RX_BUF_TH 0xd40c
150 #define USB_USB_TIMER 0xd428
151 #define USB_RX_EARLY_TIMEOUT 0xd42c
152 #define USB_RX_EARLY_SIZE 0xd42e
153 #define USB_PM_CTRL_STATUS 0xd432 /* RTL8153A */
154 #define USB_RX_EXTRA_AGGR_TMR 0xd432 /* RTL8153B */
155 #define USB_TX_DMA 0xd434
156 #define USB_UPT_RXDMA_OWN 0xd437
157 #define USB_UPHY3_MDCMDIO 0xd480
158 #define USB_TOLERANCE 0xd490
159 #define USB_LPM_CTRL 0xd41a
160 #define USB_BMU_RESET 0xd4b0
161 #define USB_BMU_CONFIG 0xd4b4
162 #define USB_U1U2_TIMER 0xd4da
163 #define USB_FW_TASK 0xd4e8 /* RTL8153B */
164 #define USB_RX_AGGR_NUM 0xd4ee
165 #define USB_UPS_CTRL 0xd800
166 #define USB_POWER_CUT 0xd80a
167 #define USB_MISC_0 0xd81a
168 #define USB_MISC_1 0xd81f
169 #define USB_AFE_CTRL2 0xd824
170 #define USB_UPHY_XTAL 0xd826
171 #define USB_UPS_CFG 0xd842
172 #define USB_UPS_FLAGS 0xd848
173 #define USB_WDT1_CTRL 0xe404
174 #define USB_WDT11_CTRL 0xe43c
175 #define USB_BP_BA PLA_BP_BA
176 #define USB_BP_0 PLA_BP_0
177 #define USB_BP_1 PLA_BP_1
178 #define USB_BP_2 PLA_BP_2
179 #define USB_BP_3 PLA_BP_3
180 #define USB_BP_4 PLA_BP_4
181 #define USB_BP_5 PLA_BP_5
182 #define USB_BP_6 PLA_BP_6
183 #define USB_BP_7 PLA_BP_7
184 #define USB_BP_EN PLA_BP_EN /* RTL8153A */
185 #define USB_BP_8 0xfc38 /* RTL8153B */
186 #define USB_BP_9 0xfc3a
187 #define USB_BP_10 0xfc3c
188 #define USB_BP_11 0xfc3e
189 #define USB_BP_12 0xfc40
190 #define USB_BP_13 0xfc42
191 #define USB_BP_14 0xfc44
192 #define USB_BP_15 0xfc46
193 #define USB_BP2_EN 0xfc48
196 #define OCP_ALDPS_CONFIG 0x2010
197 #define OCP_EEE_CONFIG1 0x2080
198 #define OCP_EEE_CONFIG2 0x2092
199 #define OCP_EEE_CONFIG3 0x2094
200 #define OCP_BASE_MII 0xa400
201 #define OCP_EEE_AR 0xa41a
202 #define OCP_EEE_DATA 0xa41c
203 #define OCP_PHY_STATUS 0xa420
204 #define OCP_INTR_EN 0xa424
205 #define OCP_NCTL_CFG 0xa42c
206 #define OCP_POWER_CFG 0xa430
207 #define OCP_EEE_CFG 0xa432
208 #define OCP_SRAM_ADDR 0xa436
209 #define OCP_SRAM_DATA 0xa438
210 #define OCP_DOWN_SPEED 0xa442
211 #define OCP_EEE_ABLE 0xa5c4
212 #define OCP_EEE_ADV 0xa5d0
213 #define OCP_EEE_LPABLE 0xa5d2
214 #define OCP_10GBT_CTRL 0xa5d4
215 #define OCP_10GBT_STAT 0xa5d6
216 #define OCP_EEE_ADV2 0xa6d4
217 #define OCP_PHY_STATE 0xa708 /* nway state for 8153 */
218 #define OCP_PHY_PATCH_STAT 0xb800
219 #define OCP_PHY_PATCH_CMD 0xb820
220 #define OCP_PHY_LOCK 0xb82e
221 #define OCP_ADC_IOFFSET 0xbcfc
222 #define OCP_ADC_CFG 0xbc06
223 #define OCP_SYSCLK_CFG 0xc416
226 #define SRAM_GREEN_CFG 0x8011
227 #define SRAM_LPF_CFG 0x8012
228 #define SRAM_GPHY_FW_VER 0x801e
229 #define SRAM_10M_AMP1 0x8080
230 #define SRAM_10M_AMP2 0x8082
231 #define SRAM_IMPEDANCE 0x8084
232 #define SRAM_PHY_LOCK 0xb82e
235 #define RCR_AAP 0x00000001
236 #define RCR_APM 0x00000002
237 #define RCR_AM 0x00000004
238 #define RCR_AB 0x00000008
239 #define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
240 #define SLOT_EN BIT(11)
243 #define OUTER_VLAN BIT(7)
244 #define INNER_VLAN BIT(6)
246 /* PLA_RXFIFO_CTRL0 */
247 #define RXFIFO_THR1_NORMAL 0x00080002
248 #define RXFIFO_THR1_OOB 0x01800003
250 /* PLA_RXFIFO_FULL */
251 #define RXFIFO_FULL_MASK 0xfff
253 /* PLA_RXFIFO_CTRL1 */
254 #define RXFIFO_THR2_FULL 0x00000060
255 #define RXFIFO_THR2_HIGH 0x00000038
256 #define RXFIFO_THR2_OOB 0x0000004a
257 #define RXFIFO_THR2_NORMAL 0x00a0
259 /* PLA_RXFIFO_CTRL2 */
260 #define RXFIFO_THR3_FULL 0x00000078
261 #define RXFIFO_THR3_HIGH 0x00000048
262 #define RXFIFO_THR3_OOB 0x0000005a
263 #define RXFIFO_THR3_NORMAL 0x0110
265 /* PLA_TXFIFO_CTRL */
266 #define TXFIFO_THR_NORMAL 0x00400008
267 #define TXFIFO_THR_NORMAL2 0x01000008
270 #define ECM_ALDPS 0x0002
273 #define FMC_FCR_MCU_EN 0x0001
276 #define EEEP_CR_EEEP_TX 0x0002
279 #define WDT6_SET_MODE 0x0010
282 #define TCR0_TX_EMPTY 0x0800
283 #define TCR0_AUTO_FIFO 0x0080
286 #define VERSION_MASK 0x7cf0
287 #define IFG_MASK (BIT(3) | BIT(9) | BIT(8))
288 #define IFG_144NS BIT(9)
289 #define IFG_96NS (BIT(9) | BIT(8))
292 #define MTPS_JUMBO (12 * 1024 / 64)
293 #define MTPS_DEFAULT (6 * 1024 / 64)
296 #define TALLY_RESET 0x0001
304 #define CRWECR_NORAML 0x00
305 #define CRWECR_CONFIG 0xc0
308 #define NOW_IS_OOB 0x80
309 #define TXFIFO_EMPTY 0x20
310 #define RXFIFO_EMPTY 0x10
311 #define LINK_LIST_READY 0x02
312 #define DIS_MCU_CLROOB 0x01
313 #define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
316 #define RXDY_GATED_EN 0x0008
319 #define RE_INIT_LL 0x8000
320 #define MCU_BORW_EN 0x4000
323 #define FLOW_CTRL_EN BIT(0)
324 #define CPCR_RX_VLAN 0x0040
327 #define MAGIC_EN 0x0001
330 #define TEREDO_SEL 0x8000
331 #define TEREDO_WAKE_MASK 0x7f00
332 #define TEREDO_RS_EVENT_MASK 0x00fe
333 #define OOB_TEREDO_EN 0x0001
336 #define ALDPS_PROXY_MODE 0x0001
339 #define EFUSE_READ_CMD BIT(15)
340 #define EFUSE_DATA_BIT16 BIT(7)
343 #define LINK_ON_WAKE_EN 0x0010
344 #define LINK_OFF_WAKE_EN 0x0008
347 #define LANWAKE_CLR_EN BIT(0)
350 #define EN_XG_LIP BIT(1)
351 #define EN_G_LIP BIT(2)
354 #define BWF_EN 0x0040
355 #define MWF_EN 0x0020
356 #define UWF_EN 0x0010
357 #define LAN_WAKE_EN 0x0002
359 /* PLA_LED_FEATURE */
360 #define LED_MODE_MASK 0x0700
363 #define TX_10M_IDLE_EN 0x0080
364 #define PFM_PWM_SWITCH 0x0040
365 #define TEST_IO_OFF BIT(4)
367 /* PLA_MAC_PWR_CTRL */
368 #define D3_CLK_GATED_EN 0x00004000
369 #define MCU_CLK_RATIO 0x07010f07
370 #define MCU_CLK_RATIO_MASK 0x0f0f0f0f
371 #define ALDPS_SPDWN_RATIO 0x0f87
373 /* PLA_MAC_PWR_CTRL2 */
374 #define EEE_SPDWN_RATIO 0x8007
375 #define MAC_CLK_SPDWN_EN BIT(15)
376 #define EEE_SPDWN_RATIO_MASK 0xff
378 /* PLA_MAC_PWR_CTRL3 */
379 #define PLA_MCU_SPDWN_EN BIT(14)
380 #define PKT_AVAIL_SPDWN_EN 0x0100
381 #define SUSPEND_SPDWN_EN 0x0004
382 #define U1U2_SPDWN_EN 0x0002
383 #define L1_SPDWN_EN 0x0001
385 /* PLA_MAC_PWR_CTRL4 */
386 #define PWRSAVE_SPDWN_EN 0x1000
387 #define RXDV_SPDWN_EN 0x0800
388 #define TX10MIDLE_EN 0x0100
389 #define IDLE_SPDWN_EN BIT(6)
390 #define TP100_SPDWN_EN 0x0020
391 #define TP500_SPDWN_EN 0x0010
392 #define TP1000_SPDWN_EN 0x0008
393 #define EEE_SPDWN_EN 0x0001
395 /* PLA_GPHY_INTR_IMR */
396 #define GPHY_STS_MSK 0x0001
397 #define SPEED_DOWN_MSK 0x0002
398 #define SPDWN_RXDV_MSK 0x0004
399 #define SPDWN_LINKCHG_MSK 0x0008
402 #define PHYAR_FLAG 0x80000000
405 #define EEE_RX_EN 0x0001
406 #define EEE_TX_EN 0x0002
409 #define AUTOLOAD_DONE 0x0002
411 /* PLA_LWAKE_CTRL_REG */
412 #define LANWAKE_PIN BIT(7)
414 /* PLA_SUSPEND_FLAG */
415 #define LINK_CHG_EVENT BIT(0)
417 /* PLA_INDICATE_FALG */
418 #define UPCOMING_RUNTIME_D3 BIT(0)
420 /* PLA_MACDBG_PRE and PLA_MACDBG_POST */
421 #define DEBUG_OE BIT(0)
422 #define DEBUG_LTSSM 0x0082
424 /* PLA_EXTRA_STATUS */
425 #define CUR_LINK_OK BIT(15)
426 #define U3P3_CHECK_EN BIT(7) /* RTL_VER_05 only */
427 #define LINK_CHANGE_FLAG BIT(8)
428 #define POLL_LINK_CHG BIT(0)
431 #define GPHY_FLASH BIT(1)
433 /* PLA_POL_GPIO_CTRL */
434 #define DACK_DET_EN BIT(15)
435 #define POL_GPHY_PATCH BIT(4)
438 #define USB2PHY_SUSPEND 0x0001
439 #define USB2PHY_L1 0x0002
442 #define DELAY_PHY_PWR_CHG BIT(1)
445 #define pwd_dn_scale_mask 0x3ffe
446 #define pwd_dn_scale(x) ((x) << 1)
449 #define DYNAMIC_BURST 0x0001
452 #define EP4_FULL_FC 0x0001
455 #define STAT_SPEED_MASK 0x0006
456 #define STAT_SPEED_HIGH 0x0000
457 #define STAT_SPEED_FULL 0x0002
460 #define FW_FIX_SUSPEND BIT(14)
463 #define FW_IP_RESET_EN BIT(9)
466 #define LPM_U1U2_EN BIT(0)
469 #define TX_AGG_MAX_THRESHOLD 0x03
472 #define RX_THR_SUPPER 0x0c350180
473 #define RX_THR_HIGH 0x7a120180
474 #define RX_THR_SLOW 0xffff0180
475 #define RX_THR_B 0x00010001
478 #define TEST_MODE_DISABLE 0x00000001
479 #define TX_SIZE_ADJUST1 0x00000100
482 #define BMU_RESET_EP_IN 0x01
483 #define BMU_RESET_EP_OUT 0x02
486 #define ACT_ODMA BIT(1)
488 /* USB_UPT_RXDMA_OWN */
489 #define OWN_UPDATE BIT(0)
490 #define OWN_CLEAR BIT(1)
493 #define FC_PATCH_TASK BIT(1)
495 /* USB_RX_AGGR_NUM */
496 #define RX_AGGR_NUM_MASK 0x1ff
499 #define POWER_CUT 0x0100
501 /* USB_PM_CTRL_STATUS */
502 #define RESUME_INDICATE 0x0001
505 #define BYPASS_MAC_RESET BIT(5)
508 #define FORCE_SUPER BIT(0)
511 #define UPS_FORCE_PWR_DOWN BIT(0)
514 #define EN_ALL_SPEED BIT(0)
517 #define GPHY_PATCH_DONE BIT(2)
518 #define BYPASS_FLASH BIT(5)
519 #define BACKUP_RESTRORE BIT(6)
521 /* USB_SPEED_OPTION */
522 #define RG_PWRDN_EN BIT(8)
523 #define ALL_SPEED_OFF BIT(9)
526 #define FLOW_CTRL_PATCH_OPT BIT(1)
527 #define AUTO_SPEEDUP BIT(3)
528 #define FLOW_CTRL_PATCH_2 BIT(8)
531 #define CTRL_TIMER_EN BIT(15)
534 #define CDC_ECM_EN BIT(3)
535 #define RX_AGG_DISABLE 0x0010
536 #define RX_ZERO_EN 0x0080
539 #define U2P3_ENABLE 0x0001
540 #define RX_DETECT8 BIT(3)
543 #define PWR_EN 0x0001
544 #define PHASE2_EN 0x0008
545 #define UPS_EN BIT(4)
546 #define USP_PREWAKE BIT(5)
549 #define PCUT_STATUS 0x0001
551 /* USB_RX_EARLY_TIMEOUT */
552 #define COALESCE_SUPER 85000U
553 #define COALESCE_HIGH 250000U
554 #define COALESCE_SLOW 524280U
557 #define WTD1_EN BIT(0)
560 #define TIMER11_EN 0x0001
563 /* bit 4 ~ 5: fifo empty boundary */
564 #define FIFO_EMPTY_1FB 0x30 /* 0x1fb * 64 = 32448 bytes */
565 /* bit 2 ~ 3: LMP timer */
566 #define LPM_TIMER_MASK 0x0c
567 #define LPM_TIMER_500MS 0x04 /* 500 ms */
568 #define LPM_TIMER_500US 0x0c /* 500 us */
569 #define ROK_EXIT_LPM 0x02
572 #define SEN_VAL_MASK 0xf800
573 #define SEN_VAL_NORMAL 0xa000
574 #define SEL_RXIDLE 0x0100
577 #define OOBS_POLLING BIT(8)
580 #define SAW_CNT_1MS_MASK 0x0fff
581 #define MID_REVERSE BIT(5) /* RTL8156A */
584 #define UPS_FLAGS_R_TUNE BIT(0)
585 #define UPS_FLAGS_EN_10M_CKDIV BIT(1)
586 #define UPS_FLAGS_250M_CKDIV BIT(2)
587 #define UPS_FLAGS_EN_ALDPS BIT(3)
588 #define UPS_FLAGS_CTAP_SHORT_DIS BIT(4)
589 #define UPS_FLAGS_SPEED_MASK (0xf << 16)
590 #define ups_flags_speed(x) ((x) << 16)
591 #define UPS_FLAGS_EN_EEE BIT(20)
592 #define UPS_FLAGS_EN_500M_EEE BIT(21)
593 #define UPS_FLAGS_EN_EEE_CKDIV BIT(22)
594 #define UPS_FLAGS_EEE_PLLOFF_100 BIT(23)
595 #define UPS_FLAGS_EEE_PLLOFF_GIGA BIT(24)
596 #define UPS_FLAGS_EEE_CMOD_LV_EN BIT(25)
597 #define UPS_FLAGS_EN_GREEN BIT(26)
598 #define UPS_FLAGS_EN_FLOW_CTR BIT(27)
614 /* OCP_ALDPS_CONFIG */
615 #define ENPWRSAVE 0x8000
616 #define ENPDNPS 0x0200
617 #define LINKENA 0x0100
618 #define DIS_SDSAVE 0x0010
621 #define PHY_STAT_MASK 0x0007
622 #define PHY_STAT_EXT_INIT 2
623 #define PHY_STAT_LAN_ON 3
624 #define PHY_STAT_PWRDN 5
627 #define INTR_SPEED_FORCE BIT(3)
630 #define PGA_RETURN_EN BIT(1)
633 #define EEE_CLKDIV_EN 0x8000
634 #define EN_ALDPS 0x0004
635 #define EN_10M_PLLOFF 0x0001
637 /* OCP_EEE_CONFIG1 */
638 #define RG_TXLPI_MSK_HFDUP 0x8000
639 #define RG_MATCLR_EN 0x4000
640 #define EEE_10_CAP 0x2000
641 #define EEE_NWAY_EN 0x1000
642 #define TX_QUIET_EN 0x0200
643 #define RX_QUIET_EN 0x0100
644 #define sd_rise_time_mask 0x0070
645 #define sd_rise_time(x) (min(x, 7) << 4) /* bit 4 ~ 6 */
646 #define RG_RXLPI_MSK_HFDUP 0x0008
647 #define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
649 /* OCP_EEE_CONFIG2 */
650 #define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
651 #define RG_DACQUIET_EN 0x0400
652 #define RG_LDVQUIET_EN 0x0200
653 #define RG_CKRSEL 0x0020
654 #define RG_EEEPRG_EN 0x0010
656 /* OCP_EEE_CONFIG3 */
657 #define fast_snr_mask 0xff80
658 #define fast_snr(x) (min(x, 0x1ff) << 7) /* bit 7 ~ 15 */
659 #define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
660 #define MSK_PH 0x0006 /* bit 0 ~ 3 */
663 /* bit[15:14] function */
664 #define FUN_ADDR 0x0000
665 #define FUN_DATA 0x4000
666 /* bit[4:0] device addr */
669 #define CTAP_SHORT_EN 0x0040
670 #define EEE10_EN 0x0010
673 #define EN_EEE_CMODE BIT(14)
674 #define EN_EEE_1000 BIT(13)
675 #define EN_EEE_100 BIT(12)
676 #define EN_10M_CLKDIV BIT(11)
677 #define EN_10M_BGOFF 0x0080
680 #define RTL_ADV2_5G_F_R BIT(5) /* Advertise 2.5GBASE-T fast-retrain */
683 #define TXDIS_STATE 0x01
684 #define ABD_STATE 0x02
686 /* OCP_PHY_PATCH_STAT */
687 #define PATCH_READY BIT(6)
689 /* OCP_PHY_PATCH_CMD */
690 #define PATCH_REQUEST BIT(4)
693 #define PATCH_LOCK BIT(0)
696 #define CKADSEL_L 0x0100
697 #define ADC_EN 0x0080
698 #define EN_EMI_L 0x0040
701 #define sysclk_div_expo(x) (min(x, 5) << 8)
702 #define clk_div_expo(x) (min(x, 5) << 4)
705 #define GREEN_ETH_EN BIT(15)
706 #define R_TUNE_EN BIT(11)
709 #define LPF_AUTO_TUNE 0x8000
712 #define GDAC_IB_UPALL 0x0008
715 #define AMP_DN 0x0200
718 #define RX_DRIVING_MASK 0x6000
721 #define PHY_PATCH_LOCK 0x0001
724 #define AD_MASK 0xfee0
725 #define BND_MASK 0x0004
726 #define BD_MASK 0x0001
728 #define PASS_THRU_MASK 0x1
730 #define BP4_SUPER_ONLY 0x1578 /* RTL_VER_04 only */
732 enum rtl_register_content
{
745 #define is_speed_2500(_speed) (((_speed) & (_2500bps | LINK_STATUS)) == (_2500bps | LINK_STATUS))
746 #define is_flow_control(_speed) (((_speed) & (_tx_flow | _rx_flow)) == (_tx_flow | _rx_flow))
748 #define RTL8152_MAX_TX 4
749 #define RTL8152_MAX_RX 10
754 #define RTL8152_RX_MAX_PENDING 4096
755 #define RTL8152_RXFG_HEADSZ 256
757 #define INTR_LINK 0x0004
759 #define RTL8152_RMS (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
760 #define RTL8153_RMS RTL8153_MAX_PACKET
761 #define RTL8152_TX_TIMEOUT (5 * HZ)
762 #define mtu_to_size(m) ((m) + VLAN_ETH_HLEN + ETH_FCS_LEN)
763 #define size_to_mtu(s) ((s) - VLAN_ETH_HLEN - ETH_FCS_LEN)
764 #define rx_reserved_size(x) (mtu_to_size(x) + sizeof(struct rx_desc) + RX_ALIGN)
768 RTL8152_INACCESSIBLE
= 0,
778 PROBED_WITH_NO_ERRORS
,
782 #define DEVICE_ID_LENOVO_USB_C_TRAVEL_HUB 0x721e
783 #define DEVICE_ID_THINKPAD_ONELINK_PLUS_DOCK 0x3054
784 #define DEVICE_ID_THINKPAD_THUNDERBOLT3_DOCK_GEN2 0x3082
785 #define DEVICE_ID_THINKPAD_USB_C_DONGLE 0x720c
786 #define DEVICE_ID_THINKPAD_USB_C_DOCK_GEN2 0xa387
787 #define DEVICE_ID_THINKPAD_USB_C_DOCK_GEN3 0x3062
788 #define DEVICE_ID_THINKPAD_HYBRID_USB_C_DOCK 0xa359
790 struct tally_counter
{
797 __le32 tx_one_collision
;
798 __le32 tx_multi_collision
;
808 #define RX_LEN_MASK 0x7fff
811 #define RD_UDP_CS BIT(23)
812 #define RD_TCP_CS BIT(22)
813 #define RD_IPV6_CS BIT(20)
814 #define RD_IPV4_CS BIT(19)
817 #define IPF BIT(23) /* IP checksum fail */
818 #define UDPF BIT(22) /* UDP checksum fail */
819 #define TCPF BIT(21) /* TCP checksum fail */
820 #define RX_VLAN_TAG BIT(16)
829 #define TX_FS BIT(31) /* First segment of a packet */
830 #define TX_LS BIT(30) /* Final segment of a packet */
831 #define GTSENDV4 BIT(28)
832 #define GTSENDV6 BIT(27)
833 #define GTTCPHO_SHIFT 18
834 #define GTTCPHO_MAX 0x7fU
835 #define TX_LEN_MAX 0x3ffffU
838 #define UDP_CS BIT(31) /* Calculate UDP/IP checksum */
839 #define TCP_CS BIT(30) /* Calculate TCP/IP checksum */
840 #define IPV4_CS BIT(29) /* Calculate IPv4 checksum */
841 #define IPV6_CS BIT(28) /* Calculate IPv6 checksum */
843 #define MSS_MAX 0x7ffU
844 #define TCPHO_SHIFT 17
845 #define TCPHO_MAX 0x7ffU
846 #define TX_VLAN_TAG BIT(16)
852 struct list_head list
, info_list
;
854 struct r8152
*context
;
860 struct list_head list
;
862 struct r8152
*context
;
871 struct usb_device
*udev
;
872 struct napi_struct napi
;
873 struct usb_interface
*intf
;
874 struct net_device
*netdev
;
875 struct urb
*intr_urb
;
876 struct tx_agg tx_info
[RTL8152_MAX_TX
];
877 struct list_head rx_info
, rx_used
;
878 struct list_head rx_done
, tx_free
;
879 struct sk_buff_head tx_queue
, rx_queue
;
880 spinlock_t rx_lock
, tx_lock
;
881 struct delayed_work schedule
, hw_phy_work
;
882 struct mii_if_info mii
;
883 struct mutex control
; /* use for hw setting */
884 #ifdef CONFIG_PM_SLEEP
885 struct notifier_block pm_notifier
;
887 struct tasklet_struct tx_tl
;
890 void (*init
)(struct r8152
*tp
);
891 int (*enable
)(struct r8152
*tp
);
892 void (*disable
)(struct r8152
*tp
);
893 void (*up
)(struct r8152
*tp
);
894 void (*down
)(struct r8152
*tp
);
895 void (*unload
)(struct r8152
*tp
);
896 int (*eee_get
)(struct r8152
*tp
, struct ethtool_keee
*eee
);
897 int (*eee_set
)(struct r8152
*tp
, struct ethtool_keee
*eee
);
898 bool (*in_nway
)(struct r8152
*tp
);
899 void (*hw_phy_cfg
)(struct r8152
*tp
);
900 void (*autosuspend_en
)(struct r8152
*tp
, bool enable
);
901 void (*change_mtu
)(struct r8152
*tp
);
914 u32 eee_plloff_100
:1;
915 u32 eee_plloff_giga
:1;
919 u32 ctap_short_off
:1;
922 #define RTL_VER_SIZE 32
926 const struct firmware
*fw
;
928 char version
[RTL_VER_SIZE
];
929 int (*pre_fw
)(struct r8152
*tp
);
930 int (*post_fw
)(struct r8152
*tp
);
947 u32 fc_pause_on
, fc_pause_off
;
949 unsigned int pipe_in
, pipe_out
, pipe_intr
, pipe_ctrl_in
, pipe_ctrl_out
;
951 u32 support_2500full
:1;
952 u32 lenovo_macpassthru
:1;
953 u32 dell_tb_rx_agg_bug
:1;
962 unsigned int reg_access_reset_count
;
966 * struct fw_block - block type and total length
967 * @type: type of the current block, such as RTL_FW_END, RTL_FW_PLA,
968 * RTL_FW_USB and so on.
969 * @length: total length of the current block.
977 * struct fw_header - header of the firmware file
978 * @checksum: checksum of sha256 which is calculated from the whole file
979 * except the checksum field of the file. That is, calculate sha256
980 * from the version field to the end of the file.
981 * @version: version of this firmware.
982 * @blocks: the first firmware block of the file
986 char version
[RTL_VER_SIZE
];
987 struct fw_block blocks
[];
990 enum rtl8152_fw_flags
{
1004 enum rtl8152_fw_fixup_cmd
{
1016 struct fw_phy_speed_up
{
1017 struct fw_block blk_hdr
;
1026 struct fw_block blk_hdr
;
1027 struct fw_phy_set ver
;
1031 struct fw_phy_fixup
{
1032 struct fw_block blk_hdr
;
1033 struct fw_phy_set setting
;
1038 struct fw_phy_union
{
1039 struct fw_block blk_hdr
;
1042 struct fw_phy_set pre_set
[2];
1043 struct fw_phy_set bp
[8];
1044 struct fw_phy_set bp_en
;
1051 * struct fw_mac - a firmware block used by RTL_FW_PLA and RTL_FW_USB.
1052 * The layout of the firmware block is:
1053 * <struct fw_mac> + <info> + <firmware data>.
1054 * @blk_hdr: firmware descriptor (type, length)
1055 * @fw_offset: offset of the firmware binary data. The start address of
1056 * the data would be the address of struct fw_mac + @fw_offset.
1057 * @fw_reg: the register to load the firmware. Depends on chip.
1058 * @bp_ba_addr: the register to write break point base address. Depends on
1060 * @bp_ba_value: break point base address. Depends on chip.
1061 * @bp_en_addr: the register to write break point enabled mask. Depends
1063 * @bp_en_value: break point enabled mask. Depends on the firmware.
1064 * @bp_start: the start register of break points. Depends on chip.
1065 * @bp_num: the break point number which needs to be set for this firmware.
1066 * Depends on the firmware.
1067 * @bp: break points. Depends on firmware.
1068 * @reserved: reserved space (unused)
1069 * @fw_ver_reg: the register to store the fw version.
1070 * @fw_ver_data: the firmware version of the current type.
1071 * @info: additional information for debugging, and is followed by the
1072 * binary data of firmware.
1075 struct fw_block blk_hdr
;
1084 __le16 bp
[16]; /* any value determined by firmware */
1092 * struct fw_phy_patch_key - a firmware block used by RTL_FW_PHY_START.
1093 * This is used to set patch key when loading the firmware of PHY.
1094 * @blk_hdr: firmware descriptor (type, length)
1095 * @key_reg: the register to write the patch key.
1096 * @key_data: patch key.
1097 * @reserved: reserved space (unused)
1099 struct fw_phy_patch_key
{
1100 struct fw_block blk_hdr
;
1107 * struct fw_phy_nc - a firmware block used by RTL_FW_PHY_NC.
1108 * The layout of the firmware block is:
1109 * <struct fw_phy_nc> + <info> + <firmware data>.
1110 * @blk_hdr: firmware descriptor (type, length)
1111 * @fw_offset: offset of the firmware binary data. The start address of
1112 * the data would be the address of struct fw_phy_nc + @fw_offset.
1113 * @fw_reg: the register to load the firmware. Depends on chip.
1114 * @ba_reg: the register to write the base address. Depends on chip.
1115 * @ba_data: base address. Depends on chip.
1116 * @patch_en_addr: the register of enabling patch mode. Depends on chip.
1117 * @patch_en_value: patch mode enabled mask. Depends on the firmware.
1118 * @mode_reg: the regitster of switching the mode.
1119 * @mode_pre: the mode needing to be set before loading the firmware.
1120 * @mode_post: the mode to be set when finishing to load the firmware.
1121 * @reserved: reserved space (unused)
1122 * @bp_start: the start register of break points. Depends on chip.
1123 * @bp_num: the break point number which needs to be set for this firmware.
1124 * Depends on the firmware.
1125 * @bp: break points. Depends on firmware.
1126 * @info: additional information for debugging, and is followed by the
1127 * binary data of firmware.
1130 struct fw_block blk_hdr
;
1135 __le16 patch_en_addr
;
1136 __le16 patch_en_value
;
1155 RTL_FW_PHY_UNION_NC
,
1156 RTL_FW_PHY_UNION_NC1
,
1157 RTL_FW_PHY_UNION_NC2
,
1158 RTL_FW_PHY_UNION_UC2
,
1159 RTL_FW_PHY_UNION_UC
,
1160 RTL_FW_PHY_UNION_MISC
,
1161 RTL_FW_PHY_SPEED_UP
,
1166 RTL_VER_UNKNOWN
= 0,
1189 TX_CSUM_SUCCESS
= 0,
1194 #define RTL_ADVERTISED_10_HALF BIT(0)
1195 #define RTL_ADVERTISED_10_FULL BIT(1)
1196 #define RTL_ADVERTISED_100_HALF BIT(2)
1197 #define RTL_ADVERTISED_100_FULL BIT(3)
1198 #define RTL_ADVERTISED_1000_HALF BIT(4)
1199 #define RTL_ADVERTISED_1000_FULL BIT(5)
1200 #define RTL_ADVERTISED_2500_FULL BIT(6)
1202 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
1203 * The RTL chips use a 64 element hash table based on the Ethernet CRC.
1205 static const int multicast_filter_limit
= 32;
1206 static unsigned int agg_buf_sz
= 16384;
1208 #define RTL_LIMITED_TSO_SIZE (size_to_mtu(agg_buf_sz) - sizeof(struct tx_desc))
1210 /* If register access fails then we block access and issue a reset. If this
1211 * happens too many times in a row without a successful access then we stop
1212 * trying to reset and just leave access blocked.
1214 #define REGISTER_ACCESS_MAX_RESETS 3
1216 static void rtl_set_inaccessible(struct r8152
*tp
)
1218 set_bit(RTL8152_INACCESSIBLE
, &tp
->flags
);
1219 smp_mb__after_atomic();
1222 static void rtl_set_accessible(struct r8152
*tp
)
1224 clear_bit(RTL8152_INACCESSIBLE
, &tp
->flags
);
1225 smp_mb__after_atomic();
1229 int r8152_control_msg(struct r8152
*tp
, unsigned int pipe
, __u8 request
,
1230 __u8 requesttype
, __u16 value
, __u16 index
, void *data
,
1231 __u16 size
, const char *msg_tag
)
1233 struct usb_device
*udev
= tp
->udev
;
1236 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
1239 ret
= usb_control_msg(udev
, pipe
, request
, requesttype
,
1240 value
, index
, data
, size
,
1241 USB_CTRL_GET_TIMEOUT
);
1243 /* No need to issue a reset to report an error if the USB device got
1244 * unplugged; just return immediately.
1249 /* If the write was successful then we're done */
1251 tp
->reg_access_reset_count
= 0;
1256 "Failed to %s %d bytes at %#06x/%#06x (%d)\n",
1257 msg_tag
, size
, value
, index
, ret
);
1259 /* Block all future register access until we reset. Much of the code
1260 * in the driver doesn't check for errors. Notably, many parts of the
1261 * driver do a read/modify/write of a register value without
1262 * confirming that the read succeeded. Writing back modified garbage
1263 * like this can fully wedge the adapter, requiring a power cycle.
1265 rtl_set_inaccessible(tp
);
1267 /* If probe hasn't yet finished, then we'll request a retry of the
1268 * whole probe routine if we get any control transfer errors. We
1269 * never have to clear this bit since we free/reallocate the whole "tp"
1270 * structure if we retry probe.
1272 if (!test_bit(PROBED_WITH_NO_ERRORS
, &tp
->flags
)) {
1273 set_bit(PROBE_SHOULD_RETRY
, &tp
->flags
);
1277 /* Failing to access registers in pre-reset is not surprising since we
1278 * wouldn't be resetting if things were behaving normally. The register
1279 * access we do in pre-reset isn't truly mandatory--we're just reusing
1280 * the disable() function and trying to be nice by powering the
1281 * adapter down before resetting it. Thus, if we're in pre-reset,
1282 * we'll return right away and not try to queue up yet another reset.
1283 * We know the post-reset is already coming.
1285 if (test_bit(IN_PRE_RESET
, &tp
->flags
))
1288 if (tp
->reg_access_reset_count
< REGISTER_ACCESS_MAX_RESETS
) {
1289 usb_queue_reset_device(tp
->intf
);
1290 tp
->reg_access_reset_count
++;
1291 } else if (tp
->reg_access_reset_count
== REGISTER_ACCESS_MAX_RESETS
) {
1293 "Tried to reset %d times; giving up.\n",
1294 REGISTER_ACCESS_MAX_RESETS
);
1301 int get_registers(struct r8152
*tp
, u16 value
, u16 index
, u16 size
, void *data
)
1306 tmp
= kmalloc(size
, GFP_KERNEL
);
1310 ret
= r8152_control_msg(tp
, tp
->pipe_ctrl_in
,
1311 RTL8152_REQ_GET_REGS
, RTL8152_REQT_READ
,
1312 value
, index
, tmp
, size
, "read");
1315 memset(data
, 0xff, size
);
1317 memcpy(data
, tmp
, size
);
1325 int set_registers(struct r8152
*tp
, u16 value
, u16 index
, u16 size
, void *data
)
1330 tmp
= kmemdup(data
, size
, GFP_KERNEL
);
1334 ret
= r8152_control_msg(tp
, tp
->pipe_ctrl_out
,
1335 RTL8152_REQ_SET_REGS
, RTL8152_REQT_WRITE
,
1336 value
, index
, tmp
, size
, "write");
1343 static void rtl_set_unplug(struct r8152
*tp
)
1345 if (tp
->udev
->state
== USB_STATE_NOTATTACHED
)
1346 rtl_set_inaccessible(tp
);
1349 static int generic_ocp_read(struct r8152
*tp
, u16 index
, u16 size
,
1350 void *data
, u16 type
)
1355 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
1358 /* both size and indix must be 4 bytes align */
1359 if ((size
& 3) || !size
|| (index
& 3) || !data
)
1362 if ((u32
)index
+ (u32
)size
> 0xffff)
1367 ret
= get_registers(tp
, index
, type
, limit
, data
);
1375 ret
= get_registers(tp
, index
, type
, size
, data
);
1392 static int generic_ocp_write(struct r8152
*tp
, u16 index
, u16 byteen
,
1393 u16 size
, void *data
, u16 type
)
1396 u16 byteen_start
, byteen_end
, byen
;
1399 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
1402 /* both size and indix must be 4 bytes align */
1403 if ((size
& 3) || !size
|| (index
& 3) || !data
)
1406 if ((u32
)index
+ (u32
)size
> 0xffff)
1409 byteen_start
= byteen
& BYTE_EN_START_MASK
;
1410 byteen_end
= byteen
& BYTE_EN_END_MASK
;
1412 byen
= byteen_start
| (byteen_start
<< 4);
1414 /* Split the first DWORD if the byte_en is not 0xff */
1415 if (byen
!= BYTE_EN_DWORD
) {
1416 ret
= set_registers(tp
, index
, type
| byen
, 4, data
);
1426 byen
= byteen_end
| (byteen_end
>> 4);
1428 /* Split the last DWORD if the byte_en is not 0xff */
1429 if (byen
!= BYTE_EN_DWORD
)
1434 ret
= set_registers(tp
, index
,
1435 type
| BYTE_EN_DWORD
,
1444 ret
= set_registers(tp
, index
,
1445 type
| BYTE_EN_DWORD
,
1457 /* Set the last DWORD */
1458 if (byen
!= BYTE_EN_DWORD
)
1459 ret
= set_registers(tp
, index
, type
| byen
, 4, data
);
1470 int pla_ocp_read(struct r8152
*tp
, u16 index
, u16 size
, void *data
)
1472 return generic_ocp_read(tp
, index
, size
, data
, MCU_TYPE_PLA
);
1476 int pla_ocp_write(struct r8152
*tp
, u16 index
, u16 byteen
, u16 size
, void *data
)
1478 return generic_ocp_write(tp
, index
, byteen
, size
, data
, MCU_TYPE_PLA
);
1482 int usb_ocp_write(struct r8152
*tp
, u16 index
, u16 byteen
, u16 size
, void *data
)
1484 return generic_ocp_write(tp
, index
, byteen
, size
, data
, MCU_TYPE_USB
);
1487 static u32
ocp_read_dword(struct r8152
*tp
, u16 type
, u16 index
)
1491 generic_ocp_read(tp
, index
, sizeof(data
), &data
, type
);
1493 return __le32_to_cpu(data
);
1496 static void ocp_write_dword(struct r8152
*tp
, u16 type
, u16 index
, u32 data
)
1498 __le32 tmp
= __cpu_to_le32(data
);
1500 generic_ocp_write(tp
, index
, BYTE_EN_DWORD
, sizeof(tmp
), &tmp
, type
);
1503 static u16
ocp_read_word(struct r8152
*tp
, u16 type
, u16 index
)
1507 u16 byen
= BYTE_EN_WORD
;
1508 u8 shift
= index
& 2;
1513 generic_ocp_read(tp
, index
, sizeof(tmp
), &tmp
, type
| byen
);
1515 data
= __le32_to_cpu(tmp
);
1516 data
>>= (shift
* 8);
1522 static void ocp_write_word(struct r8152
*tp
, u16 type
, u16 index
, u32 data
)
1526 u16 byen
= BYTE_EN_WORD
;
1527 u8 shift
= index
& 2;
1533 mask
<<= (shift
* 8);
1534 data
<<= (shift
* 8);
1538 tmp
= __cpu_to_le32(data
);
1540 generic_ocp_write(tp
, index
, byen
, sizeof(tmp
), &tmp
, type
);
1543 static u8
ocp_read_byte(struct r8152
*tp
, u16 type
, u16 index
)
1547 u8 shift
= index
& 3;
1551 generic_ocp_read(tp
, index
, sizeof(tmp
), &tmp
, type
);
1553 data
= __le32_to_cpu(tmp
);
1554 data
>>= (shift
* 8);
1560 static void ocp_write_byte(struct r8152
*tp
, u16 type
, u16 index
, u32 data
)
1564 u16 byen
= BYTE_EN_BYTE
;
1565 u8 shift
= index
& 3;
1571 mask
<<= (shift
* 8);
1572 data
<<= (shift
* 8);
1576 tmp
= __cpu_to_le32(data
);
1578 generic_ocp_write(tp
, index
, byen
, sizeof(tmp
), &tmp
, type
);
1581 static u16
ocp_reg_read(struct r8152
*tp
, u16 addr
)
1583 u16 ocp_base
, ocp_index
;
1585 ocp_base
= addr
& 0xf000;
1586 if (ocp_base
!= tp
->ocp_base
) {
1587 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_OCP_GPHY_BASE
, ocp_base
);
1588 tp
->ocp_base
= ocp_base
;
1591 ocp_index
= (addr
& 0x0fff) | 0xb000;
1592 return ocp_read_word(tp
, MCU_TYPE_PLA
, ocp_index
);
1595 static void ocp_reg_write(struct r8152
*tp
, u16 addr
, u16 data
)
1597 u16 ocp_base
, ocp_index
;
1599 ocp_base
= addr
& 0xf000;
1600 if (ocp_base
!= tp
->ocp_base
) {
1601 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_OCP_GPHY_BASE
, ocp_base
);
1602 tp
->ocp_base
= ocp_base
;
1605 ocp_index
= (addr
& 0x0fff) | 0xb000;
1606 ocp_write_word(tp
, MCU_TYPE_PLA
, ocp_index
, data
);
1609 static inline void r8152_mdio_write(struct r8152
*tp
, u32 reg_addr
, u32 value
)
1611 ocp_reg_write(tp
, OCP_BASE_MII
+ reg_addr
* 2, value
);
1614 static inline int r8152_mdio_read(struct r8152
*tp
, u32 reg_addr
)
1616 return ocp_reg_read(tp
, OCP_BASE_MII
+ reg_addr
* 2);
1619 static void sram_write(struct r8152
*tp
, u16 addr
, u16 data
)
1621 ocp_reg_write(tp
, OCP_SRAM_ADDR
, addr
);
1622 ocp_reg_write(tp
, OCP_SRAM_DATA
, data
);
1625 static u16
sram_read(struct r8152
*tp
, u16 addr
)
1627 ocp_reg_write(tp
, OCP_SRAM_ADDR
, addr
);
1628 return ocp_reg_read(tp
, OCP_SRAM_DATA
);
1631 static int read_mii_word(struct net_device
*netdev
, int phy_id
, int reg
)
1633 struct r8152
*tp
= netdev_priv(netdev
);
1636 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
1639 if (phy_id
!= R8152_PHY_ID
)
1642 ret
= r8152_mdio_read(tp
, reg
);
1648 void write_mii_word(struct net_device
*netdev
, int phy_id
, int reg
, int val
)
1650 struct r8152
*tp
= netdev_priv(netdev
);
1652 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
1655 if (phy_id
!= R8152_PHY_ID
)
1658 r8152_mdio_write(tp
, reg
, val
);
1662 r8152_submit_rx(struct r8152
*tp
, struct rx_agg
*agg
, gfp_t mem_flags
);
1665 rtl8152_set_speed(struct r8152
*tp
, u8 autoneg
, u32 speed
, u8 duplex
,
1668 static int __rtl8152_set_mac_address(struct net_device
*netdev
,
1669 struct sockaddr_storage
*addr
,
1672 struct r8152
*tp
= netdev_priv(netdev
);
1673 int ret
= -EADDRNOTAVAIL
;
1675 if (!is_valid_ether_addr(addr
->__data
))
1679 ret
= usb_autopm_get_interface(tp
->intf
);
1684 mutex_lock(&tp
->control
);
1686 eth_hw_addr_set(netdev
, addr
->__data
);
1688 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_CONFIG
);
1689 pla_ocp_write(tp
, PLA_IDR
, BYTE_EN_SIX_BYTES
, 8, addr
->__data
);
1690 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_NORAML
);
1692 mutex_unlock(&tp
->control
);
1695 usb_autopm_put_interface(tp
->intf
);
1700 static int rtl8152_set_mac_address(struct net_device
*netdev
, void *p
)
1702 return __rtl8152_set_mac_address(netdev
, p
, false);
1705 /* Devices containing proper chips can support a persistent
1706 * host system provided MAC address.
1707 * Examples of this are Dell TB15 and Dell WD15 docks
1709 static int vendor_mac_passthru_addr_read(struct r8152
*tp
,
1710 struct sockaddr_storage
*ss
)
1713 struct acpi_buffer buffer
= { ACPI_ALLOCATE_BUFFER
, NULL
};
1714 union acpi_object
*obj
;
1717 unsigned char buf
[6];
1719 acpi_object_type mac_obj_type
;
1722 if (tp
->lenovo_macpassthru
) {
1723 mac_obj_name
= "\\MACA";
1724 mac_obj_type
= ACPI_TYPE_STRING
;
1727 /* test for -AD variant of RTL8153 */
1728 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_MISC_0
);
1729 if ((ocp_data
& AD_MASK
) == 0x1000) {
1730 /* test for MAC address pass-through bit */
1731 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, EFUSE
);
1732 if ((ocp_data
& PASS_THRU_MASK
) != 1) {
1733 netif_dbg(tp
, probe
, tp
->netdev
,
1734 "No efuse for RTL8153-AD MAC pass through\n");
1738 /* test for RTL8153-BND and RTL8153-BD */
1739 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_MISC_1
);
1740 if ((ocp_data
& BND_MASK
) == 0 && (ocp_data
& BD_MASK
) == 0) {
1741 netif_dbg(tp
, probe
, tp
->netdev
,
1742 "Invalid variant for MAC pass through\n");
1747 mac_obj_name
= "\\_SB.AMAC";
1748 mac_obj_type
= ACPI_TYPE_BUFFER
;
1752 /* returns _AUXMAC_#AABBCCDDEEFF# */
1753 status
= acpi_evaluate_object(NULL
, mac_obj_name
, NULL
, &buffer
);
1754 obj
= (union acpi_object
*)buffer
.pointer
;
1755 if (!ACPI_SUCCESS(status
))
1757 if (obj
->type
!= mac_obj_type
|| obj
->string
.length
!= mac_strlen
) {
1758 netif_warn(tp
, probe
, tp
->netdev
,
1759 "Invalid buffer for pass-thru MAC addr: (%d, %d)\n",
1760 obj
->type
, obj
->string
.length
);
1764 if (strncmp(obj
->string
.pointer
, "_AUXMAC_#", 9) != 0 ||
1765 strncmp(obj
->string
.pointer
+ 0x15, "#", 1) != 0) {
1766 netif_warn(tp
, probe
, tp
->netdev
,
1767 "Invalid header when reading pass-thru MAC addr\n");
1770 ret
= hex2bin(buf
, obj
->string
.pointer
+ 9, 6);
1771 if (!(ret
== 0 && is_valid_ether_addr(buf
))) {
1772 netif_warn(tp
, probe
, tp
->netdev
,
1773 "Invalid MAC for pass-thru MAC addr: %d, %pM\n",
1778 memcpy(ss
->__data
, buf
, 6);
1779 tp
->netdev
->addr_assign_type
= NET_ADDR_STOLEN
;
1780 netif_info(tp
, probe
, tp
->netdev
,
1781 "Using pass-thru MAC addr %pM\n", ss
->__data
);
1788 static int determine_ethernet_addr(struct r8152
*tp
,
1789 struct sockaddr_storage
*ss
)
1791 struct net_device
*dev
= tp
->netdev
;
1794 ss
->ss_family
= dev
->type
;
1796 ret
= eth_platform_get_mac_address(&tp
->udev
->dev
, ss
->__data
);
1798 if (tp
->version
== RTL_VER_01
) {
1799 ret
= pla_ocp_read(tp
, PLA_IDR
, 8, ss
->__data
);
1801 /* if device doesn't support MAC pass through this will
1802 * be expected to be non-zero
1804 ret
= vendor_mac_passthru_addr_read(tp
, ss
);
1806 ret
= pla_ocp_read(tp
, PLA_BACKUP
, 8,
1812 netif_err(tp
, probe
, dev
, "Get ether addr fail\n");
1813 } else if (!is_valid_ether_addr(ss
->__data
)) {
1814 netif_err(tp
, probe
, dev
, "Invalid ether addr %pM\n",
1816 eth_hw_addr_random(dev
);
1817 ether_addr_copy(ss
->__data
, dev
->dev_addr
);
1818 netif_info(tp
, probe
, dev
, "Random ether addr %pM\n",
1826 static int set_ethernet_addr(struct r8152
*tp
, bool in_resume
)
1828 struct net_device
*dev
= tp
->netdev
;
1829 struct sockaddr_storage ss
;
1832 ret
= determine_ethernet_addr(tp
, &ss
);
1836 if (tp
->version
== RTL_VER_01
)
1837 eth_hw_addr_set(dev
, ss
.__data
);
1839 ret
= __rtl8152_set_mac_address(dev
, &ss
, in_resume
);
1844 static void read_bulk_callback(struct urb
*urb
)
1846 struct net_device
*netdev
;
1847 int status
= urb
->status
;
1850 unsigned long flags
;
1860 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
1863 if (!test_bit(WORK_ENABLE
, &tp
->flags
))
1866 netdev
= tp
->netdev
;
1868 /* When link down, the driver would cancel all bulks. */
1869 /* This avoid the re-submitting bulk */
1870 if (!netif_carrier_ok(netdev
))
1873 usb_mark_last_busy(tp
->udev
);
1877 if (urb
->actual_length
< ETH_ZLEN
)
1880 spin_lock_irqsave(&tp
->rx_lock
, flags
);
1881 list_add_tail(&agg
->list
, &tp
->rx_done
);
1882 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
1883 napi_schedule(&tp
->napi
);
1887 netif_device_detach(tp
->netdev
);
1890 urb
->actual_length
= 0;
1891 spin_lock_irqsave(&tp
->rx_lock
, flags
);
1892 list_add_tail(&agg
->list
, &tp
->rx_done
);
1893 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
1894 set_bit(RX_EPROTO
, &tp
->flags
);
1895 schedule_delayed_work(&tp
->schedule
, 1);
1898 return; /* the urb is in unlink state */
1900 if (net_ratelimit())
1901 netdev_warn(netdev
, "maybe reset is needed?\n");
1904 if (net_ratelimit())
1905 netdev_warn(netdev
, "Rx status %d\n", status
);
1909 r8152_submit_rx(tp
, agg
, GFP_ATOMIC
);
1912 static void write_bulk_callback(struct urb
*urb
)
1914 struct net_device_stats
*stats
;
1915 struct net_device
*netdev
;
1918 unsigned long flags
;
1919 int status
= urb
->status
;
1929 netdev
= tp
->netdev
;
1930 stats
= &netdev
->stats
;
1932 if (net_ratelimit())
1933 netdev_warn(netdev
, "Tx status %d\n", status
);
1934 stats
->tx_errors
+= agg
->skb_num
;
1936 stats
->tx_packets
+= agg
->skb_num
;
1937 stats
->tx_bytes
+= agg
->skb_len
;
1940 spin_lock_irqsave(&tp
->tx_lock
, flags
);
1941 list_add_tail(&agg
->list
, &tp
->tx_free
);
1942 spin_unlock_irqrestore(&tp
->tx_lock
, flags
);
1944 usb_autopm_put_interface_async(tp
->intf
);
1946 if (!netif_carrier_ok(netdev
))
1949 if (!test_bit(WORK_ENABLE
, &tp
->flags
))
1952 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
1955 if (!skb_queue_empty(&tp
->tx_queue
))
1956 tasklet_schedule(&tp
->tx_tl
);
1959 static void intr_callback(struct urb
*urb
)
1963 int status
= urb
->status
;
1970 if (!test_bit(WORK_ENABLE
, &tp
->flags
))
1973 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
1977 case 0: /* success */
1979 case -ECONNRESET
: /* unlink */
1981 netif_device_detach(tp
->netdev
);
1985 netif_info(tp
, intr
, tp
->netdev
,
1986 "Stop submitting intr, status %d\n", status
);
1989 if (net_ratelimit())
1990 netif_info(tp
, intr
, tp
->netdev
,
1991 "intr status -EOVERFLOW\n");
1993 /* -EPIPE: should clear the halt */
1995 netif_info(tp
, intr
, tp
->netdev
, "intr status %d\n", status
);
1999 d
= urb
->transfer_buffer
;
2000 if (INTR_LINK
& __le16_to_cpu(d
[0])) {
2001 if (!netif_carrier_ok(tp
->netdev
)) {
2002 set_bit(RTL8152_LINK_CHG
, &tp
->flags
);
2003 schedule_delayed_work(&tp
->schedule
, 0);
2006 if (netif_carrier_ok(tp
->netdev
)) {
2007 netif_stop_queue(tp
->netdev
);
2008 set_bit(RTL8152_LINK_CHG
, &tp
->flags
);
2009 schedule_delayed_work(&tp
->schedule
, 0);
2014 res
= usb_submit_urb(urb
, GFP_ATOMIC
);
2015 if (res
== -ENODEV
) {
2017 netif_device_detach(tp
->netdev
);
2019 netif_err(tp
, intr
, tp
->netdev
,
2020 "can't resubmit intr, status %d\n", res
);
2024 static inline void *rx_agg_align(void *data
)
2026 return (void *)ALIGN((uintptr_t)data
, RX_ALIGN
);
2029 static inline void *tx_agg_align(void *data
)
2031 return (void *)ALIGN((uintptr_t)data
, TX_ALIGN
);
2034 static void free_rx_agg(struct r8152
*tp
, struct rx_agg
*agg
)
2036 list_del(&agg
->info_list
);
2038 usb_free_urb(agg
->urb
);
2039 put_page(agg
->page
);
2042 atomic_dec(&tp
->rx_count
);
2045 static struct rx_agg
*alloc_rx_agg(struct r8152
*tp
, gfp_t mflags
)
2047 struct net_device
*netdev
= tp
->netdev
;
2048 int node
= netdev
->dev
.parent
? dev_to_node(netdev
->dev
.parent
) : -1;
2049 unsigned int order
= get_order(tp
->rx_buf_sz
);
2050 struct rx_agg
*rx_agg
;
2051 unsigned long flags
;
2053 rx_agg
= kmalloc_node(sizeof(*rx_agg
), mflags
, node
);
2057 rx_agg
->page
= alloc_pages(mflags
| __GFP_COMP
| __GFP_NOWARN
, order
);
2061 rx_agg
->buffer
= page_address(rx_agg
->page
);
2063 rx_agg
->urb
= usb_alloc_urb(0, mflags
);
2067 rx_agg
->context
= tp
;
2069 INIT_LIST_HEAD(&rx_agg
->list
);
2070 INIT_LIST_HEAD(&rx_agg
->info_list
);
2071 spin_lock_irqsave(&tp
->rx_lock
, flags
);
2072 list_add_tail(&rx_agg
->info_list
, &tp
->rx_info
);
2073 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
2075 atomic_inc(&tp
->rx_count
);
2080 __free_pages(rx_agg
->page
, order
);
2086 static void free_all_mem(struct r8152
*tp
)
2088 struct rx_agg
*agg
, *agg_next
;
2089 unsigned long flags
;
2092 spin_lock_irqsave(&tp
->rx_lock
, flags
);
2094 list_for_each_entry_safe(agg
, agg_next
, &tp
->rx_info
, info_list
)
2095 free_rx_agg(tp
, agg
);
2097 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
2099 WARN_ON(atomic_read(&tp
->rx_count
));
2101 for (i
= 0; i
< RTL8152_MAX_TX
; i
++) {
2102 usb_free_urb(tp
->tx_info
[i
].urb
);
2103 tp
->tx_info
[i
].urb
= NULL
;
2105 kfree(tp
->tx_info
[i
].buffer
);
2106 tp
->tx_info
[i
].buffer
= NULL
;
2107 tp
->tx_info
[i
].head
= NULL
;
2110 usb_free_urb(tp
->intr_urb
);
2111 tp
->intr_urb
= NULL
;
2113 kfree(tp
->intr_buff
);
2114 tp
->intr_buff
= NULL
;
2117 static int alloc_all_mem(struct r8152
*tp
)
2119 struct net_device
*netdev
= tp
->netdev
;
2120 struct usb_interface
*intf
= tp
->intf
;
2121 struct usb_host_interface
*alt
= intf
->cur_altsetting
;
2122 struct usb_host_endpoint
*ep_intr
= alt
->endpoint
+ 2;
2125 node
= netdev
->dev
.parent
? dev_to_node(netdev
->dev
.parent
) : -1;
2127 spin_lock_init(&tp
->rx_lock
);
2128 spin_lock_init(&tp
->tx_lock
);
2129 INIT_LIST_HEAD(&tp
->rx_info
);
2130 INIT_LIST_HEAD(&tp
->tx_free
);
2131 INIT_LIST_HEAD(&tp
->rx_done
);
2132 skb_queue_head_init(&tp
->tx_queue
);
2133 skb_queue_head_init(&tp
->rx_queue
);
2134 atomic_set(&tp
->rx_count
, 0);
2136 for (i
= 0; i
< RTL8152_MAX_RX
; i
++) {
2137 if (!alloc_rx_agg(tp
, GFP_KERNEL
))
2141 for (i
= 0; i
< RTL8152_MAX_TX
; i
++) {
2145 buf
= kmalloc_node(agg_buf_sz
, GFP_KERNEL
, node
);
2149 if (buf
!= tx_agg_align(buf
)) {
2151 buf
= kmalloc_node(agg_buf_sz
+ TX_ALIGN
, GFP_KERNEL
,
2157 urb
= usb_alloc_urb(0, GFP_KERNEL
);
2163 INIT_LIST_HEAD(&tp
->tx_info
[i
].list
);
2164 tp
->tx_info
[i
].context
= tp
;
2165 tp
->tx_info
[i
].urb
= urb
;
2166 tp
->tx_info
[i
].buffer
= buf
;
2167 tp
->tx_info
[i
].head
= tx_agg_align(buf
);
2169 list_add_tail(&tp
->tx_info
[i
].list
, &tp
->tx_free
);
2172 tp
->intr_urb
= usb_alloc_urb(0, GFP_KERNEL
);
2176 tp
->intr_buff
= kmalloc(INTBUFSIZE
, GFP_KERNEL
);
2180 tp
->intr_interval
= (int)ep_intr
->desc
.bInterval
;
2181 usb_fill_int_urb(tp
->intr_urb
, tp
->udev
, tp
->pipe_intr
,
2182 tp
->intr_buff
, INTBUFSIZE
, intr_callback
,
2183 tp
, tp
->intr_interval
);
2192 static struct tx_agg
*r8152_get_tx_agg(struct r8152
*tp
)
2194 struct tx_agg
*agg
= NULL
;
2195 unsigned long flags
;
2197 if (list_empty(&tp
->tx_free
))
2200 spin_lock_irqsave(&tp
->tx_lock
, flags
);
2201 if (!list_empty(&tp
->tx_free
)) {
2202 struct list_head
*cursor
;
2204 cursor
= tp
->tx_free
.next
;
2205 list_del_init(cursor
);
2206 agg
= list_entry(cursor
, struct tx_agg
, list
);
2208 spin_unlock_irqrestore(&tp
->tx_lock
, flags
);
2213 /* r8152_csum_workaround()
2214 * The hw limits the value of the transport offset. When the offset is out of
2215 * range, calculate the checksum by sw.
2217 static void r8152_csum_workaround(struct r8152
*tp
, struct sk_buff
*skb
,
2218 struct sk_buff_head
*list
)
2220 if (skb_shinfo(skb
)->gso_size
) {
2221 netdev_features_t features
= tp
->netdev
->features
;
2222 struct sk_buff
*segs
, *seg
, *next
;
2223 struct sk_buff_head seg_list
;
2225 features
&= ~(NETIF_F_SG
| NETIF_F_IPV6_CSUM
| NETIF_F_TSO6
);
2226 segs
= skb_gso_segment(skb
, features
);
2227 if (IS_ERR(segs
) || !segs
)
2230 __skb_queue_head_init(&seg_list
);
2232 skb_list_walk_safe(segs
, seg
, next
) {
2233 skb_mark_not_on_list(seg
);
2234 __skb_queue_tail(&seg_list
, seg
);
2237 skb_queue_splice(&seg_list
, list
);
2239 } else if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
2240 if (skb_checksum_help(skb
) < 0)
2243 __skb_queue_head(list
, skb
);
2245 struct net_device_stats
*stats
;
2248 stats
= &tp
->netdev
->stats
;
2249 stats
->tx_dropped
++;
2254 static inline void rtl_tx_vlan_tag(struct tx_desc
*desc
, struct sk_buff
*skb
)
2256 if (skb_vlan_tag_present(skb
)) {
2259 opts2
= TX_VLAN_TAG
| swab16(skb_vlan_tag_get(skb
));
2260 desc
->opts2
|= cpu_to_le32(opts2
);
2264 static inline void rtl_rx_vlan_tag(struct rx_desc
*desc
, struct sk_buff
*skb
)
2266 u32 opts2
= le32_to_cpu(desc
->opts2
);
2268 if (opts2
& RX_VLAN_TAG
)
2269 __vlan_hwaccel_put_tag(skb
, htons(ETH_P_8021Q
),
2270 swab16(opts2
& 0xffff));
2273 static int r8152_tx_csum(struct r8152
*tp
, struct tx_desc
*desc
,
2274 struct sk_buff
*skb
, u32 len
)
2276 u32 mss
= skb_shinfo(skb
)->gso_size
;
2277 u32 opts1
, opts2
= 0;
2278 int ret
= TX_CSUM_SUCCESS
;
2280 WARN_ON_ONCE(len
> TX_LEN_MAX
);
2282 opts1
= len
| TX_FS
| TX_LS
;
2285 u32 transport_offset
= (u32
)skb_transport_offset(skb
);
2287 if (transport_offset
> GTTCPHO_MAX
) {
2288 netif_warn(tp
, tx_err
, tp
->netdev
,
2289 "Invalid transport offset 0x%x for TSO\n",
2295 switch (vlan_get_protocol(skb
)) {
2296 case htons(ETH_P_IP
):
2300 case htons(ETH_P_IPV6
):
2301 if (skb_cow_head(skb
, 0)) {
2305 tcp_v6_gso_csum_prep(skb
);
2314 opts1
|= transport_offset
<< GTTCPHO_SHIFT
;
2315 opts2
|= min(mss
, MSS_MAX
) << MSS_SHIFT
;
2316 } else if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
2317 u32 transport_offset
= (u32
)skb_transport_offset(skb
);
2320 if (transport_offset
> TCPHO_MAX
) {
2321 netif_warn(tp
, tx_err
, tp
->netdev
,
2322 "Invalid transport offset 0x%x\n",
2328 switch (vlan_get_protocol(skb
)) {
2329 case htons(ETH_P_IP
):
2331 ip_protocol
= ip_hdr(skb
)->protocol
;
2334 case htons(ETH_P_IPV6
):
2336 ip_protocol
= ipv6_hdr(skb
)->nexthdr
;
2340 ip_protocol
= IPPROTO_RAW
;
2344 if (ip_protocol
== IPPROTO_TCP
)
2346 else if (ip_protocol
== IPPROTO_UDP
)
2351 opts2
|= transport_offset
<< TCPHO_SHIFT
;
2354 desc
->opts2
= cpu_to_le32(opts2
);
2355 desc
->opts1
= cpu_to_le32(opts1
);
2361 static int r8152_tx_agg_fill(struct r8152
*tp
, struct tx_agg
*agg
)
2363 struct sk_buff_head skb_head
, *tx_queue
= &tp
->tx_queue
;
2367 __skb_queue_head_init(&skb_head
);
2368 spin_lock(&tx_queue
->lock
);
2369 skb_queue_splice_init(tx_queue
, &skb_head
);
2370 spin_unlock(&tx_queue
->lock
);
2372 tx_data
= agg
->head
;
2375 remain
= agg_buf_sz
;
2377 while (remain
>= ETH_ZLEN
+ sizeof(struct tx_desc
)) {
2378 struct tx_desc
*tx_desc
;
2379 struct sk_buff
*skb
;
2382 skb
= __skb_dequeue(&skb_head
);
2386 len
= skb
->len
+ sizeof(*tx_desc
);
2389 __skb_queue_head(&skb_head
, skb
);
2393 tx_data
= tx_agg_align(tx_data
);
2394 tx_desc
= (struct tx_desc
*)tx_data
;
2396 if (r8152_tx_csum(tp
, tx_desc
, skb
, skb
->len
)) {
2397 r8152_csum_workaround(tp
, skb
, &skb_head
);
2401 rtl_tx_vlan_tag(tx_desc
, skb
);
2403 tx_data
+= sizeof(*tx_desc
);
2406 if (skb_copy_bits(skb
, 0, tx_data
, len
) < 0) {
2407 struct net_device_stats
*stats
= &tp
->netdev
->stats
;
2409 stats
->tx_dropped
++;
2410 dev_kfree_skb_any(skb
);
2411 tx_data
-= sizeof(*tx_desc
);
2416 agg
->skb_len
+= len
;
2417 agg
->skb_num
+= skb_shinfo(skb
)->gso_segs
?: 1;
2419 dev_kfree_skb_any(skb
);
2421 remain
= agg_buf_sz
- (int)(tx_agg_align(tx_data
) - agg
->head
);
2423 if (tp
->dell_tb_rx_agg_bug
)
2427 if (!skb_queue_empty(&skb_head
)) {
2428 spin_lock(&tx_queue
->lock
);
2429 skb_queue_splice(&skb_head
, tx_queue
);
2430 spin_unlock(&tx_queue
->lock
);
2433 netif_tx_lock(tp
->netdev
);
2435 if (netif_queue_stopped(tp
->netdev
) &&
2436 skb_queue_len(&tp
->tx_queue
) < tp
->tx_qlen
)
2437 netif_wake_queue(tp
->netdev
);
2439 netif_tx_unlock(tp
->netdev
);
2441 ret
= usb_autopm_get_interface_async(tp
->intf
);
2445 usb_fill_bulk_urb(agg
->urb
, tp
->udev
, tp
->pipe_out
,
2446 agg
->head
, (int)(tx_data
- (u8
*)agg
->head
),
2447 (usb_complete_t
)write_bulk_callback
, agg
);
2449 ret
= usb_submit_urb(agg
->urb
, GFP_ATOMIC
);
2451 usb_autopm_put_interface_async(tp
->intf
);
2457 static u8
r8152_rx_csum(struct r8152
*tp
, struct rx_desc
*rx_desc
)
2459 u8 checksum
= CHECKSUM_NONE
;
2462 if (!(tp
->netdev
->features
& NETIF_F_RXCSUM
))
2465 opts2
= le32_to_cpu(rx_desc
->opts2
);
2466 opts3
= le32_to_cpu(rx_desc
->opts3
);
2468 if (opts2
& RD_IPV4_CS
) {
2470 checksum
= CHECKSUM_NONE
;
2471 else if ((opts2
& RD_UDP_CS
) && !(opts3
& UDPF
))
2472 checksum
= CHECKSUM_UNNECESSARY
;
2473 else if ((opts2
& RD_TCP_CS
) && !(opts3
& TCPF
))
2474 checksum
= CHECKSUM_UNNECESSARY
;
2475 } else if (opts2
& RD_IPV6_CS
) {
2476 if ((opts2
& RD_UDP_CS
) && !(opts3
& UDPF
))
2477 checksum
= CHECKSUM_UNNECESSARY
;
2478 else if ((opts2
& RD_TCP_CS
) && !(opts3
& TCPF
))
2479 checksum
= CHECKSUM_UNNECESSARY
;
2486 static inline bool rx_count_exceed(struct r8152
*tp
)
2488 return atomic_read(&tp
->rx_count
) > RTL8152_MAX_RX
;
2491 static inline int agg_offset(struct rx_agg
*agg
, void *addr
)
2493 return (int)(addr
- agg
->buffer
);
2496 static struct rx_agg
*rtl_get_free_rx(struct r8152
*tp
, gfp_t mflags
)
2498 struct rx_agg
*agg
, *agg_next
, *agg_free
= NULL
;
2499 unsigned long flags
;
2501 spin_lock_irqsave(&tp
->rx_lock
, flags
);
2503 list_for_each_entry_safe(agg
, agg_next
, &tp
->rx_used
, list
) {
2504 if (page_count(agg
->page
) == 1) {
2506 list_del_init(&agg
->list
);
2510 if (rx_count_exceed(tp
)) {
2511 list_del_init(&agg
->list
);
2512 free_rx_agg(tp
, agg
);
2518 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
2520 if (!agg_free
&& atomic_read(&tp
->rx_count
) < tp
->rx_pending
)
2521 agg_free
= alloc_rx_agg(tp
, mflags
);
2526 static int rx_bottom(struct r8152
*tp
, int budget
)
2528 unsigned long flags
;
2529 struct list_head
*cursor
, *next
, rx_queue
;
2530 int ret
= 0, work_done
= 0;
2531 struct napi_struct
*napi
= &tp
->napi
;
2533 if (!skb_queue_empty(&tp
->rx_queue
)) {
2534 while (work_done
< budget
) {
2535 struct sk_buff
*skb
= __skb_dequeue(&tp
->rx_queue
);
2536 struct net_device
*netdev
= tp
->netdev
;
2537 struct net_device_stats
*stats
= &netdev
->stats
;
2538 unsigned int pkt_len
;
2544 napi_gro_receive(napi
, skb
);
2546 stats
->rx_packets
++;
2547 stats
->rx_bytes
+= pkt_len
;
2551 if (list_empty(&tp
->rx_done
) || work_done
>= budget
)
2554 clear_bit(RX_EPROTO
, &tp
->flags
);
2555 INIT_LIST_HEAD(&rx_queue
);
2556 spin_lock_irqsave(&tp
->rx_lock
, flags
);
2557 list_splice_init(&tp
->rx_done
, &rx_queue
);
2558 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
2560 list_for_each_safe(cursor
, next
, &rx_queue
) {
2561 struct rx_desc
*rx_desc
;
2562 struct rx_agg
*agg
, *agg_free
;
2567 /* A bulk transfer of USB may contain may packets, so the
2568 * total packets may more than the budget. Deal with all
2569 * packets in current bulk transfer, and stop to handle the
2570 * next bulk transfer until next schedule, if budget is
2573 if (work_done
>= budget
)
2576 list_del_init(cursor
);
2578 agg
= list_entry(cursor
, struct rx_agg
, list
);
2580 if (urb
->status
!= 0 || urb
->actual_length
< ETH_ZLEN
)
2583 agg_free
= rtl_get_free_rx(tp
, GFP_ATOMIC
);
2585 rx_desc
= agg
->buffer
;
2586 rx_data
= agg
->buffer
;
2587 len_used
+= sizeof(struct rx_desc
);
2589 while (urb
->actual_length
> len_used
) {
2590 struct net_device
*netdev
= tp
->netdev
;
2591 struct net_device_stats
*stats
= &netdev
->stats
;
2592 unsigned int pkt_len
, rx_frag_head_sz
, len
;
2593 struct sk_buff
*skb
;
2596 WARN_ON_ONCE(skb_queue_len(&tp
->rx_queue
) >= 1000);
2598 pkt_len
= le32_to_cpu(rx_desc
->opts1
) & RX_LEN_MASK
;
2599 if (pkt_len
< ETH_ZLEN
)
2602 len_used
+= pkt_len
;
2603 if (urb
->actual_length
< len_used
)
2606 pkt_len
-= ETH_FCS_LEN
;
2608 rx_data
+= sizeof(struct rx_desc
);
2610 if (!agg_free
|| tp
->rx_copybreak
> len
)
2616 /* If the budget is exhausted, the packet
2617 * would be queued in the driver. That is,
2618 * napi_gro_frags() wouldn't be called, so
2619 * we couldn't use napi_get_frags().
2621 if (work_done
>= budget
) {
2622 rx_frag_head_sz
= tp
->rx_copybreak
;
2623 skb
= napi_alloc_skb(napi
,
2626 rx_frag_head_sz
= 0;
2627 skb
= napi_get_frags(napi
);
2630 rx_frag_head_sz
= 0;
2631 skb
= napi_alloc_skb(napi
, len
);
2635 stats
->rx_dropped
++;
2639 skb
->ip_summed
= r8152_rx_csum(tp
, rx_desc
);
2640 rtl_rx_vlan_tag(rx_desc
, skb
);
2643 if (rx_frag_head_sz
) {
2644 memcpy(skb
->data
, rx_data
,
2646 skb_put(skb
, rx_frag_head_sz
);
2647 len
-= rx_frag_head_sz
;
2648 rx_data
+= rx_frag_head_sz
;
2649 skb
->protocol
= eth_type_trans(skb
,
2653 skb_add_rx_frag(skb
, 0, agg
->page
,
2654 agg_offset(agg
, rx_data
),
2655 len
, SKB_DATA_ALIGN(len
));
2656 get_page(agg
->page
);
2658 memcpy(skb
->data
, rx_data
, len
);
2660 skb
->protocol
= eth_type_trans(skb
, netdev
);
2663 if (work_done
< budget
) {
2665 napi_gro_frags(napi
);
2667 napi_gro_receive(napi
, skb
);
2670 stats
->rx_packets
++;
2671 stats
->rx_bytes
+= pkt_len
;
2673 __skb_queue_tail(&tp
->rx_queue
, skb
);
2677 rx_data
= rx_agg_align(rx_data
+ len
+ ETH_FCS_LEN
);
2678 rx_desc
= (struct rx_desc
*)rx_data
;
2679 len_used
= agg_offset(agg
, rx_data
);
2680 len_used
+= sizeof(struct rx_desc
);
2683 WARN_ON(!agg_free
&& page_count(agg
->page
) > 1);
2686 spin_lock_irqsave(&tp
->rx_lock
, flags
);
2687 if (page_count(agg
->page
) == 1) {
2688 list_add(&agg_free
->list
, &tp
->rx_used
);
2690 list_add_tail(&agg
->list
, &tp
->rx_used
);
2694 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
2699 ret
= r8152_submit_rx(tp
, agg
, GFP_ATOMIC
);
2701 urb
->actual_length
= 0;
2702 list_add_tail(&agg
->list
, next
);
2706 /* Splice the remained list back to rx_done for next schedule */
2707 if (!list_empty(&rx_queue
)) {
2708 spin_lock_irqsave(&tp
->rx_lock
, flags
);
2709 list_splice(&rx_queue
, &tp
->rx_done
);
2710 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
2717 static void tx_bottom(struct r8152
*tp
)
2722 struct net_device
*netdev
= tp
->netdev
;
2725 if (skb_queue_empty(&tp
->tx_queue
))
2728 agg
= r8152_get_tx_agg(tp
);
2732 res
= r8152_tx_agg_fill(tp
, agg
);
2736 if (res
== -ENODEV
) {
2738 netif_device_detach(netdev
);
2740 struct net_device_stats
*stats
= &netdev
->stats
;
2741 unsigned long flags
;
2743 netif_warn(tp
, tx_err
, netdev
,
2744 "failed tx_urb %d\n", res
);
2745 stats
->tx_dropped
+= agg
->skb_num
;
2747 spin_lock_irqsave(&tp
->tx_lock
, flags
);
2748 list_add_tail(&agg
->list
, &tp
->tx_free
);
2749 spin_unlock_irqrestore(&tp
->tx_lock
, flags
);
2754 static void bottom_half(struct tasklet_struct
*t
)
2756 struct r8152
*tp
= from_tasklet(tp
, t
, tx_tl
);
2758 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
2761 if (!test_bit(WORK_ENABLE
, &tp
->flags
))
2764 /* When link down, the driver would cancel all bulks. */
2765 /* This avoid the re-submitting bulk */
2766 if (!netif_carrier_ok(tp
->netdev
))
2769 clear_bit(SCHEDULE_TASKLET
, &tp
->flags
);
2774 static int r8152_poll(struct napi_struct
*napi
, int budget
)
2776 struct r8152
*tp
= container_of(napi
, struct r8152
, napi
);
2782 work_done
= rx_bottom(tp
, budget
);
2784 if (work_done
< budget
) {
2785 if (!napi_complete_done(napi
, work_done
))
2787 if (!list_empty(&tp
->rx_done
))
2788 napi_schedule(napi
);
2796 int r8152_submit_rx(struct r8152
*tp
, struct rx_agg
*agg
, gfp_t mem_flags
)
2800 /* The rx would be stopped, so skip submitting */
2801 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
) ||
2802 !test_bit(WORK_ENABLE
, &tp
->flags
) || !netif_carrier_ok(tp
->netdev
))
2805 usb_fill_bulk_urb(agg
->urb
, tp
->udev
, tp
->pipe_in
,
2806 agg
->buffer
, tp
->rx_buf_sz
,
2807 (usb_complete_t
)read_bulk_callback
, agg
);
2809 ret
= usb_submit_urb(agg
->urb
, mem_flags
);
2810 if (ret
== -ENODEV
) {
2812 netif_device_detach(tp
->netdev
);
2814 struct urb
*urb
= agg
->urb
;
2815 unsigned long flags
;
2817 urb
->actual_length
= 0;
2818 spin_lock_irqsave(&tp
->rx_lock
, flags
);
2819 list_add_tail(&agg
->list
, &tp
->rx_done
);
2820 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
2822 netif_err(tp
, rx_err
, tp
->netdev
,
2823 "Couldn't submit rx[%p], ret = %d\n", agg
, ret
);
2825 napi_schedule(&tp
->napi
);
2831 static void rtl_drop_queued_tx(struct r8152
*tp
)
2833 struct net_device_stats
*stats
= &tp
->netdev
->stats
;
2834 struct sk_buff_head skb_head
, *tx_queue
= &tp
->tx_queue
;
2835 struct sk_buff
*skb
;
2837 if (skb_queue_empty(tx_queue
))
2840 __skb_queue_head_init(&skb_head
);
2841 spin_lock_bh(&tx_queue
->lock
);
2842 skb_queue_splice_init(tx_queue
, &skb_head
);
2843 spin_unlock_bh(&tx_queue
->lock
);
2845 while ((skb
= __skb_dequeue(&skb_head
))) {
2847 stats
->tx_dropped
++;
2851 static void rtl8152_tx_timeout(struct net_device
*netdev
, unsigned int txqueue
)
2853 struct r8152
*tp
= netdev_priv(netdev
);
2855 netif_warn(tp
, tx_err
, netdev
, "Tx timeout\n");
2857 usb_queue_reset_device(tp
->intf
);
2860 static void rtl8152_set_rx_mode(struct net_device
*netdev
)
2862 struct r8152
*tp
= netdev_priv(netdev
);
2864 if (netif_carrier_ok(netdev
)) {
2865 set_bit(RTL8152_SET_RX_MODE
, &tp
->flags
);
2866 schedule_delayed_work(&tp
->schedule
, 0);
2870 static void _rtl8152_set_rx_mode(struct net_device
*netdev
)
2872 struct r8152
*tp
= netdev_priv(netdev
);
2873 u32 mc_filter
[2]; /* Multicast hash filter */
2877 netif_stop_queue(netdev
);
2878 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
2879 ocp_data
&= ~RCR_ACPT_ALL
;
2880 ocp_data
|= RCR_AB
| RCR_APM
;
2882 if (netdev
->flags
& IFF_PROMISC
) {
2883 /* Unconditionally log net taps. */
2884 netif_notice(tp
, link
, netdev
, "Promiscuous mode enabled\n");
2885 ocp_data
|= RCR_AM
| RCR_AAP
;
2886 mc_filter
[1] = 0xffffffff;
2887 mc_filter
[0] = 0xffffffff;
2888 } else if ((netdev
->flags
& IFF_MULTICAST
&&
2889 netdev_mc_count(netdev
) > multicast_filter_limit
) ||
2890 (netdev
->flags
& IFF_ALLMULTI
)) {
2891 /* Too many to filter perfectly -- accept all multicasts. */
2893 mc_filter
[1] = 0xffffffff;
2894 mc_filter
[0] = 0xffffffff;
2899 if (netdev
->flags
& IFF_MULTICAST
) {
2900 struct netdev_hw_addr
*ha
;
2902 netdev_for_each_mc_addr(ha
, netdev
) {
2903 int bit_nr
= ether_crc(ETH_ALEN
, ha
->addr
) >> 26;
2905 mc_filter
[bit_nr
>> 5] |= 1 << (bit_nr
& 31);
2911 tmp
[0] = __cpu_to_le32(swab32(mc_filter
[1]));
2912 tmp
[1] = __cpu_to_le32(swab32(mc_filter
[0]));
2914 pla_ocp_write(tp
, PLA_MAR
, BYTE_EN_DWORD
, sizeof(tmp
), tmp
);
2915 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
2916 netif_wake_queue(netdev
);
2919 static netdev_features_t
2920 rtl8152_features_check(struct sk_buff
*skb
, struct net_device
*dev
,
2921 netdev_features_t features
)
2923 u32 mss
= skb_shinfo(skb
)->gso_size
;
2924 int max_offset
= mss
? GTTCPHO_MAX
: TCPHO_MAX
;
2926 if ((mss
|| skb
->ip_summed
== CHECKSUM_PARTIAL
) &&
2927 skb_transport_offset(skb
) > max_offset
)
2928 features
&= ~(NETIF_F_CSUM_MASK
| NETIF_F_GSO_MASK
);
2929 else if ((skb
->len
+ sizeof(struct tx_desc
)) > agg_buf_sz
)
2930 features
&= ~NETIF_F_GSO_MASK
;
2935 static netdev_tx_t
rtl8152_start_xmit(struct sk_buff
*skb
,
2936 struct net_device
*netdev
)
2938 struct r8152
*tp
= netdev_priv(netdev
);
2940 skb_tx_timestamp(skb
);
2942 skb_queue_tail(&tp
->tx_queue
, skb
);
2944 if (!list_empty(&tp
->tx_free
)) {
2945 if (test_bit(SELECTIVE_SUSPEND
, &tp
->flags
)) {
2946 set_bit(SCHEDULE_TASKLET
, &tp
->flags
);
2947 schedule_delayed_work(&tp
->schedule
, 0);
2949 usb_mark_last_busy(tp
->udev
);
2950 tasklet_schedule(&tp
->tx_tl
);
2952 } else if (skb_queue_len(&tp
->tx_queue
) > tp
->tx_qlen
) {
2953 netif_stop_queue(netdev
);
2956 return NETDEV_TX_OK
;
2959 static void r8152b_reset_packet_filter(struct r8152
*tp
)
2963 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_FMC
);
2964 ocp_data
&= ~FMC_FCR_MCU_EN
;
2965 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_FMC
, ocp_data
);
2966 ocp_data
|= FMC_FCR_MCU_EN
;
2967 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_FMC
, ocp_data
);
2970 static void rtl8152_nic_reset(struct r8152
*tp
)
2975 switch (tp
->version
) {
2979 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_CR
);
2981 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CR
, ocp_data
);
2983 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_BMU_RESET
);
2984 ocp_data
&= ~BMU_RESET_EP_IN
;
2985 ocp_write_word(tp
, MCU_TYPE_USB
, USB_BMU_RESET
, ocp_data
);
2987 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
);
2988 ocp_data
|= CDC_ECM_EN
;
2989 ocp_write_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
, ocp_data
);
2991 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_CR
);
2993 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CR
, ocp_data
);
2995 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_BMU_RESET
);
2996 ocp_data
|= BMU_RESET_EP_IN
;
2997 ocp_write_word(tp
, MCU_TYPE_USB
, USB_BMU_RESET
, ocp_data
);
2999 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
);
3000 ocp_data
&= ~CDC_ECM_EN
;
3001 ocp_write_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
, ocp_data
);
3005 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CR
, CR_RST
);
3007 for (i
= 0; i
< 1000; i
++) {
3008 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
3010 if (!(ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_CR
) & CR_RST
))
3012 usleep_range(100, 400);
3018 static void set_tx_qlen(struct r8152
*tp
)
3020 tp
->tx_qlen
= agg_buf_sz
/ (mtu_to_size(tp
->netdev
->mtu
) + sizeof(struct tx_desc
));
3023 static inline u16
rtl8152_get_speed(struct r8152
*tp
)
3025 return ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_PHYSTATUS
);
3028 static void rtl_eee_plus_en(struct r8152
*tp
, bool enable
)
3032 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EEEP_CR
);
3034 ocp_data
|= EEEP_CR_EEEP_TX
;
3036 ocp_data
&= ~EEEP_CR_EEEP_TX
;
3037 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EEEP_CR
, ocp_data
);
3040 static void rtl_set_eee_plus(struct r8152
*tp
)
3042 if (rtl8152_get_speed(tp
) & _10bps
)
3043 rtl_eee_plus_en(tp
, true);
3045 rtl_eee_plus_en(tp
, false);
3048 static void rxdy_gated_en(struct r8152
*tp
, bool enable
)
3052 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MISC_1
);
3054 ocp_data
|= RXDY_GATED_EN
;
3056 ocp_data
&= ~RXDY_GATED_EN
;
3057 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MISC_1
, ocp_data
);
3060 static int rtl_start_rx(struct r8152
*tp
)
3062 struct rx_agg
*agg
, *agg_next
;
3063 struct list_head tmp_list
;
3064 unsigned long flags
;
3067 INIT_LIST_HEAD(&tmp_list
);
3069 spin_lock_irqsave(&tp
->rx_lock
, flags
);
3071 INIT_LIST_HEAD(&tp
->rx_done
);
3072 INIT_LIST_HEAD(&tp
->rx_used
);
3074 list_splice_init(&tp
->rx_info
, &tmp_list
);
3076 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
3078 list_for_each_entry_safe(agg
, agg_next
, &tmp_list
, info_list
) {
3079 INIT_LIST_HEAD(&agg
->list
);
3081 /* Only RTL8152_MAX_RX rx_agg need to be submitted. */
3082 if (++i
> RTL8152_MAX_RX
) {
3083 spin_lock_irqsave(&tp
->rx_lock
, flags
);
3084 list_add_tail(&agg
->list
, &tp
->rx_used
);
3085 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
3086 } else if (unlikely(ret
< 0)) {
3087 spin_lock_irqsave(&tp
->rx_lock
, flags
);
3088 list_add_tail(&agg
->list
, &tp
->rx_done
);
3089 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
3091 ret
= r8152_submit_rx(tp
, agg
, GFP_KERNEL
);
3095 spin_lock_irqsave(&tp
->rx_lock
, flags
);
3096 WARN_ON(!list_empty(&tp
->rx_info
));
3097 list_splice(&tmp_list
, &tp
->rx_info
);
3098 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
3103 static int rtl_stop_rx(struct r8152
*tp
)
3105 struct rx_agg
*agg
, *agg_next
;
3106 struct list_head tmp_list
;
3107 unsigned long flags
;
3109 INIT_LIST_HEAD(&tmp_list
);
3111 /* The usb_kill_urb() couldn't be used in atomic.
3112 * Therefore, move the list of rx_info to a tmp one.
3113 * Then, list_for_each_entry_safe could be used without
3117 spin_lock_irqsave(&tp
->rx_lock
, flags
);
3118 list_splice_init(&tp
->rx_info
, &tmp_list
);
3119 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
3121 list_for_each_entry_safe(agg
, agg_next
, &tmp_list
, info_list
) {
3122 /* At least RTL8152_MAX_RX rx_agg have the page_count being
3123 * equal to 1, so the other ones could be freed safely.
3125 if (page_count(agg
->page
) > 1)
3126 free_rx_agg(tp
, agg
);
3128 usb_kill_urb(agg
->urb
);
3131 /* Move back the list of temp to the rx_info */
3132 spin_lock_irqsave(&tp
->rx_lock
, flags
);
3133 WARN_ON(!list_empty(&tp
->rx_info
));
3134 list_splice(&tmp_list
, &tp
->rx_info
);
3135 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
3137 while (!skb_queue_empty(&tp
->rx_queue
))
3138 dev_kfree_skb(__skb_dequeue(&tp
->rx_queue
));
3143 static void rtl_set_ifg(struct r8152
*tp
, u16 speed
)
3147 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TCR1
);
3148 ocp_data
&= ~IFG_MASK
;
3149 if ((speed
& (_10bps
| _100bps
)) && !(speed
& FULL_DUP
)) {
3150 ocp_data
|= IFG_144NS
;
3151 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TCR1
, ocp_data
);
3153 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
);
3154 ocp_data
&= ~TX10MIDLE_EN
;
3155 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
, ocp_data
);
3157 ocp_data
|= IFG_96NS
;
3158 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TCR1
, ocp_data
);
3160 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
);
3161 ocp_data
|= TX10MIDLE_EN
;
3162 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
, ocp_data
);
3166 static inline void r8153b_rx_agg_chg_indicate(struct r8152
*tp
)
3168 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_UPT_RXDMA_OWN
,
3169 OWN_UPDATE
| OWN_CLEAR
);
3172 static int rtl_enable(struct r8152
*tp
)
3176 r8152b_reset_packet_filter(tp
);
3178 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_CR
);
3179 ocp_data
|= CR_RE
| CR_TE
;
3180 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CR
, ocp_data
);
3182 switch (tp
->version
) {
3192 r8153b_rx_agg_chg_indicate(tp
);
3196 rxdy_gated_en(tp
, false);
3201 static int rtl8152_enable(struct r8152
*tp
)
3203 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
3207 rtl_set_eee_plus(tp
);
3209 return rtl_enable(tp
);
3212 static void r8153_set_rx_early_timeout(struct r8152
*tp
)
3214 u32 ocp_data
= tp
->coalesce
/ 8;
3216 switch (tp
->version
) {
3221 ocp_write_word(tp
, MCU_TYPE_USB
, USB_RX_EARLY_TIMEOUT
,
3228 /* The RTL8153B uses USB_RX_EXTRA_AGGR_TMR for rx timeout
3229 * primarily. For USB_RX_EARLY_TIMEOUT, we fix it to 128ns.
3231 ocp_write_word(tp
, MCU_TYPE_USB
, USB_RX_EARLY_TIMEOUT
,
3233 ocp_write_word(tp
, MCU_TYPE_USB
, USB_RX_EXTRA_AGGR_TMR
,
3242 ocp_write_word(tp
, MCU_TYPE_USB
, USB_RX_EARLY_TIMEOUT
,
3244 ocp_write_word(tp
, MCU_TYPE_USB
, USB_RX_EXTRA_AGGR_TMR
,
3253 static void r8153_set_rx_early_size(struct r8152
*tp
)
3255 u32 ocp_data
= tp
->rx_buf_sz
- rx_reserved_size(tp
->netdev
->mtu
);
3257 switch (tp
->version
) {
3262 ocp_write_word(tp
, MCU_TYPE_USB
, USB_RX_EARLY_SIZE
,
3268 ocp_write_word(tp
, MCU_TYPE_USB
, USB_RX_EARLY_SIZE
,
3277 ocp_write_word(tp
, MCU_TYPE_USB
, USB_RX_EARLY_SIZE
,
3286 static int rtl8153_enable(struct r8152
*tp
)
3290 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
3294 rtl_set_eee_plus(tp
);
3295 r8153_set_rx_early_timeout(tp
);
3296 r8153_set_rx_early_size(tp
);
3298 rtl_set_ifg(tp
, rtl8152_get_speed(tp
));
3300 switch (tp
->version
) {
3303 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
);
3304 ocp_data
&= ~FC_PATCH_TASK
;
3305 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
, ocp_data
);
3306 usleep_range(1000, 2000);
3307 ocp_data
|= FC_PATCH_TASK
;
3308 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
, ocp_data
);
3314 return rtl_enable(tp
);
3317 static void rtl_disable(struct r8152
*tp
)
3322 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
)) {
3323 rtl_drop_queued_tx(tp
);
3327 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
3328 ocp_data
&= ~RCR_ACPT_ALL
;
3329 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
3331 rtl_drop_queued_tx(tp
);
3333 for (i
= 0; i
< RTL8152_MAX_TX
; i
++)
3334 usb_kill_urb(tp
->tx_info
[i
].urb
);
3336 rxdy_gated_en(tp
, true);
3338 for (i
= 0; i
< 1000; i
++) {
3339 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
3341 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
3342 if ((ocp_data
& FIFO_EMPTY
) == FIFO_EMPTY
)
3344 usleep_range(1000, 2000);
3347 for (i
= 0; i
< 1000; i
++) {
3348 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
3350 if (ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TCR0
) & TCR0_TX_EMPTY
)
3352 usleep_range(1000, 2000);
3357 rtl8152_nic_reset(tp
);
3360 static void r8152_power_cut_en(struct r8152
*tp
, bool enable
)
3364 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_UPS_CTRL
);
3366 ocp_data
|= POWER_CUT
;
3368 ocp_data
&= ~POWER_CUT
;
3369 ocp_write_word(tp
, MCU_TYPE_USB
, USB_UPS_CTRL
, ocp_data
);
3371 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_PM_CTRL_STATUS
);
3372 ocp_data
&= ~RESUME_INDICATE
;
3373 ocp_write_word(tp
, MCU_TYPE_USB
, USB_PM_CTRL_STATUS
, ocp_data
);
3376 static void rtl_rx_vlan_en(struct r8152
*tp
, bool enable
)
3380 switch (tp
->version
) {
3391 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CPCR
);
3393 ocp_data
|= CPCR_RX_VLAN
;
3395 ocp_data
&= ~CPCR_RX_VLAN
;
3396 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CPCR
, ocp_data
);
3406 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_RCR1
);
3408 ocp_data
|= OUTER_VLAN
| INNER_VLAN
;
3410 ocp_data
&= ~(OUTER_VLAN
| INNER_VLAN
);
3411 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RCR1
, ocp_data
);
3416 static int rtl8152_set_features(struct net_device
*dev
,
3417 netdev_features_t features
)
3419 netdev_features_t changed
= features
^ dev
->features
;
3420 struct r8152
*tp
= netdev_priv(dev
);
3423 ret
= usb_autopm_get_interface(tp
->intf
);
3427 mutex_lock(&tp
->control
);
3429 if (changed
& NETIF_F_HW_VLAN_CTAG_RX
) {
3430 if (features
& NETIF_F_HW_VLAN_CTAG_RX
)
3431 rtl_rx_vlan_en(tp
, true);
3433 rtl_rx_vlan_en(tp
, false);
3436 mutex_unlock(&tp
->control
);
3438 usb_autopm_put_interface(tp
->intf
);
3444 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
3446 static u32
__rtl_get_wol(struct r8152
*tp
)
3451 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
);
3452 if (ocp_data
& LINK_ON_WAKE_EN
)
3453 wolopts
|= WAKE_PHY
;
3455 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG5
);
3456 if (ocp_data
& UWF_EN
)
3457 wolopts
|= WAKE_UCAST
;
3458 if (ocp_data
& BWF_EN
)
3459 wolopts
|= WAKE_BCAST
;
3460 if (ocp_data
& MWF_EN
)
3461 wolopts
|= WAKE_MCAST
;
3463 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CFG_WOL
);
3464 if (ocp_data
& MAGIC_EN
)
3465 wolopts
|= WAKE_MAGIC
;
3470 static void __rtl_set_wol(struct r8152
*tp
, u32 wolopts
)
3474 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_CONFIG
);
3476 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
);
3477 ocp_data
&= ~LINK_ON_WAKE_EN
;
3478 if (wolopts
& WAKE_PHY
)
3479 ocp_data
|= LINK_ON_WAKE_EN
;
3480 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
, ocp_data
);
3482 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG5
);
3483 ocp_data
&= ~(UWF_EN
| BWF_EN
| MWF_EN
);
3484 if (wolopts
& WAKE_UCAST
)
3486 if (wolopts
& WAKE_BCAST
)
3488 if (wolopts
& WAKE_MCAST
)
3490 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG5
, ocp_data
);
3492 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_NORAML
);
3494 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CFG_WOL
);
3495 ocp_data
&= ~MAGIC_EN
;
3496 if (wolopts
& WAKE_MAGIC
)
3497 ocp_data
|= MAGIC_EN
;
3498 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CFG_WOL
, ocp_data
);
3500 if (wolopts
& WAKE_ANY
)
3501 device_set_wakeup_enable(&tp
->udev
->dev
, true);
3503 device_set_wakeup_enable(&tp
->udev
->dev
, false);
3506 static void r8153_mac_clk_speed_down(struct r8152
*tp
, bool enable
)
3508 u32 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL2
);
3510 /* MAC clock speed down */
3512 ocp_data
|= MAC_CLK_SPDWN_EN
;
3514 ocp_data
&= ~MAC_CLK_SPDWN_EN
;
3516 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL2
, ocp_data
);
3519 static void r8156_mac_clk_spd(struct r8152
*tp
, bool enable
)
3523 /* MAC clock speed down */
3525 /* aldps_spdwn_ratio, tp10_spdwn_ratio */
3526 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL
,
3529 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL2
);
3530 ocp_data
&= ~EEE_SPDWN_RATIO_MASK
;
3531 ocp_data
|= MAC_CLK_SPDWN_EN
| 0x03; /* eee_spdwn_ratio */
3532 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL2
, ocp_data
);
3534 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL2
);
3535 ocp_data
&= ~MAC_CLK_SPDWN_EN
;
3536 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL2
, ocp_data
);
3540 static void r8153_u1u2en(struct r8152
*tp
, bool enable
)
3545 memset(u1u2
, 0xff, sizeof(u1u2
));
3547 memset(u1u2
, 0x00, sizeof(u1u2
));
3549 usb_ocp_write(tp
, USB_TOLERANCE
, BYTE_EN_SIX_BYTES
, sizeof(u1u2
), u1u2
);
3552 static void r8153b_u1u2en(struct r8152
*tp
, bool enable
)
3556 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_LPM_CONFIG
);
3558 ocp_data
|= LPM_U1U2_EN
;
3560 ocp_data
&= ~LPM_U1U2_EN
;
3562 ocp_write_word(tp
, MCU_TYPE_USB
, USB_LPM_CONFIG
, ocp_data
);
3565 static void r8153_u2p3en(struct r8152
*tp
, bool enable
)
3569 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_U2P3_CTRL
);
3571 ocp_data
|= U2P3_ENABLE
;
3573 ocp_data
&= ~U2P3_ENABLE
;
3574 ocp_write_word(tp
, MCU_TYPE_USB
, USB_U2P3_CTRL
, ocp_data
);
3577 static void r8153b_ups_flags(struct r8152
*tp
)
3581 if (tp
->ups_info
.green
)
3582 ups_flags
|= UPS_FLAGS_EN_GREEN
;
3584 if (tp
->ups_info
.aldps
)
3585 ups_flags
|= UPS_FLAGS_EN_ALDPS
;
3587 if (tp
->ups_info
.eee
)
3588 ups_flags
|= UPS_FLAGS_EN_EEE
;
3590 if (tp
->ups_info
.flow_control
)
3591 ups_flags
|= UPS_FLAGS_EN_FLOW_CTR
;
3593 if (tp
->ups_info
.eee_ckdiv
)
3594 ups_flags
|= UPS_FLAGS_EN_EEE_CKDIV
;
3596 if (tp
->ups_info
.eee_cmod_lv
)
3597 ups_flags
|= UPS_FLAGS_EEE_CMOD_LV_EN
;
3599 if (tp
->ups_info
.r_tune
)
3600 ups_flags
|= UPS_FLAGS_R_TUNE
;
3602 if (tp
->ups_info
._10m_ckdiv
)
3603 ups_flags
|= UPS_FLAGS_EN_10M_CKDIV
;
3605 if (tp
->ups_info
.eee_plloff_100
)
3606 ups_flags
|= UPS_FLAGS_EEE_PLLOFF_100
;
3608 if (tp
->ups_info
.eee_plloff_giga
)
3609 ups_flags
|= UPS_FLAGS_EEE_PLLOFF_GIGA
;
3611 if (tp
->ups_info
._250m_ckdiv
)
3612 ups_flags
|= UPS_FLAGS_250M_CKDIV
;
3614 if (tp
->ups_info
.ctap_short_off
)
3615 ups_flags
|= UPS_FLAGS_CTAP_SHORT_DIS
;
3617 switch (tp
->ups_info
.speed_duplex
) {
3619 ups_flags
|= ups_flags_speed(1);
3622 ups_flags
|= ups_flags_speed(2);
3624 case NWAY_100M_HALF
:
3625 ups_flags
|= ups_flags_speed(3);
3627 case NWAY_100M_FULL
:
3628 ups_flags
|= ups_flags_speed(4);
3630 case NWAY_1000M_FULL
:
3631 ups_flags
|= ups_flags_speed(5);
3633 case FORCE_10M_HALF
:
3634 ups_flags
|= ups_flags_speed(6);
3636 case FORCE_10M_FULL
:
3637 ups_flags
|= ups_flags_speed(7);
3639 case FORCE_100M_HALF
:
3640 ups_flags
|= ups_flags_speed(8);
3642 case FORCE_100M_FULL
:
3643 ups_flags
|= ups_flags_speed(9);
3649 ocp_write_dword(tp
, MCU_TYPE_USB
, USB_UPS_FLAGS
, ups_flags
);
3652 static void r8156_ups_flags(struct r8152
*tp
)
3656 if (tp
->ups_info
.green
)
3657 ups_flags
|= UPS_FLAGS_EN_GREEN
;
3659 if (tp
->ups_info
.aldps
)
3660 ups_flags
|= UPS_FLAGS_EN_ALDPS
;
3662 if (tp
->ups_info
.eee
)
3663 ups_flags
|= UPS_FLAGS_EN_EEE
;
3665 if (tp
->ups_info
.flow_control
)
3666 ups_flags
|= UPS_FLAGS_EN_FLOW_CTR
;
3668 if (tp
->ups_info
.eee_ckdiv
)
3669 ups_flags
|= UPS_FLAGS_EN_EEE_CKDIV
;
3671 if (tp
->ups_info
._10m_ckdiv
)
3672 ups_flags
|= UPS_FLAGS_EN_10M_CKDIV
;
3674 if (tp
->ups_info
.eee_plloff_100
)
3675 ups_flags
|= UPS_FLAGS_EEE_PLLOFF_100
;
3677 if (tp
->ups_info
.eee_plloff_giga
)
3678 ups_flags
|= UPS_FLAGS_EEE_PLLOFF_GIGA
;
3680 if (tp
->ups_info
._250m_ckdiv
)
3681 ups_flags
|= UPS_FLAGS_250M_CKDIV
;
3683 switch (tp
->ups_info
.speed_duplex
) {
3684 case FORCE_10M_HALF
:
3685 ups_flags
|= ups_flags_speed(0);
3687 case FORCE_10M_FULL
:
3688 ups_flags
|= ups_flags_speed(1);
3690 case FORCE_100M_HALF
:
3691 ups_flags
|= ups_flags_speed(2);
3693 case FORCE_100M_FULL
:
3694 ups_flags
|= ups_flags_speed(3);
3697 ups_flags
|= ups_flags_speed(4);
3700 ups_flags
|= ups_flags_speed(5);
3702 case NWAY_100M_HALF
:
3703 ups_flags
|= ups_flags_speed(6);
3705 case NWAY_100M_FULL
:
3706 ups_flags
|= ups_flags_speed(7);
3708 case NWAY_1000M_FULL
:
3709 ups_flags
|= ups_flags_speed(8);
3711 case NWAY_2500M_FULL
:
3712 ups_flags
|= ups_flags_speed(9);
3718 switch (tp
->ups_info
.lite_mode
) {
3720 ups_flags
|= 0 << 5;
3723 ups_flags
|= 2 << 5;
3727 ups_flags
|= 1 << 5;
3731 ocp_write_dword(tp
, MCU_TYPE_USB
, USB_UPS_FLAGS
, ups_flags
);
3734 static void rtl_green_en(struct r8152
*tp
, bool enable
)
3738 data
= sram_read(tp
, SRAM_GREEN_CFG
);
3740 data
|= GREEN_ETH_EN
;
3742 data
&= ~GREEN_ETH_EN
;
3743 sram_write(tp
, SRAM_GREEN_CFG
, data
);
3745 tp
->ups_info
.green
= enable
;
3748 static void r8153b_green_en(struct r8152
*tp
, bool enable
)
3751 sram_write(tp
, 0x8045, 0); /* 10M abiq&ldvbias */
3752 sram_write(tp
, 0x804d, 0x1222); /* 100M short abiq&ldvbias */
3753 sram_write(tp
, 0x805d, 0x0022); /* 1000M short abiq&ldvbias */
3755 sram_write(tp
, 0x8045, 0x2444); /* 10M abiq&ldvbias */
3756 sram_write(tp
, 0x804d, 0x2444); /* 100M short abiq&ldvbias */
3757 sram_write(tp
, 0x805d, 0x2444); /* 1000M short abiq&ldvbias */
3760 rtl_green_en(tp
, true);
3763 static u16
r8153_phy_status(struct r8152
*tp
, u16 desired
)
3768 for (i
= 0; i
< 500; i
++) {
3769 data
= ocp_reg_read(tp
, OCP_PHY_STATUS
);
3770 data
&= PHY_STAT_MASK
;
3772 if (data
== desired
)
3774 } else if (data
== PHY_STAT_LAN_ON
|| data
== PHY_STAT_PWRDN
||
3775 data
== PHY_STAT_EXT_INIT
) {
3780 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
3787 static void r8153b_ups_en(struct r8152
*tp
, bool enable
)
3789 u32 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_POWER_CUT
);
3792 r8153b_ups_flags(tp
);
3794 ocp_data
|= UPS_EN
| USP_PREWAKE
| PHASE2_EN
;
3795 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_POWER_CUT
, ocp_data
);
3797 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
);
3798 ocp_data
|= UPS_FORCE_PWR_DOWN
;
3799 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
, ocp_data
);
3801 ocp_data
&= ~(UPS_EN
| USP_PREWAKE
);
3802 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_POWER_CUT
, ocp_data
);
3804 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
);
3805 ocp_data
&= ~UPS_FORCE_PWR_DOWN
;
3806 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
, ocp_data
);
3808 if (ocp_read_word(tp
, MCU_TYPE_USB
, USB_MISC_0
) & PCUT_STATUS
) {
3811 for (i
= 0; i
< 500; i
++) {
3812 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
3814 if (ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BOOT_CTRL
) &
3820 tp
->rtl_ops
.hw_phy_cfg(tp
);
3822 rtl8152_set_speed(tp
, tp
->autoneg
, tp
->speed
,
3823 tp
->duplex
, tp
->advertising
);
3828 static void r8153c_ups_en(struct r8152
*tp
, bool enable
)
3830 u32 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_POWER_CUT
);
3833 r8153b_ups_flags(tp
);
3835 ocp_data
|= UPS_EN
| USP_PREWAKE
| PHASE2_EN
;
3836 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_POWER_CUT
, ocp_data
);
3838 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
);
3839 ocp_data
|= UPS_FORCE_PWR_DOWN
;
3840 ocp_data
&= ~BIT(7);
3841 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
, ocp_data
);
3843 ocp_data
&= ~(UPS_EN
| USP_PREWAKE
);
3844 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_POWER_CUT
, ocp_data
);
3846 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
);
3847 ocp_data
&= ~UPS_FORCE_PWR_DOWN
;
3848 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
, ocp_data
);
3850 if (ocp_read_word(tp
, MCU_TYPE_USB
, USB_MISC_0
) & PCUT_STATUS
) {
3853 for (i
= 0; i
< 500; i
++) {
3854 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
3856 if (ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BOOT_CTRL
) &
3862 tp
->rtl_ops
.hw_phy_cfg(tp
);
3864 rtl8152_set_speed(tp
, tp
->autoneg
, tp
->speed
,
3865 tp
->duplex
, tp
->advertising
);
3868 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_CONFIG
);
3870 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
);
3872 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
, ocp_data
);
3874 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_NORAML
);
3878 static void r8156_ups_en(struct r8152
*tp
, bool enable
)
3880 u32 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_POWER_CUT
);
3883 r8156_ups_flags(tp
);
3885 ocp_data
|= UPS_EN
| USP_PREWAKE
| PHASE2_EN
;
3886 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_POWER_CUT
, ocp_data
);
3888 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
);
3889 ocp_data
|= UPS_FORCE_PWR_DOWN
;
3890 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
, ocp_data
);
3892 switch (tp
->version
) {
3895 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_UPHY_XTAL
);
3896 ocp_data
&= ~OOBS_POLLING
;
3897 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_UPHY_XTAL
, ocp_data
);
3903 ocp_data
&= ~(UPS_EN
| USP_PREWAKE
);
3904 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_POWER_CUT
, ocp_data
);
3906 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
);
3907 ocp_data
&= ~UPS_FORCE_PWR_DOWN
;
3908 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
, ocp_data
);
3910 if (ocp_read_word(tp
, MCU_TYPE_USB
, USB_MISC_0
) & PCUT_STATUS
) {
3911 tp
->rtl_ops
.hw_phy_cfg(tp
);
3913 rtl8152_set_speed(tp
, tp
->autoneg
, tp
->speed
,
3914 tp
->duplex
, tp
->advertising
);
3919 static void r8153_power_cut_en(struct r8152
*tp
, bool enable
)
3923 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_POWER_CUT
);
3925 ocp_data
|= PWR_EN
| PHASE2_EN
;
3927 ocp_data
&= ~(PWR_EN
| PHASE2_EN
);
3928 ocp_write_word(tp
, MCU_TYPE_USB
, USB_POWER_CUT
, ocp_data
);
3930 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_MISC_0
);
3931 ocp_data
&= ~PCUT_STATUS
;
3932 ocp_write_word(tp
, MCU_TYPE_USB
, USB_MISC_0
, ocp_data
);
3935 static void r8153b_power_cut_en(struct r8152
*tp
, bool enable
)
3939 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_POWER_CUT
);
3941 ocp_data
|= PWR_EN
| PHASE2_EN
;
3943 ocp_data
&= ~PWR_EN
;
3944 ocp_write_word(tp
, MCU_TYPE_USB
, USB_POWER_CUT
, ocp_data
);
3946 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_MISC_0
);
3947 ocp_data
&= ~PCUT_STATUS
;
3948 ocp_write_word(tp
, MCU_TYPE_USB
, USB_MISC_0
, ocp_data
);
3951 static void r8153_queue_wake(struct r8152
*tp
, bool enable
)
3955 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_INDICATE_FALG
);
3957 ocp_data
|= UPCOMING_RUNTIME_D3
;
3959 ocp_data
&= ~UPCOMING_RUNTIME_D3
;
3960 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_INDICATE_FALG
, ocp_data
);
3962 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_SUSPEND_FLAG
);
3963 ocp_data
&= ~LINK_CHG_EVENT
;
3964 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_SUSPEND_FLAG
, ocp_data
);
3966 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
);
3967 ocp_data
&= ~LINK_CHANGE_FLAG
;
3968 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
, ocp_data
);
3971 static bool rtl_can_wakeup(struct r8152
*tp
)
3973 struct usb_device
*udev
= tp
->udev
;
3975 return (udev
->actconfig
->desc
.bmAttributes
& USB_CONFIG_ATT_WAKEUP
);
3978 static void rtl_runtime_suspend_enable(struct r8152
*tp
, bool enable
)
3983 __rtl_set_wol(tp
, WAKE_ANY
);
3985 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_CONFIG
);
3987 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
);
3988 ocp_data
|= LINK_OFF_WAKE_EN
;
3989 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
, ocp_data
);
3991 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_NORAML
);
3995 __rtl_set_wol(tp
, tp
->saved_wolopts
);
3997 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_CONFIG
);
3999 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
);
4000 ocp_data
&= ~LINK_OFF_WAKE_EN
;
4001 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
, ocp_data
);
4003 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_NORAML
);
4007 static void rtl8153_runtime_enable(struct r8152
*tp
, bool enable
)
4010 r8153_u1u2en(tp
, false);
4011 r8153_u2p3en(tp
, false);
4012 rtl_runtime_suspend_enable(tp
, true);
4014 rtl_runtime_suspend_enable(tp
, false);
4016 switch (tp
->version
) {
4023 r8153_u2p3en(tp
, true);
4027 r8153_u1u2en(tp
, true);
4031 static void rtl8153b_runtime_enable(struct r8152
*tp
, bool enable
)
4034 r8153_queue_wake(tp
, true);
4035 r8153b_u1u2en(tp
, false);
4036 r8153_u2p3en(tp
, false);
4037 rtl_runtime_suspend_enable(tp
, true);
4038 r8153b_ups_en(tp
, true);
4040 r8153b_ups_en(tp
, false);
4041 r8153_queue_wake(tp
, false);
4042 rtl_runtime_suspend_enable(tp
, false);
4043 if (tp
->udev
->speed
>= USB_SPEED_SUPER
)
4044 r8153b_u1u2en(tp
, true);
4048 static void rtl8153c_runtime_enable(struct r8152
*tp
, bool enable
)
4051 r8153_queue_wake(tp
, true);
4052 r8153b_u1u2en(tp
, false);
4053 r8153_u2p3en(tp
, false);
4054 rtl_runtime_suspend_enable(tp
, true);
4055 r8153c_ups_en(tp
, true);
4057 r8153c_ups_en(tp
, false);
4058 r8153_queue_wake(tp
, false);
4059 rtl_runtime_suspend_enable(tp
, false);
4060 r8153b_u1u2en(tp
, true);
4064 static void rtl8156_runtime_enable(struct r8152
*tp
, bool enable
)
4067 r8153_queue_wake(tp
, true);
4068 r8153b_u1u2en(tp
, false);
4069 r8153_u2p3en(tp
, false);
4070 rtl_runtime_suspend_enable(tp
, true);
4072 r8153_queue_wake(tp
, false);
4073 rtl_runtime_suspend_enable(tp
, false);
4074 r8153_u2p3en(tp
, true);
4075 if (tp
->udev
->speed
>= USB_SPEED_SUPER
)
4076 r8153b_u1u2en(tp
, true);
4080 static void r8153_teredo_off(struct r8152
*tp
)
4084 switch (tp
->version
) {
4092 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TEREDO_CFG
);
4093 ocp_data
&= ~(TEREDO_SEL
| TEREDO_RS_EVENT_MASK
|
4095 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TEREDO_CFG
, ocp_data
);
4108 /* The bit 0 ~ 7 are relative with teredo settings. They are
4109 * W1C (write 1 to clear), so set all 1 to disable it.
4111 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_TEREDO_CFG
, 0xff);
4115 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_WDT6_CTRL
, WDT6_SET_MODE
);
4116 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_REALWOW_TIMER
, 0);
4117 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_TEREDO_TIMER
, 0);
4120 static void rtl_reset_bmu(struct r8152
*tp
)
4124 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_BMU_RESET
);
4125 ocp_data
&= ~(BMU_RESET_EP_IN
| BMU_RESET_EP_OUT
);
4126 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_BMU_RESET
, ocp_data
);
4127 ocp_data
|= BMU_RESET_EP_IN
| BMU_RESET_EP_OUT
;
4128 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_BMU_RESET
, ocp_data
);
4131 /* Clear the bp to stop the firmware before loading a new one */
4132 static void rtl_clear_bp(struct r8152
*tp
, u16 type
)
4137 switch (tp
->version
) {
4145 if (type
== MCU_TYPE_USB
) {
4146 ocp_write_word(tp
, MCU_TYPE_USB
, USB_BP2_EN
, 0);
4155 ocp_write_byte(tp
, type
, PLA_BP_EN
, 0);
4164 ocp_write_word(tp
, type
, USB_BP2_EN
, 0);
4169 generic_ocp_write(tp
, PLA_BP_0
, BYTE_EN_DWORD
, bp_num
<< 1, bp
, type
);
4171 /* wait 3 ms to make sure the firmware is stopped */
4172 usleep_range(3000, 6000);
4173 ocp_write_word(tp
, type
, PLA_BP_BA
, 0);
4176 static inline void rtl_reset_ocp_base(struct r8152
*tp
)
4181 static int rtl_phy_patch_request(struct r8152
*tp
, bool request
, bool wait
)
4186 data
= ocp_reg_read(tp
, OCP_PHY_PATCH_CMD
);
4188 data
|= PATCH_REQUEST
;
4191 data
&= ~PATCH_REQUEST
;
4192 check
= PATCH_READY
;
4194 ocp_reg_write(tp
, OCP_PHY_PATCH_CMD
, data
);
4196 for (i
= 0; wait
&& i
< 5000; i
++) {
4199 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
4202 usleep_range(1000, 2000);
4203 ocp_data
= ocp_reg_read(tp
, OCP_PHY_PATCH_STAT
);
4204 if ((ocp_data
& PATCH_READY
) ^ check
)
4208 if (request
&& wait
&&
4209 !(ocp_reg_read(tp
, OCP_PHY_PATCH_STAT
) & PATCH_READY
)) {
4210 dev_err(&tp
->intf
->dev
, "PHY patch request fail\n");
4211 rtl_phy_patch_request(tp
, false, false);
4218 static void rtl_patch_key_set(struct r8152
*tp
, u16 key_addr
, u16 patch_key
)
4220 if (patch_key
&& key_addr
) {
4221 sram_write(tp
, key_addr
, patch_key
);
4222 sram_write(tp
, SRAM_PHY_LOCK
, PHY_PATCH_LOCK
);
4223 } else if (key_addr
) {
4226 sram_write(tp
, 0x0000, 0x0000);
4228 data
= ocp_reg_read(tp
, OCP_PHY_LOCK
);
4229 data
&= ~PATCH_LOCK
;
4230 ocp_reg_write(tp
, OCP_PHY_LOCK
, data
);
4232 sram_write(tp
, key_addr
, 0x0000);
4239 rtl_pre_ram_code(struct r8152
*tp
, u16 key_addr
, u16 patch_key
, bool wait
)
4241 if (rtl_phy_patch_request(tp
, true, wait
))
4244 rtl_patch_key_set(tp
, key_addr
, patch_key
);
4249 static int rtl_post_ram_code(struct r8152
*tp
, u16 key_addr
, bool wait
)
4251 rtl_patch_key_set(tp
, key_addr
, 0);
4253 rtl_phy_patch_request(tp
, false, wait
);
4258 static bool rtl8152_is_fw_phy_speed_up_ok(struct r8152
*tp
, struct fw_phy_speed_up
*phy
)
4264 switch (tp
->version
) {
4285 fw_offset
= __le16_to_cpu(phy
->fw_offset
);
4286 length
= __le32_to_cpu(phy
->blk_hdr
.length
);
4287 if (fw_offset
< sizeof(*phy
) || length
<= fw_offset
) {
4288 dev_err(&tp
->intf
->dev
, "invalid fw_offset\n");
4292 length
-= fw_offset
;
4294 dev_err(&tp
->intf
->dev
, "invalid block length\n");
4298 if (__le16_to_cpu(phy
->fw_reg
) != 0x9A00) {
4299 dev_err(&tp
->intf
->dev
, "invalid register to load firmware\n");
4308 static bool rtl8152_is_fw_phy_ver_ok(struct r8152
*tp
, struct fw_phy_ver
*ver
)
4312 switch (tp
->version
) {
4323 if (__le32_to_cpu(ver
->blk_hdr
.length
) != sizeof(*ver
)) {
4324 dev_err(&tp
->intf
->dev
, "invalid block length\n");
4328 if (__le16_to_cpu(ver
->ver
.addr
) != SRAM_GPHY_FW_VER
) {
4329 dev_err(&tp
->intf
->dev
, "invalid phy ver addr\n");
4338 static bool rtl8152_is_fw_phy_fixup_ok(struct r8152
*tp
, struct fw_phy_fixup
*fix
)
4342 switch (tp
->version
) {
4353 if (__le32_to_cpu(fix
->blk_hdr
.length
) != sizeof(*fix
)) {
4354 dev_err(&tp
->intf
->dev
, "invalid block length\n");
4358 if (__le16_to_cpu(fix
->setting
.addr
) != OCP_PHY_PATCH_CMD
||
4359 __le16_to_cpu(fix
->setting
.data
) != BIT(7)) {
4360 dev_err(&tp
->intf
->dev
, "invalid phy fixup\n");
4369 static bool rtl8152_is_fw_phy_union_ok(struct r8152
*tp
, struct fw_phy_union
*phy
)
4375 switch (tp
->version
) {
4386 fw_offset
= __le16_to_cpu(phy
->fw_offset
);
4387 length
= __le32_to_cpu(phy
->blk_hdr
.length
);
4388 if (fw_offset
< sizeof(*phy
) || length
<= fw_offset
) {
4389 dev_err(&tp
->intf
->dev
, "invalid fw_offset\n");
4393 length
-= fw_offset
;
4395 dev_err(&tp
->intf
->dev
, "invalid block length\n");
4399 if (phy
->pre_num
> 2) {
4400 dev_err(&tp
->intf
->dev
, "invalid pre_num %d\n", phy
->pre_num
);
4404 if (phy
->bp_num
> 8) {
4405 dev_err(&tp
->intf
->dev
, "invalid bp_num %d\n", phy
->bp_num
);
4414 static bool rtl8152_is_fw_phy_nc_ok(struct r8152
*tp
, struct fw_phy_nc
*phy
)
4417 u16 fw_offset
, fw_reg
, ba_reg
, patch_en_addr
, mode_reg
, bp_start
;
4420 switch (tp
->version
) {
4426 patch_en_addr
= 0xa01a;
4434 fw_offset
= __le16_to_cpu(phy
->fw_offset
);
4435 if (fw_offset
< sizeof(*phy
)) {
4436 dev_err(&tp
->intf
->dev
, "fw_offset too small\n");
4440 length
= __le32_to_cpu(phy
->blk_hdr
.length
);
4441 if (length
< fw_offset
) {
4442 dev_err(&tp
->intf
->dev
, "invalid fw_offset\n");
4446 length
-= __le16_to_cpu(phy
->fw_offset
);
4447 if (!length
|| (length
& 1)) {
4448 dev_err(&tp
->intf
->dev
, "invalid block length\n");
4452 if (__le16_to_cpu(phy
->fw_reg
) != fw_reg
) {
4453 dev_err(&tp
->intf
->dev
, "invalid register to load firmware\n");
4457 if (__le16_to_cpu(phy
->ba_reg
) != ba_reg
) {
4458 dev_err(&tp
->intf
->dev
, "invalid base address register\n");
4462 if (__le16_to_cpu(phy
->patch_en_addr
) != patch_en_addr
) {
4463 dev_err(&tp
->intf
->dev
,
4464 "invalid patch mode enabled register\n");
4468 if (__le16_to_cpu(phy
->mode_reg
) != mode_reg
) {
4469 dev_err(&tp
->intf
->dev
,
4470 "invalid register to switch the mode\n");
4474 if (__le16_to_cpu(phy
->bp_start
) != bp_start
) {
4475 dev_err(&tp
->intf
->dev
,
4476 "invalid start register of break point\n");
4480 if (__le16_to_cpu(phy
->bp_num
) > 4) {
4481 dev_err(&tp
->intf
->dev
, "invalid break point number\n");
4490 static bool rtl8152_is_fw_mac_ok(struct r8152
*tp
, struct fw_mac
*mac
)
4492 u16 fw_reg
, bp_ba_addr
, bp_en_addr
, bp_start
, fw_offset
;
4497 type
= __le32_to_cpu(mac
->blk_hdr
.type
);
4498 if (type
== RTL_FW_PLA
) {
4499 switch (tp
->version
) {
4504 bp_ba_addr
= PLA_BP_BA
;
4506 bp_start
= PLA_BP_0
;
4520 bp_ba_addr
= PLA_BP_BA
;
4521 bp_en_addr
= PLA_BP_EN
;
4522 bp_start
= PLA_BP_0
;
4527 bp_ba_addr
= PLA_BP_BA
;
4528 bp_en_addr
= USB_BP2_EN
;
4529 bp_start
= PLA_BP_0
;
4535 } else if (type
== RTL_FW_USB
) {
4536 switch (tp
->version
) {
4542 bp_ba_addr
= USB_BP_BA
;
4543 bp_en_addr
= USB_BP_EN
;
4544 bp_start
= USB_BP_0
;
4555 bp_ba_addr
= USB_BP_BA
;
4556 bp_en_addr
= USB_BP2_EN
;
4557 bp_start
= USB_BP_0
;
4570 fw_offset
= __le16_to_cpu(mac
->fw_offset
);
4571 if (fw_offset
< sizeof(*mac
)) {
4572 dev_err(&tp
->intf
->dev
, "fw_offset too small\n");
4576 length
= __le32_to_cpu(mac
->blk_hdr
.length
);
4577 if (length
< fw_offset
) {
4578 dev_err(&tp
->intf
->dev
, "invalid fw_offset\n");
4582 length
-= fw_offset
;
4583 if (length
< 4 || (length
& 3)) {
4584 dev_err(&tp
->intf
->dev
, "invalid block length\n");
4588 if (__le16_to_cpu(mac
->fw_reg
) != fw_reg
) {
4589 dev_err(&tp
->intf
->dev
, "invalid register to load firmware\n");
4593 if (__le16_to_cpu(mac
->bp_ba_addr
) != bp_ba_addr
) {
4594 dev_err(&tp
->intf
->dev
, "invalid base address register\n");
4598 if (__le16_to_cpu(mac
->bp_en_addr
) != bp_en_addr
) {
4599 dev_err(&tp
->intf
->dev
, "invalid enabled mask register\n");
4603 if (__le16_to_cpu(mac
->bp_start
) != bp_start
) {
4604 dev_err(&tp
->intf
->dev
,
4605 "invalid start register of break point\n");
4609 if (__le16_to_cpu(mac
->bp_num
) > max_bp
) {
4610 dev_err(&tp
->intf
->dev
, "invalid break point number\n");
4614 for (i
= __le16_to_cpu(mac
->bp_num
); i
< max_bp
; i
++) {
4616 dev_err(&tp
->intf
->dev
, "unused bp%u is not zero\n", i
);
4626 /* Verify the checksum for the firmware file. It is calculated from the version
4627 * field to the end of the file. Compare the result with the checksum field to
4628 * make sure the file is correct.
4630 static long rtl8152_fw_verify_checksum(struct r8152
*tp
,
4631 struct fw_header
*fw_hdr
, size_t size
)
4633 u8 checksum
[sizeof(fw_hdr
->checksum
)];
4635 BUILD_BUG_ON(sizeof(checksum
) != SHA256_DIGEST_SIZE
);
4636 sha256(fw_hdr
->version
, size
- sizeof(checksum
), checksum
);
4638 if (memcmp(fw_hdr
->checksum
, checksum
, sizeof(checksum
))) {
4639 dev_err(&tp
->intf
->dev
, "checksum fail\n");
4645 static long rtl8152_check_firmware(struct r8152
*tp
, struct rtl_fw
*rtl_fw
)
4647 const struct firmware
*fw
= rtl_fw
->fw
;
4648 struct fw_header
*fw_hdr
= (struct fw_header
*)fw
->data
;
4649 unsigned long fw_flags
= 0;
4653 if (fw
->size
< sizeof(*fw_hdr
)) {
4654 dev_err(&tp
->intf
->dev
, "file too small\n");
4658 ret
= rtl8152_fw_verify_checksum(tp
, fw_hdr
, fw
->size
);
4664 for (i
= sizeof(*fw_hdr
); i
< fw
->size
;) {
4665 struct fw_block
*block
= (struct fw_block
*)&fw
->data
[i
];
4668 if ((i
+ sizeof(*block
)) > fw
->size
)
4671 type
= __le32_to_cpu(block
->type
);
4674 if (__le32_to_cpu(block
->length
) != sizeof(*block
))
4678 if (test_bit(FW_FLAGS_PLA
, &fw_flags
)) {
4679 dev_err(&tp
->intf
->dev
,
4680 "multiple PLA firmware encountered");
4684 if (!rtl8152_is_fw_mac_ok(tp
, (struct fw_mac
*)block
)) {
4685 dev_err(&tp
->intf
->dev
,
4686 "check PLA firmware failed\n");
4689 __set_bit(FW_FLAGS_PLA
, &fw_flags
);
4692 if (test_bit(FW_FLAGS_USB
, &fw_flags
)) {
4693 dev_err(&tp
->intf
->dev
,
4694 "multiple USB firmware encountered");
4698 if (!rtl8152_is_fw_mac_ok(tp
, (struct fw_mac
*)block
)) {
4699 dev_err(&tp
->intf
->dev
,
4700 "check USB firmware failed\n");
4703 __set_bit(FW_FLAGS_USB
, &fw_flags
);
4705 case RTL_FW_PHY_START
:
4706 if (test_bit(FW_FLAGS_START
, &fw_flags
) ||
4707 test_bit(FW_FLAGS_NC
, &fw_flags
) ||
4708 test_bit(FW_FLAGS_NC1
, &fw_flags
) ||
4709 test_bit(FW_FLAGS_NC2
, &fw_flags
) ||
4710 test_bit(FW_FLAGS_UC2
, &fw_flags
) ||
4711 test_bit(FW_FLAGS_UC
, &fw_flags
) ||
4712 test_bit(FW_FLAGS_STOP
, &fw_flags
)) {
4713 dev_err(&tp
->intf
->dev
,
4714 "check PHY_START fail\n");
4718 if (__le32_to_cpu(block
->length
) != sizeof(struct fw_phy_patch_key
)) {
4719 dev_err(&tp
->intf
->dev
,
4720 "Invalid length for PHY_START\n");
4723 __set_bit(FW_FLAGS_START
, &fw_flags
);
4725 case RTL_FW_PHY_STOP
:
4726 if (test_bit(FW_FLAGS_STOP
, &fw_flags
) ||
4727 !test_bit(FW_FLAGS_START
, &fw_flags
)) {
4728 dev_err(&tp
->intf
->dev
,
4729 "Check PHY_STOP fail\n");
4733 if (__le32_to_cpu(block
->length
) != sizeof(*block
)) {
4734 dev_err(&tp
->intf
->dev
,
4735 "Invalid length for PHY_STOP\n");
4738 __set_bit(FW_FLAGS_STOP
, &fw_flags
);
4741 if (!test_bit(FW_FLAGS_START
, &fw_flags
) ||
4742 test_bit(FW_FLAGS_STOP
, &fw_flags
)) {
4743 dev_err(&tp
->intf
->dev
,
4744 "check PHY_NC fail\n");
4748 if (test_bit(FW_FLAGS_NC
, &fw_flags
)) {
4749 dev_err(&tp
->intf
->dev
,
4750 "multiple PHY NC encountered\n");
4754 if (!rtl8152_is_fw_phy_nc_ok(tp
, (struct fw_phy_nc
*)block
)) {
4755 dev_err(&tp
->intf
->dev
,
4756 "check PHY NC firmware failed\n");
4759 __set_bit(FW_FLAGS_NC
, &fw_flags
);
4761 case RTL_FW_PHY_UNION_NC
:
4762 if (!test_bit(FW_FLAGS_START
, &fw_flags
) ||
4763 test_bit(FW_FLAGS_NC1
, &fw_flags
) ||
4764 test_bit(FW_FLAGS_NC2
, &fw_flags
) ||
4765 test_bit(FW_FLAGS_UC2
, &fw_flags
) ||
4766 test_bit(FW_FLAGS_UC
, &fw_flags
) ||
4767 test_bit(FW_FLAGS_STOP
, &fw_flags
)) {
4768 dev_err(&tp
->intf
->dev
, "PHY_UNION_NC out of order\n");
4772 if (test_bit(FW_FLAGS_NC
, &fw_flags
)) {
4773 dev_err(&tp
->intf
->dev
, "multiple PHY_UNION_NC encountered\n");
4777 if (!rtl8152_is_fw_phy_union_ok(tp
, (struct fw_phy_union
*)block
)) {
4778 dev_err(&tp
->intf
->dev
, "check PHY_UNION_NC failed\n");
4781 __set_bit(FW_FLAGS_NC
, &fw_flags
);
4783 case RTL_FW_PHY_UNION_NC1
:
4784 if (!test_bit(FW_FLAGS_START
, &fw_flags
) ||
4785 test_bit(FW_FLAGS_NC2
, &fw_flags
) ||
4786 test_bit(FW_FLAGS_UC2
, &fw_flags
) ||
4787 test_bit(FW_FLAGS_UC
, &fw_flags
) ||
4788 test_bit(FW_FLAGS_STOP
, &fw_flags
)) {
4789 dev_err(&tp
->intf
->dev
, "PHY_UNION_NC1 out of order\n");
4793 if (test_bit(FW_FLAGS_NC1
, &fw_flags
)) {
4794 dev_err(&tp
->intf
->dev
, "multiple PHY NC1 encountered\n");
4798 if (!rtl8152_is_fw_phy_union_ok(tp
, (struct fw_phy_union
*)block
)) {
4799 dev_err(&tp
->intf
->dev
, "check PHY_UNION_NC1 failed\n");
4802 __set_bit(FW_FLAGS_NC1
, &fw_flags
);
4804 case RTL_FW_PHY_UNION_NC2
:
4805 if (!test_bit(FW_FLAGS_START
, &fw_flags
) ||
4806 test_bit(FW_FLAGS_UC2
, &fw_flags
) ||
4807 test_bit(FW_FLAGS_UC
, &fw_flags
) ||
4808 test_bit(FW_FLAGS_STOP
, &fw_flags
)) {
4809 dev_err(&tp
->intf
->dev
, "PHY_UNION_NC2 out of order\n");
4813 if (test_bit(FW_FLAGS_NC2
, &fw_flags
)) {
4814 dev_err(&tp
->intf
->dev
, "multiple PHY NC2 encountered\n");
4818 if (!rtl8152_is_fw_phy_union_ok(tp
, (struct fw_phy_union
*)block
)) {
4819 dev_err(&tp
->intf
->dev
, "check PHY_UNION_NC2 failed\n");
4822 __set_bit(FW_FLAGS_NC2
, &fw_flags
);
4824 case RTL_FW_PHY_UNION_UC2
:
4825 if (!test_bit(FW_FLAGS_START
, &fw_flags
) ||
4826 test_bit(FW_FLAGS_UC
, &fw_flags
) ||
4827 test_bit(FW_FLAGS_STOP
, &fw_flags
)) {
4828 dev_err(&tp
->intf
->dev
, "PHY_UNION_UC2 out of order\n");
4832 if (test_bit(FW_FLAGS_UC2
, &fw_flags
)) {
4833 dev_err(&tp
->intf
->dev
, "multiple PHY UC2 encountered\n");
4837 if (!rtl8152_is_fw_phy_union_ok(tp
, (struct fw_phy_union
*)block
)) {
4838 dev_err(&tp
->intf
->dev
, "check PHY_UNION_UC2 failed\n");
4841 __set_bit(FW_FLAGS_UC2
, &fw_flags
);
4843 case RTL_FW_PHY_UNION_UC
:
4844 if (!test_bit(FW_FLAGS_START
, &fw_flags
) ||
4845 test_bit(FW_FLAGS_STOP
, &fw_flags
)) {
4846 dev_err(&tp
->intf
->dev
, "PHY_UNION_UC out of order\n");
4850 if (test_bit(FW_FLAGS_UC
, &fw_flags
)) {
4851 dev_err(&tp
->intf
->dev
, "multiple PHY UC encountered\n");
4855 if (!rtl8152_is_fw_phy_union_ok(tp
, (struct fw_phy_union
*)block
)) {
4856 dev_err(&tp
->intf
->dev
, "check PHY_UNION_UC failed\n");
4859 __set_bit(FW_FLAGS_UC
, &fw_flags
);
4861 case RTL_FW_PHY_UNION_MISC
:
4862 if (!rtl8152_is_fw_phy_union_ok(tp
, (struct fw_phy_union
*)block
)) {
4863 dev_err(&tp
->intf
->dev
, "check RTL_FW_PHY_UNION_MISC failed\n");
4867 case RTL_FW_PHY_FIXUP
:
4868 if (!rtl8152_is_fw_phy_fixup_ok(tp
, (struct fw_phy_fixup
*)block
)) {
4869 dev_err(&tp
->intf
->dev
, "check PHY fixup failed\n");
4873 case RTL_FW_PHY_SPEED_UP
:
4874 if (test_bit(FW_FLAGS_SPEED_UP
, &fw_flags
)) {
4875 dev_err(&tp
->intf
->dev
, "multiple PHY firmware encountered");
4879 if (!rtl8152_is_fw_phy_speed_up_ok(tp
, (struct fw_phy_speed_up
*)block
)) {
4880 dev_err(&tp
->intf
->dev
, "check PHY speed up failed\n");
4883 __set_bit(FW_FLAGS_SPEED_UP
, &fw_flags
);
4885 case RTL_FW_PHY_VER
:
4886 if (test_bit(FW_FLAGS_START
, &fw_flags
) ||
4887 test_bit(FW_FLAGS_NC
, &fw_flags
) ||
4888 test_bit(FW_FLAGS_NC1
, &fw_flags
) ||
4889 test_bit(FW_FLAGS_NC2
, &fw_flags
) ||
4890 test_bit(FW_FLAGS_UC2
, &fw_flags
) ||
4891 test_bit(FW_FLAGS_UC
, &fw_flags
) ||
4892 test_bit(FW_FLAGS_STOP
, &fw_flags
)) {
4893 dev_err(&tp
->intf
->dev
, "Invalid order to set PHY version\n");
4897 if (test_bit(FW_FLAGS_VER
, &fw_flags
)) {
4898 dev_err(&tp
->intf
->dev
, "multiple PHY version encountered");
4902 if (!rtl8152_is_fw_phy_ver_ok(tp
, (struct fw_phy_ver
*)block
)) {
4903 dev_err(&tp
->intf
->dev
, "check PHY version failed\n");
4906 __set_bit(FW_FLAGS_VER
, &fw_flags
);
4909 dev_warn(&tp
->intf
->dev
, "Unknown type %u is found\n",
4915 i
+= ALIGN(__le32_to_cpu(block
->length
), 8);
4919 if (test_bit(FW_FLAGS_START
, &fw_flags
) && !test_bit(FW_FLAGS_STOP
, &fw_flags
)) {
4920 dev_err(&tp
->intf
->dev
, "without PHY_STOP\n");
4929 static void rtl_ram_code_speed_up(struct r8152
*tp
, struct fw_phy_speed_up
*phy
, bool wait
)
4934 rtl_reset_ocp_base(tp
);
4936 if (sram_read(tp
, SRAM_GPHY_FW_VER
) >= __le16_to_cpu(phy
->version
)) {
4937 dev_dbg(&tp
->intf
->dev
, "PHY firmware has been the newest\n");
4941 len
= __le32_to_cpu(phy
->blk_hdr
.length
);
4942 len
-= __le16_to_cpu(phy
->fw_offset
);
4943 data
= (u8
*)phy
+ __le16_to_cpu(phy
->fw_offset
);
4945 if (rtl_phy_patch_request(tp
, true, wait
))
4957 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_GPHY_CTRL
);
4958 ocp_data
|= GPHY_PATCH_DONE
| BACKUP_RESTRORE
;
4959 ocp_write_word(tp
, MCU_TYPE_USB
, USB_GPHY_CTRL
, ocp_data
);
4961 generic_ocp_write(tp
, __le16_to_cpu(phy
->fw_reg
), 0xff, size
, data
, MCU_TYPE_USB
);
4966 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_POL_GPIO_CTRL
);
4967 ocp_data
|= POL_GPHY_PATCH
;
4968 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_POL_GPIO_CTRL
, ocp_data
);
4970 for (i
= 0; i
< 1000; i
++) {
4971 if (!(ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_POL_GPIO_CTRL
) & POL_GPHY_PATCH
))
4976 dev_err(&tp
->intf
->dev
, "ram code speedup mode timeout\n");
4981 rtl_reset_ocp_base(tp
);
4983 rtl_phy_patch_request(tp
, false, wait
);
4985 if (sram_read(tp
, SRAM_GPHY_FW_VER
) == __le16_to_cpu(phy
->version
))
4986 dev_dbg(&tp
->intf
->dev
, "successfully applied %s\n", phy
->info
);
4988 dev_err(&tp
->intf
->dev
, "ram code speedup mode fail\n");
4991 static int rtl8152_fw_phy_ver(struct r8152
*tp
, struct fw_phy_ver
*phy_ver
)
4995 ver_addr
= __le16_to_cpu(phy_ver
->ver
.addr
);
4996 ver
= __le16_to_cpu(phy_ver
->ver
.data
);
4998 rtl_reset_ocp_base(tp
);
5000 if (sram_read(tp
, ver_addr
) >= ver
) {
5001 dev_dbg(&tp
->intf
->dev
, "PHY firmware has been the newest\n");
5005 sram_write(tp
, ver_addr
, ver
);
5007 dev_dbg(&tp
->intf
->dev
, "PHY firmware version %x\n", ver
);
5012 static void rtl8152_fw_phy_fixup(struct r8152
*tp
, struct fw_phy_fixup
*fix
)
5016 rtl_reset_ocp_base(tp
);
5018 addr
= __le16_to_cpu(fix
->setting
.addr
);
5019 data
= ocp_reg_read(tp
, addr
);
5021 switch (__le16_to_cpu(fix
->bit_cmd
)) {
5023 data
&= __le16_to_cpu(fix
->setting
.data
);
5026 data
|= __le16_to_cpu(fix
->setting
.data
);
5029 data
&= ~__le16_to_cpu(fix
->setting
.data
);
5032 data
^= __le16_to_cpu(fix
->setting
.data
);
5038 ocp_reg_write(tp
, addr
, data
);
5040 dev_dbg(&tp
->intf
->dev
, "applied ocp %x %x\n", addr
, data
);
5043 static void rtl8152_fw_phy_union_apply(struct r8152
*tp
, struct fw_phy_union
*phy
)
5049 rtl_reset_ocp_base(tp
);
5052 for (i
= 0; i
< num
; i
++)
5053 sram_write(tp
, __le16_to_cpu(phy
->pre_set
[i
].addr
),
5054 __le16_to_cpu(phy
->pre_set
[i
].data
));
5056 length
= __le32_to_cpu(phy
->blk_hdr
.length
);
5057 length
-= __le16_to_cpu(phy
->fw_offset
);
5059 data
= (__le16
*)((u8
*)phy
+ __le16_to_cpu(phy
->fw_offset
));
5061 ocp_reg_write(tp
, OCP_SRAM_ADDR
, __le16_to_cpu(phy
->fw_reg
));
5062 for (i
= 0; i
< num
; i
++)
5063 ocp_reg_write(tp
, OCP_SRAM_DATA
, __le16_to_cpu(data
[i
]));
5066 for (i
= 0; i
< num
; i
++)
5067 sram_write(tp
, __le16_to_cpu(phy
->bp
[i
].addr
), __le16_to_cpu(phy
->bp
[i
].data
));
5069 if (phy
->bp_num
&& phy
->bp_en
.addr
)
5070 sram_write(tp
, __le16_to_cpu(phy
->bp_en
.addr
), __le16_to_cpu(phy
->bp_en
.data
));
5072 dev_dbg(&tp
->intf
->dev
, "successfully applied %s\n", phy
->info
);
5075 static void rtl8152_fw_phy_nc_apply(struct r8152
*tp
, struct fw_phy_nc
*phy
)
5077 u16 mode_reg
, bp_index
;
5081 rtl_reset_ocp_base(tp
);
5083 mode_reg
= __le16_to_cpu(phy
->mode_reg
);
5084 sram_write(tp
, mode_reg
, __le16_to_cpu(phy
->mode_pre
));
5085 sram_write(tp
, __le16_to_cpu(phy
->ba_reg
),
5086 __le16_to_cpu(phy
->ba_data
));
5088 length
= __le32_to_cpu(phy
->blk_hdr
.length
);
5089 length
-= __le16_to_cpu(phy
->fw_offset
);
5091 data
= (__le16
*)((u8
*)phy
+ __le16_to_cpu(phy
->fw_offset
));
5093 ocp_reg_write(tp
, OCP_SRAM_ADDR
, __le16_to_cpu(phy
->fw_reg
));
5094 for (i
= 0; i
< num
; i
++)
5095 ocp_reg_write(tp
, OCP_SRAM_DATA
, __le16_to_cpu(data
[i
]));
5097 sram_write(tp
, __le16_to_cpu(phy
->patch_en_addr
),
5098 __le16_to_cpu(phy
->patch_en_value
));
5100 bp_index
= __le16_to_cpu(phy
->bp_start
);
5101 num
= __le16_to_cpu(phy
->bp_num
);
5102 for (i
= 0; i
< num
; i
++) {
5103 sram_write(tp
, bp_index
, __le16_to_cpu(phy
->bp
[i
]));
5107 sram_write(tp
, mode_reg
, __le16_to_cpu(phy
->mode_post
));
5109 dev_dbg(&tp
->intf
->dev
, "successfully applied %s\n", phy
->info
);
5112 static void rtl8152_fw_mac_apply(struct r8152
*tp
, struct fw_mac
*mac
)
5114 u16 bp_en_addr
, type
, fw_ver_reg
;
5118 switch (__le32_to_cpu(mac
->blk_hdr
.type
)) {
5120 type
= MCU_TYPE_PLA
;
5123 type
= MCU_TYPE_USB
;
5129 fw_ver_reg
= __le16_to_cpu(mac
->fw_ver_reg
);
5130 if (fw_ver_reg
&& ocp_read_byte(tp
, MCU_TYPE_USB
, fw_ver_reg
) >= mac
->fw_ver_data
) {
5131 dev_dbg(&tp
->intf
->dev
, "%s firmware has been the newest\n", type
? "PLA" : "USB");
5135 rtl_clear_bp(tp
, type
);
5137 /* Enable backup/restore of MACDBG. This is required after clearing PLA
5138 * break points and before applying the PLA firmware.
5140 if (tp
->version
== RTL_VER_04
&& type
== MCU_TYPE_PLA
&&
5141 !(ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MACDBG_POST
) & DEBUG_OE
)) {
5142 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MACDBG_PRE
, DEBUG_LTSSM
);
5143 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MACDBG_POST
, DEBUG_LTSSM
);
5146 length
= __le32_to_cpu(mac
->blk_hdr
.length
);
5147 length
-= __le16_to_cpu(mac
->fw_offset
);
5150 data
+= __le16_to_cpu(mac
->fw_offset
);
5152 if (generic_ocp_write(tp
, __le16_to_cpu(mac
->fw_reg
), 0xff, length
,
5154 dev_err(&tp
->intf
->dev
, "Write %s fw fail\n",
5155 type
? "PLA" : "USB");
5159 ocp_write_word(tp
, type
, __le16_to_cpu(mac
->bp_ba_addr
),
5160 __le16_to_cpu(mac
->bp_ba_value
));
5162 if (generic_ocp_write(tp
, __le16_to_cpu(mac
->bp_start
), BYTE_EN_DWORD
,
5163 ALIGN(__le16_to_cpu(mac
->bp_num
) << 1, 4),
5164 mac
->bp
, type
) < 0) {
5165 dev_err(&tp
->intf
->dev
, "Write %s bp fail\n",
5166 type
? "PLA" : "USB");
5170 bp_en_addr
= __le16_to_cpu(mac
->bp_en_addr
);
5172 ocp_write_word(tp
, type
, bp_en_addr
,
5173 __le16_to_cpu(mac
->bp_en_value
));
5176 ocp_write_byte(tp
, MCU_TYPE_USB
, fw_ver_reg
,
5179 dev_dbg(&tp
->intf
->dev
, "successfully applied %s\n", mac
->info
);
5182 static void rtl8152_apply_firmware(struct r8152
*tp
, bool power_cut
)
5184 struct rtl_fw
*rtl_fw
= &tp
->rtl_fw
;
5185 const struct firmware
*fw
;
5186 struct fw_header
*fw_hdr
;
5187 struct fw_phy_patch_key
*key
;
5189 int i
, patch_phy
= 1;
5191 if (IS_ERR_OR_NULL(rtl_fw
->fw
))
5195 fw_hdr
= (struct fw_header
*)fw
->data
;
5200 for (i
= offsetof(struct fw_header
, blocks
); i
< fw
->size
;) {
5201 struct fw_block
*block
= (struct fw_block
*)&fw
->data
[i
];
5203 switch (__le32_to_cpu(block
->type
)) {
5208 rtl8152_fw_mac_apply(tp
, (struct fw_mac
*)block
);
5210 case RTL_FW_PHY_START
:
5213 key
= (struct fw_phy_patch_key
*)block
;
5214 key_addr
= __le16_to_cpu(key
->key_reg
);
5215 rtl_pre_ram_code(tp
, key_addr
, __le16_to_cpu(key
->key_data
), !power_cut
);
5217 case RTL_FW_PHY_STOP
:
5221 rtl_post_ram_code(tp
, key_addr
, !power_cut
);
5224 rtl8152_fw_phy_nc_apply(tp
, (struct fw_phy_nc
*)block
);
5226 case RTL_FW_PHY_VER
:
5227 patch_phy
= rtl8152_fw_phy_ver(tp
, (struct fw_phy_ver
*)block
);
5229 case RTL_FW_PHY_UNION_NC
:
5230 case RTL_FW_PHY_UNION_NC1
:
5231 case RTL_FW_PHY_UNION_NC2
:
5232 case RTL_FW_PHY_UNION_UC2
:
5233 case RTL_FW_PHY_UNION_UC
:
5234 case RTL_FW_PHY_UNION_MISC
:
5236 rtl8152_fw_phy_union_apply(tp
, (struct fw_phy_union
*)block
);
5238 case RTL_FW_PHY_FIXUP
:
5240 rtl8152_fw_phy_fixup(tp
, (struct fw_phy_fixup
*)block
);
5242 case RTL_FW_PHY_SPEED_UP
:
5243 rtl_ram_code_speed_up(tp
, (struct fw_phy_speed_up
*)block
, !power_cut
);
5249 i
+= ALIGN(__le32_to_cpu(block
->length
), 8);
5253 if (rtl_fw
->post_fw
)
5254 rtl_fw
->post_fw(tp
);
5256 rtl_reset_ocp_base(tp
);
5257 strscpy(rtl_fw
->version
, fw_hdr
->version
, RTL_VER_SIZE
);
5258 dev_dbg(&tp
->intf
->dev
, "load %s successfully\n", rtl_fw
->version
);
5261 static void rtl8152_release_firmware(struct r8152
*tp
)
5263 struct rtl_fw
*rtl_fw
= &tp
->rtl_fw
;
5265 if (!IS_ERR_OR_NULL(rtl_fw
->fw
)) {
5266 release_firmware(rtl_fw
->fw
);
5271 static int rtl8152_request_firmware(struct r8152
*tp
)
5273 struct rtl_fw
*rtl_fw
= &tp
->rtl_fw
;
5276 if (rtl_fw
->fw
|| !rtl_fw
->fw_name
) {
5277 dev_info(&tp
->intf
->dev
, "skip request firmware\n");
5282 rc
= request_firmware(&rtl_fw
->fw
, rtl_fw
->fw_name
, &tp
->intf
->dev
);
5286 rc
= rtl8152_check_firmware(tp
, rtl_fw
);
5288 release_firmware(rtl_fw
->fw
);
5292 rtl_fw
->fw
= ERR_PTR(rc
);
5294 dev_warn(&tp
->intf
->dev
,
5295 "unable to load firmware patch %s (%ld)\n",
5296 rtl_fw
->fw_name
, rc
);
5302 static void r8152_aldps_en(struct r8152
*tp
, bool enable
)
5305 ocp_reg_write(tp
, OCP_ALDPS_CONFIG
, ENPWRSAVE
| ENPDNPS
|
5306 LINKENA
| DIS_SDSAVE
);
5308 ocp_reg_write(tp
, OCP_ALDPS_CONFIG
, ENPDNPS
| LINKENA
|
5314 static inline void r8152_mmd_indirect(struct r8152
*tp
, u16 dev
, u16 reg
)
5316 ocp_reg_write(tp
, OCP_EEE_AR
, FUN_ADDR
| dev
);
5317 ocp_reg_write(tp
, OCP_EEE_DATA
, reg
);
5318 ocp_reg_write(tp
, OCP_EEE_AR
, FUN_DATA
| dev
);
5321 static u16
r8152_mmd_read(struct r8152
*tp
, u16 dev
, u16 reg
)
5325 r8152_mmd_indirect(tp
, dev
, reg
);
5326 data
= ocp_reg_read(tp
, OCP_EEE_DATA
);
5327 ocp_reg_write(tp
, OCP_EEE_AR
, 0x0000);
5332 static void r8152_mmd_write(struct r8152
*tp
, u16 dev
, u16 reg
, u16 data
)
5334 r8152_mmd_indirect(tp
, dev
, reg
);
5335 ocp_reg_write(tp
, OCP_EEE_DATA
, data
);
5336 ocp_reg_write(tp
, OCP_EEE_AR
, 0x0000);
5339 static void r8152_eee_en(struct r8152
*tp
, bool enable
)
5341 u16 config1
, config2
, config3
;
5344 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EEE_CR
);
5345 config1
= ocp_reg_read(tp
, OCP_EEE_CONFIG1
) & ~sd_rise_time_mask
;
5346 config2
= ocp_reg_read(tp
, OCP_EEE_CONFIG2
);
5347 config3
= ocp_reg_read(tp
, OCP_EEE_CONFIG3
) & ~fast_snr_mask
;
5350 ocp_data
|= EEE_RX_EN
| EEE_TX_EN
;
5351 config1
|= EEE_10_CAP
| EEE_NWAY_EN
| TX_QUIET_EN
| RX_QUIET_EN
;
5352 config1
|= sd_rise_time(1);
5353 config2
|= RG_DACQUIET_EN
| RG_LDVQUIET_EN
;
5354 config3
|= fast_snr(42);
5356 ocp_data
&= ~(EEE_RX_EN
| EEE_TX_EN
);
5357 config1
&= ~(EEE_10_CAP
| EEE_NWAY_EN
| TX_QUIET_EN
|
5359 config1
|= sd_rise_time(7);
5360 config2
&= ~(RG_DACQUIET_EN
| RG_LDVQUIET_EN
);
5361 config3
|= fast_snr(511);
5364 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EEE_CR
, ocp_data
);
5365 ocp_reg_write(tp
, OCP_EEE_CONFIG1
, config1
);
5366 ocp_reg_write(tp
, OCP_EEE_CONFIG2
, config2
);
5367 ocp_reg_write(tp
, OCP_EEE_CONFIG3
, config3
);
5370 static void r8153_eee_en(struct r8152
*tp
, bool enable
)
5375 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EEE_CR
);
5376 config
= ocp_reg_read(tp
, OCP_EEE_CFG
);
5379 ocp_data
|= EEE_RX_EN
| EEE_TX_EN
;
5382 ocp_data
&= ~(EEE_RX_EN
| EEE_TX_EN
);
5383 config
&= ~EEE10_EN
;
5386 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EEE_CR
, ocp_data
);
5387 ocp_reg_write(tp
, OCP_EEE_CFG
, config
);
5389 tp
->ups_info
.eee
= enable
;
5392 static void r8156_eee_en(struct r8152
*tp
, bool enable
)
5396 r8153_eee_en(tp
, enable
);
5398 config
= ocp_reg_read(tp
, OCP_EEE_ADV2
);
5401 config
|= MDIO_EEE_2_5GT
;
5403 config
&= ~MDIO_EEE_2_5GT
;
5405 ocp_reg_write(tp
, OCP_EEE_ADV2
, config
);
5408 static void rtl_eee_enable(struct r8152
*tp
, bool enable
)
5410 switch (tp
->version
) {
5415 r8152_eee_en(tp
, true);
5416 r8152_mmd_write(tp
, MDIO_MMD_AN
, MDIO_AN_EEE_ADV
,
5419 r8152_eee_en(tp
, false);
5420 r8152_mmd_write(tp
, MDIO_MMD_AN
, MDIO_AN_EEE_ADV
, 0);
5431 r8153_eee_en(tp
, true);
5432 ocp_reg_write(tp
, OCP_EEE_ADV
, tp
->eee_adv
);
5434 r8153_eee_en(tp
, false);
5435 ocp_reg_write(tp
, OCP_EEE_ADV
, 0);
5444 r8156_eee_en(tp
, true);
5445 ocp_reg_write(tp
, OCP_EEE_ADV
, tp
->eee_adv
);
5447 r8156_eee_en(tp
, false);
5448 ocp_reg_write(tp
, OCP_EEE_ADV
, 0);
5456 static void r8152b_enable_fc(struct r8152
*tp
)
5460 anar
= r8152_mdio_read(tp
, MII_ADVERTISE
);
5461 anar
|= ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
;
5462 r8152_mdio_write(tp
, MII_ADVERTISE
, anar
);
5464 tp
->ups_info
.flow_control
= true;
5467 static void rtl8152_disable(struct r8152
*tp
)
5469 r8152_aldps_en(tp
, false);
5471 r8152_aldps_en(tp
, true);
5474 static void r8152b_hw_phy_cfg(struct r8152
*tp
)
5476 rtl8152_apply_firmware(tp
, false);
5477 rtl_eee_enable(tp
, tp
->eee_en
);
5478 r8152_aldps_en(tp
, true);
5479 r8152b_enable_fc(tp
);
5481 set_bit(PHY_RESET
, &tp
->flags
);
5484 static void wait_oob_link_list_ready(struct r8152
*tp
)
5489 for (i
= 0; i
< 1000; i
++) {
5490 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
5492 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
5493 if (ocp_data
& LINK_LIST_READY
)
5495 usleep_range(1000, 2000);
5499 static void r8156b_wait_loading_flash(struct r8152
*tp
)
5501 if ((ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_GPHY_CTRL
) & GPHY_FLASH
) &&
5502 !(ocp_read_word(tp
, MCU_TYPE_USB
, USB_GPHY_CTRL
) & BYPASS_FLASH
)) {
5505 for (i
= 0; i
< 100; i
++) {
5506 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
5508 if (ocp_read_word(tp
, MCU_TYPE_USB
, USB_GPHY_CTRL
) & GPHY_PATCH_DONE
)
5510 usleep_range(1000, 2000);
5515 static void r8152b_exit_oob(struct r8152
*tp
)
5519 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
5520 ocp_data
&= ~RCR_ACPT_ALL
;
5521 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
5523 rxdy_gated_en(tp
, true);
5524 r8153_teredo_off(tp
);
5525 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_NORAML
);
5526 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CR
, 0x00);
5528 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
5529 ocp_data
&= ~NOW_IS_OOB
;
5530 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
5532 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
5533 ocp_data
&= ~MCU_BORW_EN
;
5534 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
5536 wait_oob_link_list_ready(tp
);
5538 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
5539 ocp_data
|= RE_INIT_LL
;
5540 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
5542 wait_oob_link_list_ready(tp
);
5544 rtl8152_nic_reset(tp
);
5546 /* rx share fifo credit full threshold */
5547 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL0
, RXFIFO_THR1_NORMAL
);
5549 if (tp
->udev
->speed
== USB_SPEED_FULL
||
5550 tp
->udev
->speed
== USB_SPEED_LOW
) {
5551 /* rx share fifo credit near full threshold */
5552 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL1
,
5554 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL2
,
5557 /* rx share fifo credit near full threshold */
5558 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL1
,
5560 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL2
,
5564 /* TX share fifo free credit full threshold */
5565 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_TXFIFO_CTRL
, TXFIFO_THR_NORMAL2
);
5567 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_TX_AGG
, TX_AGG_MAX_THRESHOLD
);
5568 ocp_write_dword(tp
, MCU_TYPE_USB
, USB_RX_BUF_TH
, RX_THR_HIGH
);
5569 ocp_write_dword(tp
, MCU_TYPE_USB
, USB_TX_DMA
,
5570 TEST_MODE_DISABLE
| TX_SIZE_ADJUST1
);
5572 rtl_rx_vlan_en(tp
, tp
->netdev
->features
& NETIF_F_HW_VLAN_CTAG_RX
);
5574 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RMS
, RTL8152_RMS
);
5576 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TCR0
);
5577 ocp_data
|= TCR0_AUTO_FIFO
;
5578 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TCR0
, ocp_data
);
5581 static void r8152b_enter_oob(struct r8152
*tp
)
5585 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
5586 ocp_data
&= ~NOW_IS_OOB
;
5587 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
5589 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL0
, RXFIFO_THR1_OOB
);
5590 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL1
, RXFIFO_THR2_OOB
);
5591 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL2
, RXFIFO_THR3_OOB
);
5595 wait_oob_link_list_ready(tp
);
5597 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
5598 ocp_data
|= RE_INIT_LL
;
5599 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
5601 wait_oob_link_list_ready(tp
);
5603 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RMS
, RTL8152_RMS
);
5605 rtl_rx_vlan_en(tp
, true);
5607 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BDC_CR
);
5608 ocp_data
|= ALDPS_PROXY_MODE
;
5609 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_BDC_CR
, ocp_data
);
5611 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
5612 ocp_data
|= NOW_IS_OOB
| DIS_MCU_CLROOB
;
5613 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
5615 rxdy_gated_en(tp
, false);
5617 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
5618 ocp_data
|= RCR_APM
| RCR_AM
| RCR_AB
;
5619 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
5622 static int r8153_pre_firmware_1(struct r8152
*tp
)
5626 /* Wait till the WTD timer is ready. It would take at most 104 ms. */
5627 for (i
= 0; i
< 104; i
++) {
5628 u32 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_WDT1_CTRL
);
5630 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
5632 if (!(ocp_data
& WTD1_EN
))
5634 usleep_range(1000, 2000);
5640 static int r8153_post_firmware_1(struct r8152
*tp
)
5642 /* set USB_BP_4 to support USB_SPEED_SUPER only */
5643 if (ocp_read_byte(tp
, MCU_TYPE_USB
, USB_CSTMR
) & FORCE_SUPER
)
5644 ocp_write_word(tp
, MCU_TYPE_USB
, USB_BP_4
, BP4_SUPER_ONLY
);
5646 /* reset UPHY timer to 36 ms */
5647 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_UPHY_TIMER
, 36000 / 16);
5652 static int r8153_pre_firmware_2(struct r8152
*tp
)
5656 r8153_pre_firmware_1(tp
);
5658 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_FIX_EN0
);
5659 ocp_data
&= ~FW_FIX_SUSPEND
;
5660 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_FIX_EN0
, ocp_data
);
5665 static int r8153_post_firmware_2(struct r8152
*tp
)
5669 /* enable bp0 if support USB_SPEED_SUPER only */
5670 if (ocp_read_byte(tp
, MCU_TYPE_USB
, USB_CSTMR
) & FORCE_SUPER
) {
5671 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BP_EN
);
5673 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_BP_EN
, ocp_data
);
5676 /* reset UPHY timer to 36 ms */
5677 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_UPHY_TIMER
, 36000 / 16);
5679 /* enable U3P3 check, set the counter to 4 */
5680 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
, U3P3_CHECK_EN
| 4);
5682 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_FIX_EN0
);
5683 ocp_data
|= FW_FIX_SUSPEND
;
5684 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_FIX_EN0
, ocp_data
);
5686 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_USB2PHY
);
5687 ocp_data
|= USB2PHY_L1
| USB2PHY_SUSPEND
;
5688 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_USB2PHY
, ocp_data
);
5693 static int r8153_post_firmware_3(struct r8152
*tp
)
5697 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_USB2PHY
);
5698 ocp_data
|= USB2PHY_L1
| USB2PHY_SUSPEND
;
5699 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_USB2PHY
, ocp_data
);
5701 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_FIX_EN1
);
5702 ocp_data
|= FW_IP_RESET_EN
;
5703 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_FIX_EN1
, ocp_data
);
5708 static int r8153b_pre_firmware_1(struct r8152
*tp
)
5710 /* enable fc timer and set timer to 1 second. */
5711 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FC_TIMER
,
5712 CTRL_TIMER_EN
| (1000 / 8));
5717 static int r8153b_post_firmware_1(struct r8152
*tp
)
5721 /* enable bp0 for RTL8153-BND */
5722 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_MISC_1
);
5723 if (ocp_data
& BND_MASK
) {
5724 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BP_EN
);
5726 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_BP_EN
, ocp_data
);
5729 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_CTRL
);
5730 ocp_data
|= FLOW_CTRL_PATCH_OPT
;
5731 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_CTRL
, ocp_data
);
5733 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
);
5734 ocp_data
|= FC_PATCH_TASK
;
5735 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
, ocp_data
);
5737 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_FIX_EN1
);
5738 ocp_data
|= FW_IP_RESET_EN
;
5739 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_FIX_EN1
, ocp_data
);
5744 static int r8153c_post_firmware_1(struct r8152
*tp
)
5748 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_CTRL
);
5749 ocp_data
|= FLOW_CTRL_PATCH_2
;
5750 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_CTRL
, ocp_data
);
5752 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
);
5753 ocp_data
|= FC_PATCH_TASK
;
5754 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
, ocp_data
);
5759 static int r8156a_post_firmware_1(struct r8152
*tp
)
5763 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_FIX_EN1
);
5764 ocp_data
|= FW_IP_RESET_EN
;
5765 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_FIX_EN1
, ocp_data
);
5767 /* Modify U3PHY parameter for compatibility issue */
5768 ocp_write_dword(tp
, MCU_TYPE_USB
, USB_UPHY3_MDCMDIO
, 0x4026840e);
5769 ocp_write_dword(tp
, MCU_TYPE_USB
, USB_UPHY3_MDCMDIO
, 0x4001acc9);
5774 static void r8153_aldps_en(struct r8152
*tp
, bool enable
)
5778 data
= ocp_reg_read(tp
, OCP_POWER_CFG
);
5781 ocp_reg_write(tp
, OCP_POWER_CFG
, data
);
5786 ocp_reg_write(tp
, OCP_POWER_CFG
, data
);
5787 for (i
= 0; i
< 20; i
++) {
5788 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
5790 usleep_range(1000, 2000);
5791 if (ocp_read_word(tp
, MCU_TYPE_PLA
, 0xe000) & 0x0100)
5796 tp
->ups_info
.aldps
= enable
;
5799 static void r8153_hw_phy_cfg(struct r8152
*tp
)
5804 /* disable ALDPS before updating the PHY parameters */
5805 r8153_aldps_en(tp
, false);
5807 /* disable EEE before updating the PHY parameters */
5808 rtl_eee_enable(tp
, false);
5810 rtl8152_apply_firmware(tp
, false);
5812 if (tp
->version
== RTL_VER_03
) {
5813 data
= ocp_reg_read(tp
, OCP_EEE_CFG
);
5814 data
&= ~CTAP_SHORT_EN
;
5815 ocp_reg_write(tp
, OCP_EEE_CFG
, data
);
5818 data
= ocp_reg_read(tp
, OCP_POWER_CFG
);
5819 data
|= EEE_CLKDIV_EN
;
5820 ocp_reg_write(tp
, OCP_POWER_CFG
, data
);
5822 data
= ocp_reg_read(tp
, OCP_DOWN_SPEED
);
5823 data
|= EN_10M_BGOFF
;
5824 ocp_reg_write(tp
, OCP_DOWN_SPEED
, data
);
5825 data
= ocp_reg_read(tp
, OCP_POWER_CFG
);
5826 data
|= EN_10M_PLLOFF
;
5827 ocp_reg_write(tp
, OCP_POWER_CFG
, data
);
5828 sram_write(tp
, SRAM_IMPEDANCE
, 0x0b13);
5830 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
);
5831 ocp_data
|= PFM_PWM_SWITCH
;
5832 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
, ocp_data
);
5834 /* Enable LPF corner auto tune */
5835 sram_write(tp
, SRAM_LPF_CFG
, 0xf70f);
5837 /* Adjust 10M Amplitude */
5838 sram_write(tp
, SRAM_10M_AMP1
, 0x00af);
5839 sram_write(tp
, SRAM_10M_AMP2
, 0x0208);
5842 rtl_eee_enable(tp
, true);
5844 r8153_aldps_en(tp
, true);
5845 r8152b_enable_fc(tp
);
5847 switch (tp
->version
) {
5854 r8153_u2p3en(tp
, true);
5858 set_bit(PHY_RESET
, &tp
->flags
);
5861 static u32
r8152_efuse_read(struct r8152
*tp
, u8 addr
)
5865 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EFUSE_CMD
, EFUSE_READ_CMD
| addr
);
5866 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EFUSE_CMD
);
5867 ocp_data
= (ocp_data
& EFUSE_DATA_BIT16
) << 9; /* data of bit16 */
5868 ocp_data
|= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EFUSE_DATA
);
5873 static void r8153b_hw_phy_cfg(struct r8152
*tp
)
5878 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_MISC_0
);
5879 if (ocp_data
& PCUT_STATUS
) {
5880 ocp_data
&= ~PCUT_STATUS
;
5881 ocp_write_word(tp
, MCU_TYPE_USB
, USB_MISC_0
, ocp_data
);
5884 /* disable ALDPS before updating the PHY parameters */
5885 r8153_aldps_en(tp
, false);
5887 /* disable EEE before updating the PHY parameters */
5888 rtl_eee_enable(tp
, false);
5890 /* U1/U2/L1 idle timer. 500 us */
5891 ocp_write_word(tp
, MCU_TYPE_USB
, USB_U1U2_TIMER
, 500);
5893 data
= r8153_phy_status(tp
, 0);
5896 case PHY_STAT_PWRDN
:
5897 case PHY_STAT_EXT_INIT
:
5898 rtl8152_apply_firmware(tp
, true);
5900 data
= r8152_mdio_read(tp
, MII_BMCR
);
5901 data
&= ~BMCR_PDOWN
;
5902 r8152_mdio_write(tp
, MII_BMCR
, data
);
5904 case PHY_STAT_LAN_ON
:
5906 rtl8152_apply_firmware(tp
, false);
5910 r8153b_green_en(tp
, test_bit(GREEN_ETHERNET
, &tp
->flags
));
5912 data
= sram_read(tp
, SRAM_GREEN_CFG
);
5914 sram_write(tp
, SRAM_GREEN_CFG
, data
);
5915 data
= ocp_reg_read(tp
, OCP_NCTL_CFG
);
5916 data
|= PGA_RETURN_EN
;
5917 ocp_reg_write(tp
, OCP_NCTL_CFG
, data
);
5919 /* ADC Bias Calibration:
5920 * read efuse offset 0x7d to get a 17-bit data. Remove the dummy/fake
5921 * bit (bit3) to rebuild the real 16-bit data. Write the data to the
5924 ocp_data
= r8152_efuse_read(tp
, 0x7d);
5925 data
= (u16
)(((ocp_data
& 0x1fff0) >> 1) | (ocp_data
& 0x7));
5927 ocp_reg_write(tp
, OCP_ADC_IOFFSET
, data
);
5929 /* ups mode tx-link-pulse timing adjustment:
5930 * rg_saw_cnt = OCP reg 0xC426 Bit[13:0]
5931 * swr_cnt_1ms_ini = 16000000 / rg_saw_cnt
5933 ocp_data
= ocp_reg_read(tp
, 0xc426);
5936 u32 swr_cnt_1ms_ini
;
5938 swr_cnt_1ms_ini
= (16000000 / ocp_data
) & SAW_CNT_1MS_MASK
;
5939 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_UPS_CFG
);
5940 ocp_data
= (ocp_data
& ~SAW_CNT_1MS_MASK
) | swr_cnt_1ms_ini
;
5941 ocp_write_word(tp
, MCU_TYPE_USB
, USB_UPS_CFG
, ocp_data
);
5944 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
);
5945 ocp_data
|= PFM_PWM_SWITCH
;
5946 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
, ocp_data
);
5949 if (!rtl_phy_patch_request(tp
, true, true)) {
5950 data
= ocp_reg_read(tp
, OCP_POWER_CFG
);
5951 data
|= EEE_CLKDIV_EN
;
5952 ocp_reg_write(tp
, OCP_POWER_CFG
, data
);
5953 tp
->ups_info
.eee_ckdiv
= true;
5955 data
= ocp_reg_read(tp
, OCP_DOWN_SPEED
);
5956 data
|= EN_EEE_CMODE
| EN_EEE_1000
| EN_10M_CLKDIV
;
5957 ocp_reg_write(tp
, OCP_DOWN_SPEED
, data
);
5958 tp
->ups_info
.eee_cmod_lv
= true;
5959 tp
->ups_info
._10m_ckdiv
= true;
5960 tp
->ups_info
.eee_plloff_giga
= true;
5962 ocp_reg_write(tp
, OCP_SYSCLK_CFG
, 0);
5963 ocp_reg_write(tp
, OCP_SYSCLK_CFG
, clk_div_expo(5));
5964 tp
->ups_info
._250m_ckdiv
= true;
5966 rtl_phy_patch_request(tp
, false, true);
5970 rtl_eee_enable(tp
, true);
5972 r8153_aldps_en(tp
, true);
5973 r8152b_enable_fc(tp
);
5975 set_bit(PHY_RESET
, &tp
->flags
);
5978 static void r8153c_hw_phy_cfg(struct r8152
*tp
)
5980 r8153b_hw_phy_cfg(tp
);
5982 tp
->ups_info
.r_tune
= true;
5985 static void rtl8153_change_mtu(struct r8152
*tp
)
5987 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RMS
, mtu_to_size(tp
->netdev
->mtu
));
5988 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_MTPS
, MTPS_JUMBO
);
5991 static void r8153_first_init(struct r8152
*tp
)
5995 rxdy_gated_en(tp
, true);
5996 r8153_teredo_off(tp
);
5998 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
5999 ocp_data
&= ~RCR_ACPT_ALL
;
6000 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
6002 rtl8152_nic_reset(tp
);
6005 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
6006 ocp_data
&= ~NOW_IS_OOB
;
6007 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
6009 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
6010 ocp_data
&= ~MCU_BORW_EN
;
6011 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
6013 wait_oob_link_list_ready(tp
);
6015 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
6016 ocp_data
|= RE_INIT_LL
;
6017 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
6019 wait_oob_link_list_ready(tp
);
6021 rtl_rx_vlan_en(tp
, tp
->netdev
->features
& NETIF_F_HW_VLAN_CTAG_RX
);
6023 rtl8153_change_mtu(tp
);
6025 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TCR0
);
6026 ocp_data
|= TCR0_AUTO_FIFO
;
6027 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TCR0
, ocp_data
);
6029 rtl8152_nic_reset(tp
);
6031 /* rx share fifo credit full threshold */
6032 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL0
, RXFIFO_THR1_NORMAL
);
6033 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL1
, RXFIFO_THR2_NORMAL
);
6034 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL2
, RXFIFO_THR3_NORMAL
);
6035 /* TX share fifo free credit full threshold */
6036 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_TXFIFO_CTRL
, TXFIFO_THR_NORMAL2
);
6039 static void r8153_enter_oob(struct r8152
*tp
)
6043 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
6044 ocp_data
&= ~NOW_IS_OOB
;
6045 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
6047 /* RX FIFO settings for OOB */
6048 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL0
, RXFIFO_THR1_OOB
);
6049 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL1
, RXFIFO_THR2_OOB
);
6050 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL2
, RXFIFO_THR3_OOB
);
6055 wait_oob_link_list_ready(tp
);
6057 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
6058 ocp_data
|= RE_INIT_LL
;
6059 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
6061 wait_oob_link_list_ready(tp
);
6063 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RMS
, 1522);
6064 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_MTPS
, MTPS_DEFAULT
);
6066 switch (tp
->version
) {
6071 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TEREDO_CFG
);
6072 ocp_data
&= ~TEREDO_WAKE_MASK
;
6073 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TEREDO_CFG
, ocp_data
);
6079 /* Clear teredo wake event. bit[15:8] is the teredo wakeup
6080 * type. Set it to zero. bits[7:0] are the W1C bits about
6081 * the events. Set them to all 1 to clear them.
6083 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TEREDO_WAKE_BASE
, 0x00ff);
6090 rtl_rx_vlan_en(tp
, true);
6092 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BDC_CR
);
6093 ocp_data
|= ALDPS_PROXY_MODE
;
6094 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_BDC_CR
, ocp_data
);
6096 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
6097 ocp_data
|= NOW_IS_OOB
| DIS_MCU_CLROOB
;
6098 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
6100 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
6101 ocp_data
|= MCU_BORW_EN
;
6102 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
6104 rxdy_gated_en(tp
, false);
6106 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
6107 ocp_data
|= RCR_APM
| RCR_AM
| RCR_AB
;
6108 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
6111 static void rtl8153_disable(struct r8152
*tp
)
6113 r8153_aldps_en(tp
, false);
6116 r8153_aldps_en(tp
, true);
6119 static u32
fc_pause_on_auto(struct r8152
*tp
)
6121 return (ALIGN(mtu_to_size(tp
->netdev
->mtu
), 1024) + 6 * 1024);
6124 static u32
fc_pause_off_auto(struct r8152
*tp
)
6126 return (ALIGN(mtu_to_size(tp
->netdev
->mtu
), 1024) + 14 * 1024);
6129 static void r8156_fc_parameter(struct r8152
*tp
)
6131 u32 pause_on
= tp
->fc_pause_on
? tp
->fc_pause_on
: fc_pause_on_auto(tp
);
6132 u32 pause_off
= tp
->fc_pause_off
? tp
->fc_pause_off
: fc_pause_off_auto(tp
);
6134 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RX_FIFO_FULL
, pause_on
/ 16);
6135 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RX_FIFO_EMPTY
, pause_off
/ 16);
6138 static int rtl8156_enable(struct r8152
*tp
)
6143 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
6146 r8156_fc_parameter(tp
);
6148 rtl_set_eee_plus(tp
);
6149 r8153_set_rx_early_timeout(tp
);
6150 r8153_set_rx_early_size(tp
);
6152 speed
= rtl8152_get_speed(tp
);
6153 rtl_set_ifg(tp
, speed
);
6155 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
);
6156 if (speed
& _2500bps
)
6157 ocp_data
&= ~IDLE_SPDWN_EN
;
6159 ocp_data
|= IDLE_SPDWN_EN
;
6160 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
, ocp_data
);
6162 if (speed
& _1000bps
)
6163 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EEE_TXTWSYS
, 0x11);
6164 else if (speed
& _500bps
)
6165 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EEE_TXTWSYS
, 0x3d);
6167 if (tp
->udev
->speed
== USB_SPEED_HIGH
) {
6168 /* USB 0xb45e[3:0] l1_nyet_hird */
6169 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_L1_CTRL
);
6171 if (is_flow_control(speed
))
6175 ocp_write_word(tp
, MCU_TYPE_USB
, USB_L1_CTRL
, ocp_data
);
6178 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
);
6179 ocp_data
&= ~FC_PATCH_TASK
;
6180 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
, ocp_data
);
6181 usleep_range(1000, 2000);
6182 ocp_data
|= FC_PATCH_TASK
;
6183 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
, ocp_data
);
6185 return rtl_enable(tp
);
6188 static void rtl8156_disable(struct r8152
*tp
)
6190 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RX_FIFO_FULL
, 0);
6191 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RX_FIFO_EMPTY
, 0);
6193 rtl8153_disable(tp
);
6196 static int rtl8156b_enable(struct r8152
*tp
)
6201 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
6205 rtl_set_eee_plus(tp
);
6207 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_RX_AGGR_NUM
);
6208 ocp_data
&= ~RX_AGGR_NUM_MASK
;
6209 ocp_write_word(tp
, MCU_TYPE_USB
, USB_RX_AGGR_NUM
, ocp_data
);
6211 r8153_set_rx_early_timeout(tp
);
6212 r8153_set_rx_early_size(tp
);
6214 speed
= rtl8152_get_speed(tp
);
6215 rtl_set_ifg(tp
, speed
);
6217 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
);
6218 if (speed
& _2500bps
)
6219 ocp_data
&= ~IDLE_SPDWN_EN
;
6221 ocp_data
|= IDLE_SPDWN_EN
;
6222 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
, ocp_data
);
6224 if (tp
->udev
->speed
== USB_SPEED_HIGH
) {
6225 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_L1_CTRL
);
6227 if (is_flow_control(speed
))
6231 ocp_write_word(tp
, MCU_TYPE_USB
, USB_L1_CTRL
, ocp_data
);
6234 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
);
6235 ocp_data
&= ~FC_PATCH_TASK
;
6236 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
, ocp_data
);
6237 usleep_range(1000, 2000);
6238 ocp_data
|= FC_PATCH_TASK
;
6239 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
, ocp_data
);
6241 return rtl_enable(tp
);
6244 static int rtl8152_set_speed(struct r8152
*tp
, u8 autoneg
, u32 speed
, u8 duplex
,
6250 if (autoneg
== AUTONEG_DISABLE
) {
6251 if (duplex
!= DUPLEX_HALF
&& duplex
!= DUPLEX_FULL
)
6256 bmcr
= BMCR_SPEED10
;
6257 if (duplex
== DUPLEX_FULL
) {
6258 bmcr
|= BMCR_FULLDPLX
;
6259 tp
->ups_info
.speed_duplex
= FORCE_10M_FULL
;
6261 tp
->ups_info
.speed_duplex
= FORCE_10M_HALF
;
6265 bmcr
= BMCR_SPEED100
;
6266 if (duplex
== DUPLEX_FULL
) {
6267 bmcr
|= BMCR_FULLDPLX
;
6268 tp
->ups_info
.speed_duplex
= FORCE_100M_FULL
;
6270 tp
->ups_info
.speed_duplex
= FORCE_100M_HALF
;
6274 if (tp
->mii
.supports_gmii
) {
6275 bmcr
= BMCR_SPEED1000
| BMCR_FULLDPLX
;
6276 tp
->ups_info
.speed_duplex
= NWAY_1000M_FULL
;
6285 if (duplex
== DUPLEX_FULL
)
6286 tp
->mii
.full_duplex
= 1;
6288 tp
->mii
.full_duplex
= 0;
6290 tp
->mii
.force_media
= 1;
6295 support
= RTL_ADVERTISED_10_HALF
| RTL_ADVERTISED_10_FULL
|
6296 RTL_ADVERTISED_100_HALF
| RTL_ADVERTISED_100_FULL
;
6298 if (tp
->mii
.supports_gmii
) {
6299 support
|= RTL_ADVERTISED_1000_FULL
;
6301 if (tp
->support_2500full
)
6302 support
|= RTL_ADVERTISED_2500_FULL
;
6305 if (!(advertising
& support
))
6308 orig
= r8152_mdio_read(tp
, MII_ADVERTISE
);
6309 new1
= orig
& ~(ADVERTISE_10HALF
| ADVERTISE_10FULL
|
6310 ADVERTISE_100HALF
| ADVERTISE_100FULL
);
6311 if (advertising
& RTL_ADVERTISED_10_HALF
) {
6312 new1
|= ADVERTISE_10HALF
;
6313 tp
->ups_info
.speed_duplex
= NWAY_10M_HALF
;
6315 if (advertising
& RTL_ADVERTISED_10_FULL
) {
6316 new1
|= ADVERTISE_10FULL
;
6317 tp
->ups_info
.speed_duplex
= NWAY_10M_FULL
;
6320 if (advertising
& RTL_ADVERTISED_100_HALF
) {
6321 new1
|= ADVERTISE_100HALF
;
6322 tp
->ups_info
.speed_duplex
= NWAY_100M_HALF
;
6324 if (advertising
& RTL_ADVERTISED_100_FULL
) {
6325 new1
|= ADVERTISE_100FULL
;
6326 tp
->ups_info
.speed_duplex
= NWAY_100M_FULL
;
6330 r8152_mdio_write(tp
, MII_ADVERTISE
, new1
);
6331 tp
->mii
.advertising
= new1
;
6334 if (tp
->mii
.supports_gmii
) {
6335 orig
= r8152_mdio_read(tp
, MII_CTRL1000
);
6336 new1
= orig
& ~(ADVERTISE_1000FULL
|
6337 ADVERTISE_1000HALF
);
6339 if (advertising
& RTL_ADVERTISED_1000_FULL
) {
6340 new1
|= ADVERTISE_1000FULL
;
6341 tp
->ups_info
.speed_duplex
= NWAY_1000M_FULL
;
6345 r8152_mdio_write(tp
, MII_CTRL1000
, new1
);
6348 if (tp
->support_2500full
) {
6349 orig
= ocp_reg_read(tp
, OCP_10GBT_CTRL
);
6350 new1
= orig
& ~MDIO_AN_10GBT_CTRL_ADV2_5G
;
6352 if (advertising
& RTL_ADVERTISED_2500_FULL
) {
6353 new1
|= MDIO_AN_10GBT_CTRL_ADV2_5G
;
6354 tp
->ups_info
.speed_duplex
= NWAY_2500M_FULL
;
6358 ocp_reg_write(tp
, OCP_10GBT_CTRL
, new1
);
6361 bmcr
= BMCR_ANENABLE
| BMCR_ANRESTART
;
6363 tp
->mii
.force_media
= 0;
6366 if (test_and_clear_bit(PHY_RESET
, &tp
->flags
))
6369 r8152_mdio_write(tp
, MII_BMCR
, bmcr
);
6371 if (bmcr
& BMCR_RESET
) {
6374 for (i
= 0; i
< 50; i
++) {
6376 if ((r8152_mdio_read(tp
, MII_BMCR
) & BMCR_RESET
) == 0)
6385 static void rtl8152_up(struct r8152
*tp
)
6387 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
6390 r8152_aldps_en(tp
, false);
6391 r8152b_exit_oob(tp
);
6392 r8152_aldps_en(tp
, true);
6395 static void rtl8152_down(struct r8152
*tp
)
6397 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
)) {
6398 rtl_drop_queued_tx(tp
);
6402 r8152_power_cut_en(tp
, false);
6403 r8152_aldps_en(tp
, false);
6404 r8152b_enter_oob(tp
);
6405 r8152_aldps_en(tp
, true);
6408 static void rtl8153_up(struct r8152
*tp
)
6412 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
6415 r8153_u1u2en(tp
, false);
6416 r8153_u2p3en(tp
, false);
6417 r8153_aldps_en(tp
, false);
6418 r8153_first_init(tp
);
6420 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_CONFIG6
);
6421 ocp_data
|= LANWAKE_CLR_EN
;
6422 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CONFIG6
, ocp_data
);
6424 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_LWAKE_CTRL_REG
);
6425 ocp_data
&= ~LANWAKE_PIN
;
6426 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_LWAKE_CTRL_REG
, ocp_data
);
6428 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_SSPHYLINK1
);
6429 ocp_data
&= ~DELAY_PHY_PWR_CHG
;
6430 ocp_write_word(tp
, MCU_TYPE_USB
, USB_SSPHYLINK1
, ocp_data
);
6432 r8153_aldps_en(tp
, true);
6434 switch (tp
->version
) {
6441 r8153_u2p3en(tp
, true);
6445 r8153_u1u2en(tp
, true);
6448 static void rtl8153_down(struct r8152
*tp
)
6452 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
)) {
6453 rtl_drop_queued_tx(tp
);
6457 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_CONFIG6
);
6458 ocp_data
&= ~LANWAKE_CLR_EN
;
6459 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CONFIG6
, ocp_data
);
6461 r8153_u1u2en(tp
, false);
6462 r8153_u2p3en(tp
, false);
6463 r8153_power_cut_en(tp
, false);
6464 r8153_aldps_en(tp
, false);
6465 r8153_enter_oob(tp
);
6466 r8153_aldps_en(tp
, true);
6469 static void rtl8153b_up(struct r8152
*tp
)
6473 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
6476 r8153b_u1u2en(tp
, false);
6477 r8153_u2p3en(tp
, false);
6478 r8153_aldps_en(tp
, false);
6480 r8153_first_init(tp
);
6481 ocp_write_dword(tp
, MCU_TYPE_USB
, USB_RX_BUF_TH
, RX_THR_B
);
6483 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
);
6484 ocp_data
&= ~PLA_MCU_SPDWN_EN
;
6485 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
, ocp_data
);
6487 r8153_aldps_en(tp
, true);
6489 if (tp
->udev
->speed
>= USB_SPEED_SUPER
)
6490 r8153b_u1u2en(tp
, true);
6493 static void rtl8153b_down(struct r8152
*tp
)
6497 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
)) {
6498 rtl_drop_queued_tx(tp
);
6502 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
);
6503 ocp_data
|= PLA_MCU_SPDWN_EN
;
6504 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
, ocp_data
);
6506 r8153b_u1u2en(tp
, false);
6507 r8153_u2p3en(tp
, false);
6508 r8153b_power_cut_en(tp
, false);
6509 r8153_aldps_en(tp
, false);
6510 r8153_enter_oob(tp
);
6511 r8153_aldps_en(tp
, true);
6514 static void rtl8153c_change_mtu(struct r8152
*tp
)
6516 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RMS
, mtu_to_size(tp
->netdev
->mtu
));
6517 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_MTPS
, 10 * 1024 / 64);
6519 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TXFIFO_CTRL
, 512 / 64);
6521 /* Adjust the tx fifo free credit full threshold, otherwise
6522 * the fifo would be too small to send a jumbo frame packet.
6524 if (tp
->netdev
->mtu
< 8000)
6525 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TXFIFO_FULL
, 2048 / 8);
6527 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TXFIFO_FULL
, 900 / 8);
6530 static void rtl8153c_up(struct r8152
*tp
)
6534 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
6537 r8153b_u1u2en(tp
, false);
6538 r8153_u2p3en(tp
, false);
6539 r8153_aldps_en(tp
, false);
6541 rxdy_gated_en(tp
, true);
6542 r8153_teredo_off(tp
);
6544 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
6545 ocp_data
&= ~RCR_ACPT_ALL
;
6546 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
6548 rtl8152_nic_reset(tp
);
6551 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
6552 ocp_data
&= ~NOW_IS_OOB
;
6553 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
6555 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
6556 ocp_data
&= ~MCU_BORW_EN
;
6557 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
6559 wait_oob_link_list_ready(tp
);
6561 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
6562 ocp_data
|= RE_INIT_LL
;
6563 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
6565 wait_oob_link_list_ready(tp
);
6567 rtl_rx_vlan_en(tp
, tp
->netdev
->features
& NETIF_F_HW_VLAN_CTAG_RX
);
6569 rtl8153c_change_mtu(tp
);
6571 rtl8152_nic_reset(tp
);
6573 /* rx share fifo credit full threshold */
6574 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL0
, 0x02);
6575 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_FULL
, 0x08);
6576 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL1
, RXFIFO_THR2_NORMAL
);
6577 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL2
, RXFIFO_THR3_NORMAL
);
6579 ocp_write_dword(tp
, MCU_TYPE_USB
, USB_RX_BUF_TH
, RX_THR_B
);
6581 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_CONFIG
);
6583 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
);
6585 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
, ocp_data
);
6587 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_NORAML
);
6589 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
);
6590 ocp_data
&= ~PLA_MCU_SPDWN_EN
;
6591 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
, ocp_data
);
6593 r8153_aldps_en(tp
, true);
6594 r8153b_u1u2en(tp
, true);
6597 static void rtl8156_change_mtu(struct r8152
*tp
)
6599 u32 rx_max_size
= mtu_to_size(tp
->netdev
->mtu
);
6601 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RMS
, rx_max_size
);
6602 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_MTPS
, MTPS_JUMBO
);
6603 r8156_fc_parameter(tp
);
6605 /* TX share fifo free credit full threshold */
6606 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TXFIFO_CTRL
, 512 / 64);
6607 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TXFIFO_FULL
,
6608 ALIGN(rx_max_size
+ sizeof(struct tx_desc
), 1024) / 16);
6611 static void rtl8156_up(struct r8152
*tp
)
6615 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
6618 r8153b_u1u2en(tp
, false);
6619 r8153_u2p3en(tp
, false);
6620 r8153_aldps_en(tp
, false);
6622 rxdy_gated_en(tp
, true);
6623 r8153_teredo_off(tp
);
6625 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
6626 ocp_data
&= ~RCR_ACPT_ALL
;
6627 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
6629 rtl8152_nic_reset(tp
);
6632 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
6633 ocp_data
&= ~NOW_IS_OOB
;
6634 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
6636 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
6637 ocp_data
&= ~MCU_BORW_EN
;
6638 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
6640 rtl_rx_vlan_en(tp
, tp
->netdev
->features
& NETIF_F_HW_VLAN_CTAG_RX
);
6642 rtl8156_change_mtu(tp
);
6644 switch (tp
->version
) {
6648 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_BMU_CONFIG
);
6649 ocp_data
|= ACT_ODMA
;
6650 ocp_write_word(tp
, MCU_TYPE_USB
, USB_BMU_CONFIG
, ocp_data
);
6656 /* share FIFO settings */
6657 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_FULL
);
6658 ocp_data
&= ~RXFIFO_FULL_MASK
;
6660 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_FULL
, ocp_data
);
6662 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
);
6663 ocp_data
&= ~PLA_MCU_SPDWN_EN
;
6664 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
, ocp_data
);
6666 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_SPEED_OPTION
);
6667 ocp_data
&= ~(RG_PWRDN_EN
| ALL_SPEED_OFF
);
6668 ocp_write_word(tp
, MCU_TYPE_USB
, USB_SPEED_OPTION
, ocp_data
);
6670 ocp_write_dword(tp
, MCU_TYPE_USB
, USB_RX_BUF_TH
, 0x00600400);
6672 if (tp
->saved_wolopts
!= __rtl_get_wol(tp
)) {
6673 netif_warn(tp
, ifup
, tp
->netdev
, "wol setting is changed\n");
6674 __rtl_set_wol(tp
, tp
->saved_wolopts
);
6677 r8153_aldps_en(tp
, true);
6678 r8153_u2p3en(tp
, true);
6680 if (tp
->udev
->speed
>= USB_SPEED_SUPER
)
6681 r8153b_u1u2en(tp
, true);
6684 static void rtl8156_down(struct r8152
*tp
)
6688 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
)) {
6689 rtl_drop_queued_tx(tp
);
6693 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
);
6694 ocp_data
|= PLA_MCU_SPDWN_EN
;
6695 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
, ocp_data
);
6697 r8153b_u1u2en(tp
, false);
6698 r8153_u2p3en(tp
, false);
6699 r8153b_power_cut_en(tp
, false);
6700 r8153_aldps_en(tp
, false);
6702 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
6703 ocp_data
&= ~NOW_IS_OOB
;
6704 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
6706 /* RX FIFO settings for OOB */
6707 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_FULL
, 64 / 16);
6708 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RX_FIFO_FULL
, 1024 / 16);
6709 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RX_FIFO_EMPTY
, 4096 / 16);
6714 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RMS
, 1522);
6715 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_MTPS
, MTPS_DEFAULT
);
6717 /* Clear teredo wake event. bit[15:8] is the teredo wakeup
6718 * type. Set it to zero. bits[7:0] are the W1C bits about
6719 * the events. Set them to all 1 to clear them.
6721 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TEREDO_WAKE_BASE
, 0x00ff);
6723 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
6724 ocp_data
|= NOW_IS_OOB
;
6725 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
6727 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
6728 ocp_data
|= MCU_BORW_EN
;
6729 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
6731 rtl_rx_vlan_en(tp
, true);
6732 rxdy_gated_en(tp
, false);
6734 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
6735 ocp_data
|= RCR_APM
| RCR_AM
| RCR_AB
;
6736 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
6738 r8153_aldps_en(tp
, true);
6741 static bool rtl8152_in_nway(struct r8152
*tp
)
6745 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_OCP_GPHY_BASE
, 0x2000);
6746 tp
->ocp_base
= 0x2000;
6747 ocp_write_byte(tp
, MCU_TYPE_PLA
, 0xb014, 0x4c); /* phy state */
6748 nway_state
= ocp_read_word(tp
, MCU_TYPE_PLA
, 0xb01a);
6750 /* bit 15: TXDIS_STATE, bit 14: ABD_STATE */
6751 if (nway_state
& 0xc000)
6757 static bool rtl8153_in_nway(struct r8152
*tp
)
6759 u16 phy_state
= ocp_reg_read(tp
, OCP_PHY_STATE
) & 0xff;
6761 if (phy_state
== TXDIS_STATE
|| phy_state
== ABD_STATE
)
6767 static void r8156_mdio_force_mode(struct r8152
*tp
)
6771 /* Select force mode through 0xa5b4 bit 15
6772 * 0: MDIO force mode
6775 data
= ocp_reg_read(tp
, 0xa5b4);
6776 if (data
& BIT(15)) {
6778 ocp_reg_write(tp
, 0xa5b4, data
);
6782 static void set_carrier(struct r8152
*tp
)
6784 struct net_device
*netdev
= tp
->netdev
;
6785 struct napi_struct
*napi
= &tp
->napi
;
6788 speed
= rtl8152_get_speed(tp
);
6790 if (speed
& LINK_STATUS
) {
6791 if (!netif_carrier_ok(netdev
)) {
6792 tp
->rtl_ops
.enable(tp
);
6793 netif_stop_queue(netdev
);
6795 netif_carrier_on(netdev
);
6797 clear_bit(RTL8152_SET_RX_MODE
, &tp
->flags
);
6798 _rtl8152_set_rx_mode(netdev
);
6800 netif_wake_queue(netdev
);
6801 netif_info(tp
, link
, netdev
, "carrier on\n");
6802 } else if (netif_queue_stopped(netdev
) &&
6803 skb_queue_len(&tp
->tx_queue
) < tp
->tx_qlen
) {
6804 netif_wake_queue(netdev
);
6807 if (netif_carrier_ok(netdev
)) {
6808 netif_carrier_off(netdev
);
6809 tasklet_disable(&tp
->tx_tl
);
6811 tp
->rtl_ops
.disable(tp
);
6813 tasklet_enable(&tp
->tx_tl
);
6814 netif_info(tp
, link
, netdev
, "carrier off\n");
6819 static void rtl_work_func_t(struct work_struct
*work
)
6821 struct r8152
*tp
= container_of(work
, struct r8152
, schedule
.work
);
6823 /* If the device is unplugged or !netif_running(), the workqueue
6824 * doesn't need to wake the device, and could return directly.
6826 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
) || !netif_running(tp
->netdev
))
6829 if (usb_autopm_get_interface(tp
->intf
) < 0)
6832 if (!test_bit(WORK_ENABLE
, &tp
->flags
))
6835 if (!mutex_trylock(&tp
->control
)) {
6836 schedule_delayed_work(&tp
->schedule
, 0);
6840 if (test_and_clear_bit(RTL8152_LINK_CHG
, &tp
->flags
))
6843 if (test_and_clear_bit(RTL8152_SET_RX_MODE
, &tp
->flags
))
6844 _rtl8152_set_rx_mode(tp
->netdev
);
6846 /* don't schedule tasket before linking */
6847 if (test_and_clear_bit(SCHEDULE_TASKLET
, &tp
->flags
) &&
6848 netif_carrier_ok(tp
->netdev
))
6849 tasklet_schedule(&tp
->tx_tl
);
6851 if (test_and_clear_bit(RX_EPROTO
, &tp
->flags
) &&
6852 !list_empty(&tp
->rx_done
))
6853 napi_schedule(&tp
->napi
);
6855 mutex_unlock(&tp
->control
);
6858 usb_autopm_put_interface(tp
->intf
);
6861 static void rtl_hw_phy_work_func_t(struct work_struct
*work
)
6863 struct r8152
*tp
= container_of(work
, struct r8152
, hw_phy_work
.work
);
6865 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
6868 if (usb_autopm_get_interface(tp
->intf
) < 0)
6871 mutex_lock(&tp
->control
);
6873 if (rtl8152_request_firmware(tp
) == -ENODEV
&& tp
->rtl_fw
.retry
) {
6874 tp
->rtl_fw
.retry
= false;
6875 tp
->rtl_fw
.fw
= NULL
;
6877 /* Delay execution in case request_firmware() is not ready yet.
6879 queue_delayed_work(system_long_wq
, &tp
->hw_phy_work
, HZ
* 10);
6883 tp
->rtl_ops
.hw_phy_cfg(tp
);
6885 rtl8152_set_speed(tp
, tp
->autoneg
, tp
->speed
, tp
->duplex
,
6889 mutex_unlock(&tp
->control
);
6891 usb_autopm_put_interface(tp
->intf
);
6894 #ifdef CONFIG_PM_SLEEP
6895 static int rtl_notifier(struct notifier_block
*nb
, unsigned long action
,
6898 struct r8152
*tp
= container_of(nb
, struct r8152
, pm_notifier
);
6901 case PM_HIBERNATION_PREPARE
:
6902 case PM_SUSPEND_PREPARE
:
6903 usb_autopm_get_interface(tp
->intf
);
6906 case PM_POST_HIBERNATION
:
6907 case PM_POST_SUSPEND
:
6908 usb_autopm_put_interface(tp
->intf
);
6911 case PM_POST_RESTORE
:
6912 case PM_RESTORE_PREPARE
:
6921 static int rtl8152_open(struct net_device
*netdev
)
6923 struct r8152
*tp
= netdev_priv(netdev
);
6926 if (work_busy(&tp
->hw_phy_work
.work
) & WORK_BUSY_PENDING
) {
6927 cancel_delayed_work_sync(&tp
->hw_phy_work
);
6928 rtl_hw_phy_work_func_t(&tp
->hw_phy_work
.work
);
6931 res
= alloc_all_mem(tp
);
6935 res
= usb_autopm_get_interface(tp
->intf
);
6939 mutex_lock(&tp
->control
);
6943 netif_carrier_off(netdev
);
6944 netif_start_queue(netdev
);
6945 set_bit(WORK_ENABLE
, &tp
->flags
);
6947 res
= usb_submit_urb(tp
->intr_urb
, GFP_KERNEL
);
6950 netif_device_detach(tp
->netdev
);
6951 netif_warn(tp
, ifup
, netdev
, "intr_urb submit failed: %d\n",
6955 napi_enable(&tp
->napi
);
6956 tasklet_enable(&tp
->tx_tl
);
6958 mutex_unlock(&tp
->control
);
6960 usb_autopm_put_interface(tp
->intf
);
6961 #ifdef CONFIG_PM_SLEEP
6962 tp
->pm_notifier
.notifier_call
= rtl_notifier
;
6963 register_pm_notifier(&tp
->pm_notifier
);
6968 mutex_unlock(&tp
->control
);
6969 usb_autopm_put_interface(tp
->intf
);
6976 static int rtl8152_close(struct net_device
*netdev
)
6978 struct r8152
*tp
= netdev_priv(netdev
);
6981 #ifdef CONFIG_PM_SLEEP
6982 unregister_pm_notifier(&tp
->pm_notifier
);
6984 tasklet_disable(&tp
->tx_tl
);
6985 clear_bit(WORK_ENABLE
, &tp
->flags
);
6986 usb_kill_urb(tp
->intr_urb
);
6987 cancel_delayed_work_sync(&tp
->schedule
);
6988 napi_disable(&tp
->napi
);
6989 netif_stop_queue(netdev
);
6991 res
= usb_autopm_get_interface(tp
->intf
);
6992 if (res
< 0 || test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
)) {
6993 rtl_drop_queued_tx(tp
);
6996 mutex_lock(&tp
->control
);
6998 tp
->rtl_ops
.down(tp
);
7000 mutex_unlock(&tp
->control
);
7004 usb_autopm_put_interface(tp
->intf
);
7011 static void rtl_tally_reset(struct r8152
*tp
)
7015 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_RSTTALLY
);
7016 ocp_data
|= TALLY_RESET
;
7017 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RSTTALLY
, ocp_data
);
7020 static void r8152b_init(struct r8152
*tp
)
7025 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
7028 data
= r8152_mdio_read(tp
, MII_BMCR
);
7029 if (data
& BMCR_PDOWN
) {
7030 data
&= ~BMCR_PDOWN
;
7031 r8152_mdio_write(tp
, MII_BMCR
, data
);
7034 r8152_aldps_en(tp
, false);
7036 if (tp
->version
== RTL_VER_01
) {
7037 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_LED_FEATURE
);
7038 ocp_data
&= ~LED_MODE_MASK
;
7039 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_LED_FEATURE
, ocp_data
);
7042 r8152_power_cut_en(tp
, false);
7044 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
);
7045 ocp_data
|= TX_10M_IDLE_EN
| PFM_PWM_SWITCH
;
7046 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
, ocp_data
);
7047 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL
);
7048 ocp_data
&= ~MCU_CLK_RATIO_MASK
;
7049 ocp_data
|= MCU_CLK_RATIO
| D3_CLK_GATED_EN
;
7050 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL
, ocp_data
);
7051 ocp_data
= GPHY_STS_MSK
| SPEED_DOWN_MSK
|
7052 SPDWN_RXDV_MSK
| SPDWN_LINKCHG_MSK
;
7053 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_GPHY_INTR_IMR
, ocp_data
);
7055 rtl_tally_reset(tp
);
7057 /* enable rx aggregation */
7058 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
);
7059 ocp_data
&= ~(RX_AGG_DISABLE
| RX_ZERO_EN
);
7060 ocp_write_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
, ocp_data
);
7063 static void r8153_init(struct r8152
*tp
)
7069 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
7072 r8153_u1u2en(tp
, false);
7074 for (i
= 0; i
< 500; i
++) {
7075 if (ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BOOT_CTRL
) &
7080 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
7084 data
= r8153_phy_status(tp
, 0);
7086 if (tp
->version
== RTL_VER_03
|| tp
->version
== RTL_VER_04
||
7087 tp
->version
== RTL_VER_05
)
7088 ocp_reg_write(tp
, OCP_ADC_CFG
, CKADSEL_L
| ADC_EN
| EN_EMI_L
);
7090 data
= r8152_mdio_read(tp
, MII_BMCR
);
7091 if (data
& BMCR_PDOWN
) {
7092 data
&= ~BMCR_PDOWN
;
7093 r8152_mdio_write(tp
, MII_BMCR
, data
);
7096 data
= r8153_phy_status(tp
, PHY_STAT_LAN_ON
);
7098 r8153_u2p3en(tp
, false);
7100 if (tp
->version
== RTL_VER_04
) {
7101 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_SSPHYLINK2
);
7102 ocp_data
&= ~pwd_dn_scale_mask
;
7103 ocp_data
|= pwd_dn_scale(96);
7104 ocp_write_word(tp
, MCU_TYPE_USB
, USB_SSPHYLINK2
, ocp_data
);
7106 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_USB2PHY
);
7107 ocp_data
|= USB2PHY_L1
| USB2PHY_SUSPEND
;
7108 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_USB2PHY
, ocp_data
);
7109 } else if (tp
->version
== RTL_VER_05
) {
7110 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_DMY_REG0
);
7111 ocp_data
&= ~ECM_ALDPS
;
7112 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_DMY_REG0
, ocp_data
);
7114 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY1
);
7115 if (ocp_read_word(tp
, MCU_TYPE_USB
, USB_BURST_SIZE
) == 0)
7116 ocp_data
&= ~DYNAMIC_BURST
;
7118 ocp_data
|= DYNAMIC_BURST
;
7119 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY1
, ocp_data
);
7120 } else if (tp
->version
== RTL_VER_06
) {
7121 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY1
);
7122 if (ocp_read_word(tp
, MCU_TYPE_USB
, USB_BURST_SIZE
) == 0)
7123 ocp_data
&= ~DYNAMIC_BURST
;
7125 ocp_data
|= DYNAMIC_BURST
;
7126 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY1
, ocp_data
);
7128 r8153_queue_wake(tp
, false);
7130 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
);
7131 if (rtl8152_get_speed(tp
) & LINK_STATUS
)
7132 ocp_data
|= CUR_LINK_OK
;
7134 ocp_data
&= ~CUR_LINK_OK
;
7135 ocp_data
|= POLL_LINK_CHG
;
7136 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
, ocp_data
);
7139 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY2
);
7140 ocp_data
|= EP4_FULL_FC
;
7141 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY2
, ocp_data
);
7143 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_WDT11_CTRL
);
7144 ocp_data
&= ~TIMER11_EN
;
7145 ocp_write_word(tp
, MCU_TYPE_USB
, USB_WDT11_CTRL
, ocp_data
);
7147 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_LED_FEATURE
);
7148 ocp_data
&= ~LED_MODE_MASK
;
7149 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_LED_FEATURE
, ocp_data
);
7151 ocp_data
= FIFO_EMPTY_1FB
| ROK_EXIT_LPM
;
7152 if (tp
->version
== RTL_VER_04
&& tp
->udev
->speed
< USB_SPEED_SUPER
)
7153 ocp_data
|= LPM_TIMER_500MS
;
7155 ocp_data
|= LPM_TIMER_500US
;
7156 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_LPM_CTRL
, ocp_data
);
7158 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_AFE_CTRL2
);
7159 ocp_data
&= ~SEN_VAL_MASK
;
7160 ocp_data
|= SEN_VAL_NORMAL
| SEL_RXIDLE
;
7161 ocp_write_word(tp
, MCU_TYPE_USB
, USB_AFE_CTRL2
, ocp_data
);
7163 ocp_write_word(tp
, MCU_TYPE_USB
, USB_CONNECT_TIMER
, 0x0001);
7165 r8153_power_cut_en(tp
, false);
7166 rtl_runtime_suspend_enable(tp
, false);
7167 r8153_mac_clk_speed_down(tp
, false);
7168 r8153_u1u2en(tp
, true);
7169 usb_enable_lpm(tp
->udev
);
7171 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_CONFIG6
);
7172 ocp_data
|= LANWAKE_CLR_EN
;
7173 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CONFIG6
, ocp_data
);
7175 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_LWAKE_CTRL_REG
);
7176 ocp_data
&= ~LANWAKE_PIN
;
7177 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_LWAKE_CTRL_REG
, ocp_data
);
7179 /* rx aggregation */
7180 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
);
7181 ocp_data
&= ~(RX_AGG_DISABLE
| RX_ZERO_EN
);
7182 if (tp
->dell_tb_rx_agg_bug
)
7183 ocp_data
|= RX_AGG_DISABLE
;
7185 ocp_write_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
, ocp_data
);
7187 rtl_tally_reset(tp
);
7189 switch (tp
->udev
->speed
) {
7190 case USB_SPEED_SUPER
:
7191 case USB_SPEED_SUPER_PLUS
:
7192 tp
->coalesce
= COALESCE_SUPER
;
7194 case USB_SPEED_HIGH
:
7195 tp
->coalesce
= COALESCE_HIGH
;
7198 tp
->coalesce
= COALESCE_SLOW
;
7203 static void r8153b_init(struct r8152
*tp
)
7209 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
7212 r8153b_u1u2en(tp
, false);
7214 for (i
= 0; i
< 500; i
++) {
7215 if (ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BOOT_CTRL
) &
7220 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
7224 data
= r8153_phy_status(tp
, 0);
7226 data
= r8152_mdio_read(tp
, MII_BMCR
);
7227 if (data
& BMCR_PDOWN
) {
7228 data
&= ~BMCR_PDOWN
;
7229 r8152_mdio_write(tp
, MII_BMCR
, data
);
7232 data
= r8153_phy_status(tp
, PHY_STAT_LAN_ON
);
7234 r8153_u2p3en(tp
, false);
7236 /* MSC timer = 0xfff * 8ms = 32760 ms */
7237 ocp_write_word(tp
, MCU_TYPE_USB
, USB_MSC_TIMER
, 0x0fff);
7239 r8153b_power_cut_en(tp
, false);
7240 r8153b_ups_en(tp
, false);
7241 r8153_queue_wake(tp
, false);
7242 rtl_runtime_suspend_enable(tp
, false);
7244 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
);
7245 if (rtl8152_get_speed(tp
) & LINK_STATUS
)
7246 ocp_data
|= CUR_LINK_OK
;
7248 ocp_data
&= ~CUR_LINK_OK
;
7249 ocp_data
|= POLL_LINK_CHG
;
7250 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
, ocp_data
);
7252 if (tp
->udev
->speed
>= USB_SPEED_SUPER
)
7253 r8153b_u1u2en(tp
, true);
7255 usb_enable_lpm(tp
->udev
);
7257 /* MAC clock speed down */
7258 r8153_mac_clk_speed_down(tp
, true);
7260 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
);
7261 ocp_data
&= ~PLA_MCU_SPDWN_EN
;
7262 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
, ocp_data
);
7264 if (tp
->version
== RTL_VER_09
) {
7265 /* Disable Test IO for 32QFN */
7266 if (ocp_read_byte(tp
, MCU_TYPE_PLA
, 0xdc00) & BIT(5)) {
7267 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
);
7268 ocp_data
|= TEST_IO_OFF
;
7269 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
, ocp_data
);
7273 set_bit(GREEN_ETHERNET
, &tp
->flags
);
7275 /* rx aggregation */
7276 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
);
7277 ocp_data
&= ~(RX_AGG_DISABLE
| RX_ZERO_EN
);
7278 ocp_write_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
, ocp_data
);
7280 rtl_tally_reset(tp
);
7282 tp
->coalesce
= 15000; /* 15 us */
7285 static void r8153c_init(struct r8152
*tp
)
7291 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
7294 r8153b_u1u2en(tp
, false);
7296 /* Disable spi_en */
7297 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_CONFIG
);
7298 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG5
);
7299 ocp_data
&= ~BIT(3);
7300 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG5
, ocp_data
);
7301 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, 0xcbf0);
7303 ocp_write_word(tp
, MCU_TYPE_USB
, 0xcbf0, ocp_data
);
7305 for (i
= 0; i
< 500; i
++) {
7306 if (ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BOOT_CTRL
) &
7311 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
7315 data
= r8153_phy_status(tp
, 0);
7317 data
= r8152_mdio_read(tp
, MII_BMCR
);
7318 if (data
& BMCR_PDOWN
) {
7319 data
&= ~BMCR_PDOWN
;
7320 r8152_mdio_write(tp
, MII_BMCR
, data
);
7323 data
= r8153_phy_status(tp
, PHY_STAT_LAN_ON
);
7325 r8153_u2p3en(tp
, false);
7327 /* MSC timer = 0xfff * 8ms = 32760 ms */
7328 ocp_write_word(tp
, MCU_TYPE_USB
, USB_MSC_TIMER
, 0x0fff);
7330 r8153b_power_cut_en(tp
, false);
7331 r8153c_ups_en(tp
, false);
7332 r8153_queue_wake(tp
, false);
7333 rtl_runtime_suspend_enable(tp
, false);
7335 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
);
7336 if (rtl8152_get_speed(tp
) & LINK_STATUS
)
7337 ocp_data
|= CUR_LINK_OK
;
7339 ocp_data
&= ~CUR_LINK_OK
;
7341 ocp_data
|= POLL_LINK_CHG
;
7342 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
, ocp_data
);
7344 r8153b_u1u2en(tp
, true);
7346 usb_enable_lpm(tp
->udev
);
7348 /* MAC clock speed down */
7349 r8153_mac_clk_speed_down(tp
, true);
7351 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
);
7352 ocp_data
&= ~BIT(7);
7353 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_MISC_2
, ocp_data
);
7355 set_bit(GREEN_ETHERNET
, &tp
->flags
);
7357 /* rx aggregation */
7358 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
);
7359 ocp_data
&= ~(RX_AGG_DISABLE
| RX_ZERO_EN
);
7360 ocp_write_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
, ocp_data
);
7362 rtl_tally_reset(tp
);
7364 tp
->coalesce
= 15000; /* 15 us */
7367 static void r8156_hw_phy_cfg(struct r8152
*tp
)
7372 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_MISC_0
);
7373 if (ocp_data
& PCUT_STATUS
) {
7374 ocp_data
&= ~PCUT_STATUS
;
7375 ocp_write_word(tp
, MCU_TYPE_USB
, USB_MISC_0
, ocp_data
);
7378 data
= r8153_phy_status(tp
, 0);
7380 case PHY_STAT_EXT_INIT
:
7381 rtl8152_apply_firmware(tp
, true);
7383 data
= ocp_reg_read(tp
, 0xa468);
7384 data
&= ~(BIT(3) | BIT(1));
7385 ocp_reg_write(tp
, 0xa468, data
);
7387 case PHY_STAT_LAN_ON
:
7388 case PHY_STAT_PWRDN
:
7390 rtl8152_apply_firmware(tp
, false);
7394 /* disable ALDPS before updating the PHY parameters */
7395 r8153_aldps_en(tp
, false);
7397 /* disable EEE before updating the PHY parameters */
7398 rtl_eee_enable(tp
, false);
7400 data
= r8153_phy_status(tp
, PHY_STAT_LAN_ON
);
7401 WARN_ON_ONCE(data
!= PHY_STAT_LAN_ON
);
7403 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
);
7404 ocp_data
|= PFM_PWM_SWITCH
;
7405 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
, ocp_data
);
7407 switch (tp
->version
) {
7409 data
= ocp_reg_read(tp
, 0xad40);
7411 data
|= BIT(7) | BIT(2);
7412 ocp_reg_write(tp
, 0xad40, data
);
7414 data
= ocp_reg_read(tp
, 0xad4e);
7416 ocp_reg_write(tp
, 0xad4e, data
);
7417 data
= ocp_reg_read(tp
, 0xad16);
7420 ocp_reg_write(tp
, 0xad16, data
);
7421 data
= ocp_reg_read(tp
, 0xad32);
7424 ocp_reg_write(tp
, 0xad32, data
);
7425 data
= ocp_reg_read(tp
, 0xac08);
7426 data
&= ~(BIT(12) | BIT(8));
7427 ocp_reg_write(tp
, 0xac08, data
);
7428 data
= ocp_reg_read(tp
, 0xac8a);
7429 data
|= BIT(12) | BIT(13) | BIT(14);
7431 ocp_reg_write(tp
, 0xac8a, data
);
7432 data
= ocp_reg_read(tp
, 0xad18);
7434 ocp_reg_write(tp
, 0xad18, data
);
7435 data
= ocp_reg_read(tp
, 0xad1a);
7437 ocp_reg_write(tp
, 0xad1a, data
);
7438 data
= ocp_reg_read(tp
, 0xad1c);
7440 ocp_reg_write(tp
, 0xad1c, data
);
7442 data
= sram_read(tp
, 0x80ea);
7445 sram_write(tp
, 0x80ea, data
);
7446 data
= sram_read(tp
, 0x80eb);
7449 sram_write(tp
, 0x80eb, data
);
7450 data
= sram_read(tp
, 0x80f8);
7453 sram_write(tp
, 0x80f8, data
);
7454 data
= sram_read(tp
, 0x80f1);
7457 sram_write(tp
, 0x80f1, data
);
7459 data
= sram_read(tp
, 0x80fe);
7462 sram_write(tp
, 0x80fe, data
);
7463 data
= sram_read(tp
, 0x8102);
7466 sram_write(tp
, 0x8102, data
);
7467 data
= sram_read(tp
, 0x8015);
7470 sram_write(tp
, 0x8015, data
);
7471 data
= sram_read(tp
, 0x8100);
7474 sram_write(tp
, 0x8100, data
);
7475 data
= sram_read(tp
, 0x8014);
7478 sram_write(tp
, 0x8014, data
);
7479 data
= sram_read(tp
, 0x8016);
7482 sram_write(tp
, 0x8016, data
);
7483 data
= sram_read(tp
, 0x80dc);
7486 sram_write(tp
, 0x80dc, data
);
7487 data
= sram_read(tp
, 0x80df);
7489 sram_write(tp
, 0x80df, data
);
7490 data
= sram_read(tp
, 0x80e1);
7492 sram_write(tp
, 0x80e1, data
);
7494 data
= ocp_reg_read(tp
, 0xbf06);
7497 ocp_reg_write(tp
, 0xbf06, data
);
7499 sram_write(tp
, 0x819f, 0xddb6);
7501 ocp_reg_write(tp
, 0xbc34, 0x5555);
7502 data
= ocp_reg_read(tp
, 0xbf0a);
7505 ocp_reg_write(tp
, 0xbf0a, data
);
7507 data
= ocp_reg_read(tp
, 0xbd2c);
7509 ocp_reg_write(tp
, 0xbd2c, data
);
7512 data
= ocp_reg_read(tp
, 0xad16);
7514 ocp_reg_write(tp
, 0xad16, data
);
7515 data
= ocp_reg_read(tp
, 0xad32);
7518 ocp_reg_write(tp
, 0xad32, data
);
7519 data
= ocp_reg_read(tp
, 0xac08);
7520 data
&= ~(BIT(12) | BIT(8));
7521 ocp_reg_write(tp
, 0xac08, data
);
7522 data
= ocp_reg_read(tp
, 0xacc0);
7525 ocp_reg_write(tp
, 0xacc0, data
);
7526 data
= ocp_reg_read(tp
, 0xad40);
7528 data
|= BIT(6) | BIT(2);
7529 ocp_reg_write(tp
, 0xad40, data
);
7530 data
= ocp_reg_read(tp
, 0xac14);
7532 ocp_reg_write(tp
, 0xac14, data
);
7533 data
= ocp_reg_read(tp
, 0xac80);
7534 data
&= ~(BIT(8) | BIT(9));
7535 ocp_reg_write(tp
, 0xac80, data
);
7536 data
= ocp_reg_read(tp
, 0xac5e);
7539 ocp_reg_write(tp
, 0xac5e, data
);
7540 ocp_reg_write(tp
, 0xad4c, 0x00a8);
7541 ocp_reg_write(tp
, 0xac5c, 0x01ff);
7542 data
= ocp_reg_read(tp
, 0xac8a);
7544 data
|= BIT(4) | BIT(5);
7545 ocp_reg_write(tp
, 0xac8a, data
);
7546 ocp_reg_write(tp
, 0xb87c, 0x8157);
7547 data
= ocp_reg_read(tp
, 0xb87e);
7550 ocp_reg_write(tp
, 0xb87e, data
);
7551 ocp_reg_write(tp
, 0xb87c, 0x8159);
7552 data
= ocp_reg_read(tp
, 0xb87e);
7555 ocp_reg_write(tp
, 0xb87e, data
);
7558 ocp_reg_write(tp
, 0xb87c, 0x80a2);
7559 ocp_reg_write(tp
, 0xb87e, 0x0153);
7560 ocp_reg_write(tp
, 0xb87c, 0x809c);
7561 ocp_reg_write(tp
, 0xb87e, 0x0153);
7564 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EEE_TXTWSYS_2P5G
, 0x0056);
7566 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_USB_CFG
);
7567 ocp_data
|= EN_XG_LIP
| EN_G_LIP
;
7568 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_USB_CFG
, ocp_data
);
7570 sram_write(tp
, 0x8257, 0x020f); /* XG PLL */
7571 sram_write(tp
, 0x80ea, 0x7843); /* GIGA Master */
7573 if (rtl_phy_patch_request(tp
, true, true))
7577 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
);
7578 ocp_data
|= EEE_SPDWN_EN
;
7579 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
, ocp_data
);
7581 data
= ocp_reg_read(tp
, OCP_DOWN_SPEED
);
7582 data
&= ~(EN_EEE_100
| EN_EEE_1000
);
7583 data
|= EN_10M_CLKDIV
;
7584 ocp_reg_write(tp
, OCP_DOWN_SPEED
, data
);
7585 tp
->ups_info
._10m_ckdiv
= true;
7586 tp
->ups_info
.eee_plloff_100
= false;
7587 tp
->ups_info
.eee_plloff_giga
= false;
7589 data
= ocp_reg_read(tp
, OCP_POWER_CFG
);
7590 data
&= ~EEE_CLKDIV_EN
;
7591 ocp_reg_write(tp
, OCP_POWER_CFG
, data
);
7592 tp
->ups_info
.eee_ckdiv
= false;
7594 ocp_reg_write(tp
, OCP_SYSCLK_CFG
, 0);
7595 ocp_reg_write(tp
, OCP_SYSCLK_CFG
, sysclk_div_expo(5));
7596 tp
->ups_info
._250m_ckdiv
= false;
7598 rtl_phy_patch_request(tp
, false, true);
7600 /* enable ADC Ibias Cal */
7601 data
= ocp_reg_read(tp
, 0xd068);
7603 ocp_reg_write(tp
, 0xd068, data
);
7605 /* enable Thermal Sensor */
7606 data
= sram_read(tp
, 0x81a2);
7608 sram_write(tp
, 0x81a2, data
);
7609 data
= ocp_reg_read(tp
, 0xb54c);
7612 ocp_reg_write(tp
, 0xb54c, data
);
7614 /* Nway 2.5G Lite */
7615 data
= ocp_reg_read(tp
, 0xa454);
7617 ocp_reg_write(tp
, 0xa454, data
);
7619 /* CS DSP solution */
7620 data
= ocp_reg_read(tp
, OCP_10GBT_CTRL
);
7621 data
|= RTL_ADV2_5G_F_R
;
7622 ocp_reg_write(tp
, OCP_10GBT_CTRL
, data
);
7623 data
= ocp_reg_read(tp
, 0xad4e);
7625 ocp_reg_write(tp
, 0xad4e, data
);
7626 data
= ocp_reg_read(tp
, 0xa86a);
7628 ocp_reg_write(tp
, 0xa86a, data
);
7631 if ((ocp_read_word(tp
, MCU_TYPE_USB
, USB_UPS_CFG
) & MID_REVERSE
) &&
7632 (ocp_reg_read(tp
, 0xd068) & BIT(1))) {
7635 data
= ocp_reg_read(tp
, 0xd068);
7637 data
|= 0x1; /* p0 */
7638 ocp_reg_write(tp
, 0xd068, data
);
7639 swap_a
= ocp_reg_read(tp
, 0xd06a);
7641 data
|= 0x18; /* p3 */
7642 ocp_reg_write(tp
, 0xd068, data
);
7643 swap_b
= ocp_reg_read(tp
, 0xd06a);
7644 data
&= ~0x18; /* p0 */
7645 ocp_reg_write(tp
, 0xd068, data
);
7646 ocp_reg_write(tp
, 0xd06a,
7647 (swap_a
& ~0x7ff) | (swap_b
& 0x7ff));
7648 data
|= 0x18; /* p3 */
7649 ocp_reg_write(tp
, 0xd068, data
);
7650 ocp_reg_write(tp
, 0xd06a,
7651 (swap_b
& ~0x7ff) | (swap_a
& 0x7ff));
7653 data
|= 0x08; /* p1 */
7654 ocp_reg_write(tp
, 0xd068, data
);
7655 swap_a
= ocp_reg_read(tp
, 0xd06a);
7657 data
|= 0x10; /* p2 */
7658 ocp_reg_write(tp
, 0xd068, data
);
7659 swap_b
= ocp_reg_read(tp
, 0xd06a);
7661 data
|= 0x08; /* p1 */
7662 ocp_reg_write(tp
, 0xd068, data
);
7663 ocp_reg_write(tp
, 0xd06a,
7664 (swap_a
& ~0x7ff) | (swap_b
& 0x7ff));
7666 data
|= 0x10; /* p2 */
7667 ocp_reg_write(tp
, 0xd068, data
);
7668 ocp_reg_write(tp
, 0xd06a,
7669 (swap_b
& ~0x7ff) | (swap_a
& 0x7ff));
7670 swap_a
= ocp_reg_read(tp
, 0xbd5a);
7671 swap_b
= ocp_reg_read(tp
, 0xbd5c);
7672 ocp_reg_write(tp
, 0xbd5a, (swap_a
& ~0x1f1f) |
7673 ((swap_b
& 0x1f) << 8) |
7674 ((swap_b
>> 8) & 0x1f));
7675 ocp_reg_write(tp
, 0xbd5c, (swap_b
& ~0x1f1f) |
7676 ((swap_a
& 0x1f) << 8) |
7677 ((swap_a
>> 8) & 0x1f));
7678 swap_a
= ocp_reg_read(tp
, 0xbc18);
7679 swap_b
= ocp_reg_read(tp
, 0xbc1a);
7680 ocp_reg_write(tp
, 0xbc18, (swap_a
& ~0x1f1f) |
7681 ((swap_b
& 0x1f) << 8) |
7682 ((swap_b
>> 8) & 0x1f));
7683 ocp_reg_write(tp
, 0xbc1a, (swap_b
& ~0x1f1f) |
7684 ((swap_a
& 0x1f) << 8) |
7685 ((swap_a
>> 8) & 0x1f));
7688 /* Notify the MAC when the speed is changed to force mode. */
7689 data
= ocp_reg_read(tp
, OCP_INTR_EN
);
7690 data
|= INTR_SPEED_FORCE
;
7691 ocp_reg_write(tp
, OCP_INTR_EN
, data
);
7697 rtl_green_en(tp
, test_bit(GREEN_ETHERNET
, &tp
->flags
));
7699 data
= ocp_reg_read(tp
, 0xa428);
7701 ocp_reg_write(tp
, 0xa428, data
);
7702 data
= ocp_reg_read(tp
, 0xa5ea);
7704 ocp_reg_write(tp
, 0xa5ea, data
);
7705 tp
->ups_info
.lite_mode
= 0;
7708 rtl_eee_enable(tp
, true);
7710 r8153_aldps_en(tp
, true);
7711 r8152b_enable_fc(tp
);
7712 r8153_u2p3en(tp
, true);
7714 set_bit(PHY_RESET
, &tp
->flags
);
7717 static void r8156b_hw_phy_cfg(struct r8152
*tp
)
7722 switch (tp
->version
) {
7724 ocp_reg_write(tp
, 0xbf86, 0x9000);
7725 data
= ocp_reg_read(tp
, 0xc402);
7727 ocp_reg_write(tp
, 0xc402, data
);
7729 ocp_reg_write(tp
, 0xc402, data
);
7730 ocp_reg_write(tp
, 0xbd86, 0x1010);
7731 ocp_reg_write(tp
, 0xbd88, 0x1010);
7732 data
= ocp_reg_read(tp
, 0xbd4e);
7733 data
&= ~(BIT(10) | BIT(11));
7735 ocp_reg_write(tp
, 0xbd4e, data
);
7736 data
= ocp_reg_read(tp
, 0xbf46);
7739 ocp_reg_write(tp
, 0xbf46, data
);
7743 r8156b_wait_loading_flash(tp
);
7749 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_MISC_0
);
7750 if (ocp_data
& PCUT_STATUS
) {
7751 ocp_data
&= ~PCUT_STATUS
;
7752 ocp_write_word(tp
, MCU_TYPE_USB
, USB_MISC_0
, ocp_data
);
7755 data
= r8153_phy_status(tp
, 0);
7757 case PHY_STAT_EXT_INIT
:
7758 rtl8152_apply_firmware(tp
, true);
7760 data
= ocp_reg_read(tp
, 0xa466);
7762 ocp_reg_write(tp
, 0xa466, data
);
7764 data
= ocp_reg_read(tp
, 0xa468);
7765 data
&= ~(BIT(3) | BIT(1));
7766 ocp_reg_write(tp
, 0xa468, data
);
7768 case PHY_STAT_LAN_ON
:
7769 case PHY_STAT_PWRDN
:
7771 rtl8152_apply_firmware(tp
, false);
7775 data
= r8152_mdio_read(tp
, MII_BMCR
);
7776 if (data
& BMCR_PDOWN
) {
7777 data
&= ~BMCR_PDOWN
;
7778 r8152_mdio_write(tp
, MII_BMCR
, data
);
7781 /* disable ALDPS before updating the PHY parameters */
7782 r8153_aldps_en(tp
, false);
7784 /* disable EEE before updating the PHY parameters */
7785 rtl_eee_enable(tp
, false);
7787 data
= r8153_phy_status(tp
, PHY_STAT_LAN_ON
);
7788 WARN_ON_ONCE(data
!= PHY_STAT_LAN_ON
);
7790 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
);
7791 ocp_data
|= PFM_PWM_SWITCH
;
7792 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
, ocp_data
);
7794 switch (tp
->version
) {
7796 data
= ocp_reg_read(tp
, 0xbc08);
7797 data
|= BIT(3) | BIT(2);
7798 ocp_reg_write(tp
, 0xbc08, data
);
7800 data
= sram_read(tp
, 0x8fff);
7803 sram_write(tp
, 0x8fff, data
);
7805 data
= ocp_reg_read(tp
, 0xacda);
7807 ocp_reg_write(tp
, 0xacda, data
);
7808 data
= ocp_reg_read(tp
, 0xacde);
7810 ocp_reg_write(tp
, 0xacde, data
);
7811 ocp_reg_write(tp
, 0xac8c, 0x0ffc);
7812 ocp_reg_write(tp
, 0xac46, 0xb7b4);
7813 ocp_reg_write(tp
, 0xac50, 0x0fbc);
7814 ocp_reg_write(tp
, 0xac3c, 0x9240);
7815 ocp_reg_write(tp
, 0xac4e, 0x0db4);
7816 ocp_reg_write(tp
, 0xacc6, 0x0707);
7817 ocp_reg_write(tp
, 0xacc8, 0xa0d3);
7818 ocp_reg_write(tp
, 0xad08, 0x0007);
7820 ocp_reg_write(tp
, 0xb87c, 0x8560);
7821 ocp_reg_write(tp
, 0xb87e, 0x19cc);
7822 ocp_reg_write(tp
, 0xb87c, 0x8562);
7823 ocp_reg_write(tp
, 0xb87e, 0x19cc);
7824 ocp_reg_write(tp
, 0xb87c, 0x8564);
7825 ocp_reg_write(tp
, 0xb87e, 0x19cc);
7826 ocp_reg_write(tp
, 0xb87c, 0x8566);
7827 ocp_reg_write(tp
, 0xb87e, 0x147d);
7828 ocp_reg_write(tp
, 0xb87c, 0x8568);
7829 ocp_reg_write(tp
, 0xb87e, 0x147d);
7830 ocp_reg_write(tp
, 0xb87c, 0x856a);
7831 ocp_reg_write(tp
, 0xb87e, 0x147d);
7832 ocp_reg_write(tp
, 0xb87c, 0x8ffe);
7833 ocp_reg_write(tp
, 0xb87e, 0x0907);
7834 ocp_reg_write(tp
, 0xb87c, 0x80d6);
7835 ocp_reg_write(tp
, 0xb87e, 0x2801);
7836 ocp_reg_write(tp
, 0xb87c, 0x80f2);
7837 ocp_reg_write(tp
, 0xb87e, 0x2801);
7838 ocp_reg_write(tp
, 0xb87c, 0x80f4);
7839 ocp_reg_write(tp
, 0xb87e, 0x6077);
7840 ocp_reg_write(tp
, 0xb506, 0x01e7);
7842 ocp_reg_write(tp
, 0xb87c, 0x8013);
7843 ocp_reg_write(tp
, 0xb87e, 0x0700);
7844 ocp_reg_write(tp
, 0xb87c, 0x8fb9);
7845 ocp_reg_write(tp
, 0xb87e, 0x2801);
7846 ocp_reg_write(tp
, 0xb87c, 0x8fba);
7847 ocp_reg_write(tp
, 0xb87e, 0x0100);
7848 ocp_reg_write(tp
, 0xb87c, 0x8fbc);
7849 ocp_reg_write(tp
, 0xb87e, 0x1900);
7850 ocp_reg_write(tp
, 0xb87c, 0x8fbe);
7851 ocp_reg_write(tp
, 0xb87e, 0xe100);
7852 ocp_reg_write(tp
, 0xb87c, 0x8fc0);
7853 ocp_reg_write(tp
, 0xb87e, 0x0800);
7854 ocp_reg_write(tp
, 0xb87c, 0x8fc2);
7855 ocp_reg_write(tp
, 0xb87e, 0xe500);
7856 ocp_reg_write(tp
, 0xb87c, 0x8fc4);
7857 ocp_reg_write(tp
, 0xb87e, 0x0f00);
7858 ocp_reg_write(tp
, 0xb87c, 0x8fc6);
7859 ocp_reg_write(tp
, 0xb87e, 0xf100);
7860 ocp_reg_write(tp
, 0xb87c, 0x8fc8);
7861 ocp_reg_write(tp
, 0xb87e, 0x0400);
7862 ocp_reg_write(tp
, 0xb87c, 0x8fca);
7863 ocp_reg_write(tp
, 0xb87e, 0xf300);
7864 ocp_reg_write(tp
, 0xb87c, 0x8fcc);
7865 ocp_reg_write(tp
, 0xb87e, 0xfd00);
7866 ocp_reg_write(tp
, 0xb87c, 0x8fce);
7867 ocp_reg_write(tp
, 0xb87e, 0xff00);
7868 ocp_reg_write(tp
, 0xb87c, 0x8fd0);
7869 ocp_reg_write(tp
, 0xb87e, 0xfb00);
7870 ocp_reg_write(tp
, 0xb87c, 0x8fd2);
7871 ocp_reg_write(tp
, 0xb87e, 0x0100);
7872 ocp_reg_write(tp
, 0xb87c, 0x8fd4);
7873 ocp_reg_write(tp
, 0xb87e, 0xf400);
7874 ocp_reg_write(tp
, 0xb87c, 0x8fd6);
7875 ocp_reg_write(tp
, 0xb87e, 0xff00);
7876 ocp_reg_write(tp
, 0xb87c, 0x8fd8);
7877 ocp_reg_write(tp
, 0xb87e, 0xf600);
7879 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_USB_CFG
);
7880 ocp_data
|= EN_XG_LIP
| EN_G_LIP
;
7881 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_USB_CFG
, ocp_data
);
7882 ocp_reg_write(tp
, 0xb87c, 0x813d);
7883 ocp_reg_write(tp
, 0xb87e, 0x390e);
7884 ocp_reg_write(tp
, 0xb87c, 0x814f);
7885 ocp_reg_write(tp
, 0xb87e, 0x790e);
7886 ocp_reg_write(tp
, 0xb87c, 0x80b0);
7887 ocp_reg_write(tp
, 0xb87e, 0x0f31);
7888 data
= ocp_reg_read(tp
, 0xbf4c);
7890 ocp_reg_write(tp
, 0xbf4c, data
);
7891 data
= ocp_reg_read(tp
, 0xbcca);
7892 data
|= BIT(9) | BIT(8);
7893 ocp_reg_write(tp
, 0xbcca, data
);
7894 ocp_reg_write(tp
, 0xb87c, 0x8141);
7895 ocp_reg_write(tp
, 0xb87e, 0x320e);
7896 ocp_reg_write(tp
, 0xb87c, 0x8153);
7897 ocp_reg_write(tp
, 0xb87e, 0x720e);
7898 ocp_reg_write(tp
, 0xb87c, 0x8529);
7899 ocp_reg_write(tp
, 0xb87e, 0x050e);
7900 data
= ocp_reg_read(tp
, OCP_EEE_CFG
);
7901 data
&= ~CTAP_SHORT_EN
;
7902 ocp_reg_write(tp
, OCP_EEE_CFG
, data
);
7904 sram_write(tp
, 0x816c, 0xc4a0);
7905 sram_write(tp
, 0x8170, 0xc4a0);
7906 sram_write(tp
, 0x8174, 0x04a0);
7907 sram_write(tp
, 0x8178, 0x04a0);
7908 sram_write(tp
, 0x817c, 0x0719);
7909 sram_write(tp
, 0x8ff4, 0x0400);
7910 sram_write(tp
, 0x8ff1, 0x0404);
7912 ocp_reg_write(tp
, 0xbf4a, 0x001b);
7913 ocp_reg_write(tp
, 0xb87c, 0x8033);
7914 ocp_reg_write(tp
, 0xb87e, 0x7c13);
7915 ocp_reg_write(tp
, 0xb87c, 0x8037);
7916 ocp_reg_write(tp
, 0xb87e, 0x7c13);
7917 ocp_reg_write(tp
, 0xb87c, 0x803b);
7918 ocp_reg_write(tp
, 0xb87e, 0xfc32);
7919 ocp_reg_write(tp
, 0xb87c, 0x803f);
7920 ocp_reg_write(tp
, 0xb87e, 0x7c13);
7921 ocp_reg_write(tp
, 0xb87c, 0x8043);
7922 ocp_reg_write(tp
, 0xb87e, 0x7c13);
7923 ocp_reg_write(tp
, 0xb87c, 0x8047);
7924 ocp_reg_write(tp
, 0xb87e, 0x7c13);
7926 ocp_reg_write(tp
, 0xb87c, 0x8145);
7927 ocp_reg_write(tp
, 0xb87e, 0x370e);
7928 ocp_reg_write(tp
, 0xb87c, 0x8157);
7929 ocp_reg_write(tp
, 0xb87e, 0x770e);
7930 ocp_reg_write(tp
, 0xb87c, 0x8169);
7931 ocp_reg_write(tp
, 0xb87e, 0x0d0a);
7932 ocp_reg_write(tp
, 0xb87c, 0x817b);
7933 ocp_reg_write(tp
, 0xb87e, 0x1d0a);
7935 data
= sram_read(tp
, 0x8217);
7938 sram_write(tp
, 0x8217, data
);
7939 data
= sram_read(tp
, 0x821a);
7942 sram_write(tp
, 0x821a, data
);
7943 sram_write(tp
, 0x80da, 0x0403);
7944 data
= sram_read(tp
, 0x80dc);
7947 sram_write(tp
, 0x80dc, data
);
7948 sram_write(tp
, 0x80b3, 0x0384);
7949 sram_write(tp
, 0x80b7, 0x2007);
7950 data
= sram_read(tp
, 0x80ba);
7953 sram_write(tp
, 0x80ba, data
);
7954 sram_write(tp
, 0x80b5, 0xf009);
7955 data
= sram_read(tp
, 0x80bd);
7958 sram_write(tp
, 0x80bd, data
);
7959 sram_write(tp
, 0x80c7, 0xf083);
7960 sram_write(tp
, 0x80dd, 0x03f0);
7961 data
= sram_read(tp
, 0x80df);
7964 sram_write(tp
, 0x80df, data
);
7965 sram_write(tp
, 0x80cb, 0x2007);
7966 data
= sram_read(tp
, 0x80ce);
7969 sram_write(tp
, 0x80ce, data
);
7970 sram_write(tp
, 0x80c9, 0x8009);
7971 data
= sram_read(tp
, 0x80d1);
7974 sram_write(tp
, 0x80d1, data
);
7975 sram_write(tp
, 0x80a3, 0x200a);
7976 sram_write(tp
, 0x80a5, 0xf0ad);
7977 sram_write(tp
, 0x809f, 0x6073);
7978 sram_write(tp
, 0x80a1, 0x000b);
7979 data
= sram_read(tp
, 0x80a9);
7982 sram_write(tp
, 0x80a9, data
);
7984 if (rtl_phy_patch_request(tp
, true, true))
7987 data
= ocp_reg_read(tp
, 0xb896);
7989 ocp_reg_write(tp
, 0xb896, data
);
7990 data
= ocp_reg_read(tp
, 0xb892);
7992 ocp_reg_write(tp
, 0xb892, data
);
7993 ocp_reg_write(tp
, 0xb88e, 0xc23e);
7994 ocp_reg_write(tp
, 0xb890, 0x0000);
7995 ocp_reg_write(tp
, 0xb88e, 0xc240);
7996 ocp_reg_write(tp
, 0xb890, 0x0103);
7997 ocp_reg_write(tp
, 0xb88e, 0xc242);
7998 ocp_reg_write(tp
, 0xb890, 0x0507);
7999 ocp_reg_write(tp
, 0xb88e, 0xc244);
8000 ocp_reg_write(tp
, 0xb890, 0x090b);
8001 ocp_reg_write(tp
, 0xb88e, 0xc246);
8002 ocp_reg_write(tp
, 0xb890, 0x0c0e);
8003 ocp_reg_write(tp
, 0xb88e, 0xc248);
8004 ocp_reg_write(tp
, 0xb890, 0x1012);
8005 ocp_reg_write(tp
, 0xb88e, 0xc24a);
8006 ocp_reg_write(tp
, 0xb890, 0x1416);
8007 data
= ocp_reg_read(tp
, 0xb896);
8009 ocp_reg_write(tp
, 0xb896, data
);
8011 rtl_phy_patch_request(tp
, false, true);
8013 data
= ocp_reg_read(tp
, 0xa86a);
8015 ocp_reg_write(tp
, 0xa86a, data
);
8016 data
= ocp_reg_read(tp
, 0xa6f0);
8018 ocp_reg_write(tp
, 0xa6f0, data
);
8020 ocp_reg_write(tp
, 0xbfa0, 0xd70d);
8021 ocp_reg_write(tp
, 0xbfa2, 0x4100);
8022 ocp_reg_write(tp
, 0xbfa4, 0xe868);
8023 ocp_reg_write(tp
, 0xbfa6, 0xdc59);
8024 ocp_reg_write(tp
, 0xb54c, 0x3c18);
8025 data
= ocp_reg_read(tp
, 0xbfa4);
8027 ocp_reg_write(tp
, 0xbfa4, data
);
8028 data
= sram_read(tp
, 0x817d);
8030 sram_write(tp
, 0x817d, data
);
8034 data
= ocp_reg_read(tp
, 0xac46);
8037 ocp_reg_write(tp
, 0xac46, data
);
8038 data
= ocp_reg_read(tp
, 0xad30);
8041 ocp_reg_write(tp
, 0xad30, data
);
8045 ocp_reg_write(tp
, 0xb87c, 0x80f5);
8046 ocp_reg_write(tp
, 0xb87e, 0x760e);
8047 ocp_reg_write(tp
, 0xb87c, 0x8107);
8048 ocp_reg_write(tp
, 0xb87e, 0x360e);
8049 ocp_reg_write(tp
, 0xb87c, 0x8551);
8050 data
= ocp_reg_read(tp
, 0xb87e);
8053 ocp_reg_write(tp
, 0xb87e, data
);
8055 /* ADC_PGA parameter */
8056 data
= ocp_reg_read(tp
, 0xbf00);
8059 ocp_reg_write(tp
, 0xbf00, data
);
8060 data
= ocp_reg_read(tp
, 0xbf46);
8063 ocp_reg_write(tp
, 0xbf46, data
);
8065 /* Green Table-PGA, 1G full viterbi */
8066 sram_write(tp
, 0x8044, 0x2417);
8067 sram_write(tp
, 0x804a, 0x2417);
8068 sram_write(tp
, 0x8050, 0x2417);
8069 sram_write(tp
, 0x8056, 0x2417);
8070 sram_write(tp
, 0x805c, 0x2417);
8071 sram_write(tp
, 0x8062, 0x2417);
8072 sram_write(tp
, 0x8068, 0x2417);
8073 sram_write(tp
, 0x806e, 0x2417);
8074 sram_write(tp
, 0x8074, 0x2417);
8075 sram_write(tp
, 0x807a, 0x2417);
8078 data
= ocp_reg_read(tp
, 0xbf84);
8081 ocp_reg_write(tp
, 0xbf84, data
);
8087 /* Notify the MAC when the speed is changed to force mode. */
8088 data
= ocp_reg_read(tp
, OCP_INTR_EN
);
8089 data
|= INTR_SPEED_FORCE
;
8090 ocp_reg_write(tp
, OCP_INTR_EN
, data
);
8092 if (rtl_phy_patch_request(tp
, true, true))
8095 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
);
8096 ocp_data
|= EEE_SPDWN_EN
;
8097 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
, ocp_data
);
8099 data
= ocp_reg_read(tp
, OCP_DOWN_SPEED
);
8100 data
&= ~(EN_EEE_100
| EN_EEE_1000
);
8101 data
|= EN_10M_CLKDIV
;
8102 ocp_reg_write(tp
, OCP_DOWN_SPEED
, data
);
8103 tp
->ups_info
._10m_ckdiv
= true;
8104 tp
->ups_info
.eee_plloff_100
= false;
8105 tp
->ups_info
.eee_plloff_giga
= false;
8107 data
= ocp_reg_read(tp
, OCP_POWER_CFG
);
8108 data
&= ~EEE_CLKDIV_EN
;
8109 ocp_reg_write(tp
, OCP_POWER_CFG
, data
);
8110 tp
->ups_info
.eee_ckdiv
= false;
8112 rtl_phy_patch_request(tp
, false, true);
8114 rtl_green_en(tp
, test_bit(GREEN_ETHERNET
, &tp
->flags
));
8116 data
= ocp_reg_read(tp
, 0xa428);
8118 ocp_reg_write(tp
, 0xa428, data
);
8119 data
= ocp_reg_read(tp
, 0xa5ea);
8121 ocp_reg_write(tp
, 0xa5ea, data
);
8122 tp
->ups_info
.lite_mode
= 0;
8125 rtl_eee_enable(tp
, true);
8127 r8153_aldps_en(tp
, true);
8128 r8152b_enable_fc(tp
);
8129 r8153_u2p3en(tp
, true);
8131 set_bit(PHY_RESET
, &tp
->flags
);
8134 static void r8156_init(struct r8152
*tp
)
8140 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
8143 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_ECM_OP
);
8144 ocp_data
&= ~EN_ALL_SPEED
;
8145 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_ECM_OP
, ocp_data
);
8147 ocp_write_word(tp
, MCU_TYPE_USB
, USB_SPEED_OPTION
, 0);
8149 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_ECM_OPTION
);
8150 ocp_data
|= BYPASS_MAC_RESET
;
8151 ocp_write_word(tp
, MCU_TYPE_USB
, USB_ECM_OPTION
, ocp_data
);
8153 r8153b_u1u2en(tp
, false);
8155 for (i
= 0; i
< 500; i
++) {
8156 if (ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BOOT_CTRL
) &
8161 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
8165 data
= r8153_phy_status(tp
, 0);
8166 if (data
== PHY_STAT_EXT_INIT
) {
8167 data
= ocp_reg_read(tp
, 0xa468);
8168 data
&= ~(BIT(3) | BIT(1));
8169 ocp_reg_write(tp
, 0xa468, data
);
8172 data
= r8152_mdio_read(tp
, MII_BMCR
);
8173 if (data
& BMCR_PDOWN
) {
8174 data
&= ~BMCR_PDOWN
;
8175 r8152_mdio_write(tp
, MII_BMCR
, data
);
8178 data
= r8153_phy_status(tp
, PHY_STAT_LAN_ON
);
8179 WARN_ON_ONCE(data
!= PHY_STAT_LAN_ON
);
8181 r8153_u2p3en(tp
, false);
8183 /* MSC timer = 0xfff * 8ms = 32760 ms */
8184 ocp_write_word(tp
, MCU_TYPE_USB
, USB_MSC_TIMER
, 0x0fff);
8186 /* U1/U2/L1 idle timer. 500 us */
8187 ocp_write_word(tp
, MCU_TYPE_USB
, USB_U1U2_TIMER
, 500);
8189 r8153b_power_cut_en(tp
, false);
8190 r8156_ups_en(tp
, false);
8191 r8153_queue_wake(tp
, false);
8192 rtl_runtime_suspend_enable(tp
, false);
8194 if (tp
->udev
->speed
>= USB_SPEED_SUPER
)
8195 r8153b_u1u2en(tp
, true);
8197 usb_enable_lpm(tp
->udev
);
8199 r8156_mac_clk_spd(tp
, true);
8201 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
);
8202 ocp_data
&= ~PLA_MCU_SPDWN_EN
;
8203 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
, ocp_data
);
8205 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
);
8206 if (rtl8152_get_speed(tp
) & LINK_STATUS
)
8207 ocp_data
|= CUR_LINK_OK
;
8209 ocp_data
&= ~CUR_LINK_OK
;
8210 ocp_data
|= POLL_LINK_CHG
;
8211 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
, ocp_data
);
8213 set_bit(GREEN_ETHERNET
, &tp
->flags
);
8215 /* rx aggregation */
8216 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
);
8217 ocp_data
&= ~(RX_AGG_DISABLE
| RX_ZERO_EN
);
8218 ocp_write_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
, ocp_data
);
8220 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_BMU_CONFIG
);
8221 ocp_data
|= ACT_ODMA
;
8222 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_BMU_CONFIG
, ocp_data
);
8224 r8156_mdio_force_mode(tp
);
8225 rtl_tally_reset(tp
);
8227 tp
->coalesce
= 15000; /* 15 us */
8230 static void r8156b_init(struct r8152
*tp
)
8236 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
8239 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_ECM_OP
);
8240 ocp_data
&= ~EN_ALL_SPEED
;
8241 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_ECM_OP
, ocp_data
);
8243 ocp_write_word(tp
, MCU_TYPE_USB
, USB_SPEED_OPTION
, 0);
8245 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_ECM_OPTION
);
8246 ocp_data
|= BYPASS_MAC_RESET
;
8247 ocp_write_word(tp
, MCU_TYPE_USB
, USB_ECM_OPTION
, ocp_data
);
8249 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_U2P3_CTRL
);
8250 ocp_data
|= RX_DETECT8
;
8251 ocp_write_word(tp
, MCU_TYPE_USB
, USB_U2P3_CTRL
, ocp_data
);
8253 r8153b_u1u2en(tp
, false);
8255 switch (tp
->version
) {
8258 r8156b_wait_loading_flash(tp
);
8264 for (i
= 0; i
< 500; i
++) {
8265 if (ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BOOT_CTRL
) &
8270 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
8274 data
= r8153_phy_status(tp
, 0);
8275 if (data
== PHY_STAT_EXT_INIT
) {
8276 data
= ocp_reg_read(tp
, 0xa468);
8277 data
&= ~(BIT(3) | BIT(1));
8278 ocp_reg_write(tp
, 0xa468, data
);
8280 data
= ocp_reg_read(tp
, 0xa466);
8282 ocp_reg_write(tp
, 0xa466, data
);
8285 data
= r8152_mdio_read(tp
, MII_BMCR
);
8286 if (data
& BMCR_PDOWN
) {
8287 data
&= ~BMCR_PDOWN
;
8288 r8152_mdio_write(tp
, MII_BMCR
, data
);
8291 data
= r8153_phy_status(tp
, PHY_STAT_LAN_ON
);
8293 r8153_u2p3en(tp
, false);
8295 /* MSC timer = 0xfff * 8ms = 32760 ms */
8296 ocp_write_word(tp
, MCU_TYPE_USB
, USB_MSC_TIMER
, 0x0fff);
8298 /* U1/U2/L1 idle timer. 500 us */
8299 ocp_write_word(tp
, MCU_TYPE_USB
, USB_U1U2_TIMER
, 500);
8301 r8153b_power_cut_en(tp
, false);
8302 r8156_ups_en(tp
, false);
8303 r8153_queue_wake(tp
, false);
8304 rtl_runtime_suspend_enable(tp
, false);
8306 if (tp
->udev
->speed
>= USB_SPEED_SUPER
)
8307 r8153b_u1u2en(tp
, true);
8309 usb_enable_lpm(tp
->udev
);
8311 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_RCR
);
8312 ocp_data
&= ~SLOT_EN
;
8313 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
8315 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CPCR
);
8316 ocp_data
|= FLOW_CTRL_EN
;
8317 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CPCR
, ocp_data
);
8319 /* enable fc timer and set timer to 600 ms. */
8320 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FC_TIMER
,
8321 CTRL_TIMER_EN
| (600 / 8));
8323 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_CTRL
);
8324 if (!(ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_POL_GPIO_CTRL
) & DACK_DET_EN
))
8325 ocp_data
|= FLOW_CTRL_PATCH_2
;
8326 ocp_data
&= ~AUTO_SPEEDUP
;
8327 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_CTRL
, ocp_data
);
8329 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
);
8330 ocp_data
|= FC_PATCH_TASK
;
8331 ocp_write_word(tp
, MCU_TYPE_USB
, USB_FW_TASK
, ocp_data
);
8333 r8156_mac_clk_spd(tp
, true);
8335 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
);
8336 ocp_data
&= ~PLA_MCU_SPDWN_EN
;
8337 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
, ocp_data
);
8339 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
);
8340 if (rtl8152_get_speed(tp
) & LINK_STATUS
)
8341 ocp_data
|= CUR_LINK_OK
;
8343 ocp_data
&= ~CUR_LINK_OK
;
8344 ocp_data
|= POLL_LINK_CHG
;
8345 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EXTRA_STATUS
, ocp_data
);
8347 set_bit(GREEN_ETHERNET
, &tp
->flags
);
8349 /* rx aggregation */
8350 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
);
8351 ocp_data
&= ~(RX_AGG_DISABLE
| RX_ZERO_EN
);
8352 ocp_write_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
, ocp_data
);
8354 r8156_mdio_force_mode(tp
);
8355 rtl_tally_reset(tp
);
8357 tp
->coalesce
= 15000; /* 15 us */
8360 static bool rtl_check_vendor_ok(struct usb_interface
*intf
)
8362 struct usb_host_interface
*alt
= intf
->cur_altsetting
;
8363 struct usb_endpoint_descriptor
*in
, *out
, *intr
;
8365 if (usb_find_common_endpoints(alt
, &in
, &out
, &intr
, NULL
) < 0) {
8366 dev_err(&intf
->dev
, "Expected endpoints are not found\n");
8370 /* Check Rx endpoint address */
8371 if (usb_endpoint_num(in
) != 1) {
8372 dev_err(&intf
->dev
, "Invalid Rx endpoint address\n");
8376 /* Check Tx endpoint address */
8377 if (usb_endpoint_num(out
) != 2) {
8378 dev_err(&intf
->dev
, "Invalid Tx endpoint address\n");
8382 /* Check interrupt endpoint address */
8383 if (usb_endpoint_num(intr
) != 3) {
8384 dev_err(&intf
->dev
, "Invalid interrupt endpoint address\n");
8391 static int rtl8152_pre_reset(struct usb_interface
*intf
)
8393 struct r8152
*tp
= usb_get_intfdata(intf
);
8394 struct net_device
*netdev
;
8398 if (!tp
|| !test_bit(PROBED_WITH_NO_ERRORS
, &tp
->flags
))
8401 netdev
= tp
->netdev
;
8402 if (!netif_running(netdev
))
8405 netif_stop_queue(netdev
);
8406 tasklet_disable(&tp
->tx_tl
);
8407 clear_bit(WORK_ENABLE
, &tp
->flags
);
8408 usb_kill_urb(tp
->intr_urb
);
8409 cancel_delayed_work_sync(&tp
->schedule
);
8410 napi_disable(&tp
->napi
);
8411 if (netif_carrier_ok(netdev
)) {
8412 mutex_lock(&tp
->control
);
8413 set_bit(IN_PRE_RESET
, &tp
->flags
);
8414 tp
->rtl_ops
.disable(tp
);
8415 clear_bit(IN_PRE_RESET
, &tp
->flags
);
8416 mutex_unlock(&tp
->control
);
8422 static int rtl8152_post_reset(struct usb_interface
*intf
)
8424 struct r8152
*tp
= usb_get_intfdata(intf
);
8425 struct net_device
*netdev
;
8426 struct sockaddr_storage ss
;
8428 if (!tp
|| !test_bit(PROBED_WITH_NO_ERRORS
, &tp
->flags
))
8431 rtl_set_accessible(tp
);
8433 /* reset the MAC address in case of policy change */
8434 if (determine_ethernet_addr(tp
, &ss
) >= 0)
8435 dev_set_mac_address(tp
->netdev
, &ss
, NULL
);
8437 netdev
= tp
->netdev
;
8438 if (!netif_running(netdev
))
8441 set_bit(WORK_ENABLE
, &tp
->flags
);
8442 if (netif_carrier_ok(netdev
)) {
8443 mutex_lock(&tp
->control
);
8444 tp
->rtl_ops
.enable(tp
);
8446 _rtl8152_set_rx_mode(netdev
);
8447 mutex_unlock(&tp
->control
);
8450 napi_enable(&tp
->napi
);
8451 tasklet_enable(&tp
->tx_tl
);
8452 netif_wake_queue(netdev
);
8453 usb_submit_urb(tp
->intr_urb
, GFP_KERNEL
);
8455 if (!list_empty(&tp
->rx_done
))
8456 napi_schedule(&tp
->napi
);
8463 static bool delay_autosuspend(struct r8152
*tp
)
8465 bool sw_linking
= !!netif_carrier_ok(tp
->netdev
);
8466 bool hw_linking
= !!(rtl8152_get_speed(tp
) & LINK_STATUS
);
8468 /* This means a linking change occurs and the driver doesn't detect it,
8469 * yet. If the driver has disabled tx/rx and hw is linking on, the
8470 * device wouldn't wake up by receiving any packet.
8472 if (work_busy(&tp
->schedule
.work
) || sw_linking
!= hw_linking
)
8475 /* If the linking down is occurred by nway, the device may miss the
8476 * linking change event. And it wouldn't wake when linking on.
8478 if (!sw_linking
&& tp
->rtl_ops
.in_nway(tp
))
8480 else if (!skb_queue_empty(&tp
->tx_queue
))
8486 static int rtl8152_runtime_resume(struct r8152
*tp
)
8488 struct net_device
*netdev
= tp
->netdev
;
8490 if (netif_running(netdev
) && netdev
->flags
& IFF_UP
) {
8491 struct napi_struct
*napi
= &tp
->napi
;
8493 tp
->rtl_ops
.autosuspend_en(tp
, false);
8495 set_bit(WORK_ENABLE
, &tp
->flags
);
8497 if (netif_carrier_ok(netdev
)) {
8498 if (rtl8152_get_speed(tp
) & LINK_STATUS
) {
8501 netif_carrier_off(netdev
);
8502 tp
->rtl_ops
.disable(tp
);
8503 netif_info(tp
, link
, netdev
, "linking down\n");
8508 clear_bit(SELECTIVE_SUSPEND
, &tp
->flags
);
8509 smp_mb__after_atomic();
8511 if (!list_empty(&tp
->rx_done
))
8512 napi_schedule(&tp
->napi
);
8514 usb_submit_urb(tp
->intr_urb
, GFP_NOIO
);
8516 if (netdev
->flags
& IFF_UP
)
8517 tp
->rtl_ops
.autosuspend_en(tp
, false);
8519 clear_bit(SELECTIVE_SUSPEND
, &tp
->flags
);
8525 static int rtl8152_system_resume(struct r8152
*tp
)
8527 struct net_device
*netdev
= tp
->netdev
;
8529 netif_device_attach(netdev
);
8531 if (netif_running(netdev
) && (netdev
->flags
& IFF_UP
)) {
8533 netif_carrier_off(netdev
);
8534 set_bit(WORK_ENABLE
, &tp
->flags
);
8535 usb_submit_urb(tp
->intr_urb
, GFP_NOIO
);
8538 /* If the device is RTL8152_INACCESSIBLE here then we should do a
8539 * reset. This is important because the usb_lock_device_for_reset()
8540 * that happens as a result of usb_queue_reset_device() will silently
8541 * fail if the device was suspended or if too much time passed.
8543 * NOTE: The device is locked here so we can directly do the reset.
8544 * We don't need usb_lock_device_for_reset() because that's just a
8545 * wrapper over device_lock() and device_resume() (which calls us)
8548 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
8549 usb_reset_device(tp
->udev
);
8554 static int rtl8152_runtime_suspend(struct r8152
*tp
)
8556 struct net_device
*netdev
= tp
->netdev
;
8559 if (!tp
->rtl_ops
.autosuspend_en
)
8562 set_bit(SELECTIVE_SUSPEND
, &tp
->flags
);
8563 smp_mb__after_atomic();
8565 if (netif_running(netdev
) && test_bit(WORK_ENABLE
, &tp
->flags
)) {
8568 if (netif_carrier_ok(netdev
)) {
8571 rcr
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
8572 ocp_data
= rcr
& ~RCR_ACPT_ALL
;
8573 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
8574 rxdy_gated_en(tp
, true);
8575 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
,
8577 if (!(ocp_data
& RXFIFO_EMPTY
)) {
8578 rxdy_gated_en(tp
, false);
8579 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, rcr
);
8580 clear_bit(SELECTIVE_SUSPEND
, &tp
->flags
);
8581 smp_mb__after_atomic();
8587 clear_bit(WORK_ENABLE
, &tp
->flags
);
8588 usb_kill_urb(tp
->intr_urb
);
8590 tp
->rtl_ops
.autosuspend_en(tp
, true);
8592 if (netif_carrier_ok(netdev
)) {
8593 struct napi_struct
*napi
= &tp
->napi
;
8597 rxdy_gated_en(tp
, false);
8598 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, rcr
);
8602 if (delay_autosuspend(tp
)) {
8603 rtl8152_runtime_resume(tp
);
8612 static int rtl8152_system_suspend(struct r8152
*tp
)
8614 struct net_device
*netdev
= tp
->netdev
;
8616 netif_device_detach(netdev
);
8618 if (netif_running(netdev
) && test_bit(WORK_ENABLE
, &tp
->flags
)) {
8619 struct napi_struct
*napi
= &tp
->napi
;
8621 clear_bit(WORK_ENABLE
, &tp
->flags
);
8622 usb_kill_urb(tp
->intr_urb
);
8623 tasklet_disable(&tp
->tx_tl
);
8625 cancel_delayed_work_sync(&tp
->schedule
);
8626 tp
->rtl_ops
.down(tp
);
8628 tasklet_enable(&tp
->tx_tl
);
8631 /* If we're inaccessible here then some of the work that we did to
8632 * get the adapter ready for suspend didn't work. Queue up a wakeup
8633 * event so we can try again.
8635 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
8636 pm_wakeup_event(&tp
->udev
->dev
, 0);
8641 static int rtl8152_suspend(struct usb_interface
*intf
, pm_message_t message
)
8643 struct r8152
*tp
= usb_get_intfdata(intf
);
8646 mutex_lock(&tp
->control
);
8648 if (PMSG_IS_AUTO(message
))
8649 ret
= rtl8152_runtime_suspend(tp
);
8651 ret
= rtl8152_system_suspend(tp
);
8653 mutex_unlock(&tp
->control
);
8658 static int rtl8152_resume(struct usb_interface
*intf
)
8660 struct r8152
*tp
= usb_get_intfdata(intf
);
8663 mutex_lock(&tp
->control
);
8665 rtl_reset_ocp_base(tp
);
8667 if (test_bit(SELECTIVE_SUSPEND
, &tp
->flags
))
8668 ret
= rtl8152_runtime_resume(tp
);
8670 ret
= rtl8152_system_resume(tp
);
8672 mutex_unlock(&tp
->control
);
8677 static int rtl8152_reset_resume(struct usb_interface
*intf
)
8679 struct r8152
*tp
= usb_get_intfdata(intf
);
8681 clear_bit(SELECTIVE_SUSPEND
, &tp
->flags
);
8682 rtl_reset_ocp_base(tp
);
8683 tp
->rtl_ops
.init(tp
);
8684 queue_delayed_work(system_long_wq
, &tp
->hw_phy_work
, 0);
8685 set_ethernet_addr(tp
, true);
8686 return rtl8152_resume(intf
);
8689 static void rtl8152_get_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
8691 struct r8152
*tp
= netdev_priv(dev
);
8693 if (usb_autopm_get_interface(tp
->intf
) < 0)
8696 if (!rtl_can_wakeup(tp
)) {
8700 mutex_lock(&tp
->control
);
8701 wol
->supported
= WAKE_ANY
;
8702 wol
->wolopts
= __rtl_get_wol(tp
);
8703 mutex_unlock(&tp
->control
);
8706 usb_autopm_put_interface(tp
->intf
);
8709 static int rtl8152_set_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
8711 struct r8152
*tp
= netdev_priv(dev
);
8714 if (!rtl_can_wakeup(tp
))
8717 if (wol
->wolopts
& ~WAKE_ANY
)
8720 ret
= usb_autopm_get_interface(tp
->intf
);
8724 mutex_lock(&tp
->control
);
8726 __rtl_set_wol(tp
, wol
->wolopts
);
8727 tp
->saved_wolopts
= wol
->wolopts
& WAKE_ANY
;
8729 mutex_unlock(&tp
->control
);
8731 usb_autopm_put_interface(tp
->intf
);
8737 static u32
rtl8152_get_msglevel(struct net_device
*dev
)
8739 struct r8152
*tp
= netdev_priv(dev
);
8741 return tp
->msg_enable
;
8744 static void rtl8152_set_msglevel(struct net_device
*dev
, u32 value
)
8746 struct r8152
*tp
= netdev_priv(dev
);
8748 tp
->msg_enable
= value
;
8751 static void rtl8152_get_drvinfo(struct net_device
*netdev
,
8752 struct ethtool_drvinfo
*info
)
8754 struct r8152
*tp
= netdev_priv(netdev
);
8756 strscpy(info
->driver
, MODULENAME
, sizeof(info
->driver
));
8757 strscpy(info
->version
, DRIVER_VERSION
, sizeof(info
->version
));
8758 usb_make_path(tp
->udev
, info
->bus_info
, sizeof(info
->bus_info
));
8759 if (!IS_ERR_OR_NULL(tp
->rtl_fw
.fw
))
8760 strscpy(info
->fw_version
, tp
->rtl_fw
.version
,
8761 sizeof(info
->fw_version
));
8765 int rtl8152_get_link_ksettings(struct net_device
*netdev
,
8766 struct ethtool_link_ksettings
*cmd
)
8768 struct r8152
*tp
= netdev_priv(netdev
);
8771 if (!tp
->mii
.mdio_read
)
8774 ret
= usb_autopm_get_interface(tp
->intf
);
8778 mutex_lock(&tp
->control
);
8780 mii_ethtool_get_link_ksettings(&tp
->mii
, cmd
);
8782 linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT
,
8783 cmd
->link_modes
.supported
, tp
->support_2500full
);
8785 if (tp
->support_2500full
) {
8786 linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT
,
8787 cmd
->link_modes
.advertising
,
8788 ocp_reg_read(tp
, OCP_10GBT_CTRL
) & MDIO_AN_10GBT_CTRL_ADV2_5G
);
8790 linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT
,
8791 cmd
->link_modes
.lp_advertising
,
8792 ocp_reg_read(tp
, OCP_10GBT_STAT
) & MDIO_AN_10GBT_STAT_LP2_5G
);
8794 if (is_speed_2500(rtl8152_get_speed(tp
)))
8795 cmd
->base
.speed
= SPEED_2500
;
8798 mutex_unlock(&tp
->control
);
8800 usb_autopm_put_interface(tp
->intf
);
8806 static int rtl8152_set_link_ksettings(struct net_device
*dev
,
8807 const struct ethtool_link_ksettings
*cmd
)
8809 struct r8152
*tp
= netdev_priv(dev
);
8810 u32 advertising
= 0;
8813 ret
= usb_autopm_get_interface(tp
->intf
);
8817 if (test_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT
,
8818 cmd
->link_modes
.advertising
))
8819 advertising
|= RTL_ADVERTISED_10_HALF
;
8821 if (test_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT
,
8822 cmd
->link_modes
.advertising
))
8823 advertising
|= RTL_ADVERTISED_10_FULL
;
8825 if (test_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT
,
8826 cmd
->link_modes
.advertising
))
8827 advertising
|= RTL_ADVERTISED_100_HALF
;
8829 if (test_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT
,
8830 cmd
->link_modes
.advertising
))
8831 advertising
|= RTL_ADVERTISED_100_FULL
;
8833 if (test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT
,
8834 cmd
->link_modes
.advertising
))
8835 advertising
|= RTL_ADVERTISED_1000_HALF
;
8837 if (test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT
,
8838 cmd
->link_modes
.advertising
))
8839 advertising
|= RTL_ADVERTISED_1000_FULL
;
8841 if (test_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT
,
8842 cmd
->link_modes
.advertising
))
8843 advertising
|= RTL_ADVERTISED_2500_FULL
;
8845 mutex_lock(&tp
->control
);
8847 ret
= rtl8152_set_speed(tp
, cmd
->base
.autoneg
, cmd
->base
.speed
,
8848 cmd
->base
.duplex
, advertising
);
8850 tp
->autoneg
= cmd
->base
.autoneg
;
8851 tp
->speed
= cmd
->base
.speed
;
8852 tp
->duplex
= cmd
->base
.duplex
;
8853 tp
->advertising
= advertising
;
8856 mutex_unlock(&tp
->control
);
8858 usb_autopm_put_interface(tp
->intf
);
8864 static const char rtl8152_gstrings
[][ETH_GSTRING_LEN
] = {
8871 "tx_single_collisions",
8872 "tx_multi_collisions",
8880 static int rtl8152_get_sset_count(struct net_device
*dev
, int sset
)
8884 return ARRAY_SIZE(rtl8152_gstrings
);
8890 static void rtl8152_get_ethtool_stats(struct net_device
*dev
,
8891 struct ethtool_stats
*stats
, u64
*data
)
8893 struct r8152
*tp
= netdev_priv(dev
);
8894 struct tally_counter tally
;
8896 if (usb_autopm_get_interface(tp
->intf
) < 0)
8899 generic_ocp_read(tp
, PLA_TALLYCNT
, sizeof(tally
), &tally
, MCU_TYPE_PLA
);
8901 usb_autopm_put_interface(tp
->intf
);
8903 data
[0] = le64_to_cpu(tally
.tx_packets
);
8904 data
[1] = le64_to_cpu(tally
.rx_packets
);
8905 data
[2] = le64_to_cpu(tally
.tx_errors
);
8906 data
[3] = le32_to_cpu(tally
.rx_errors
);
8907 data
[4] = le16_to_cpu(tally
.rx_missed
);
8908 data
[5] = le16_to_cpu(tally
.align_errors
);
8909 data
[6] = le32_to_cpu(tally
.tx_one_collision
);
8910 data
[7] = le32_to_cpu(tally
.tx_multi_collision
);
8911 data
[8] = le64_to_cpu(tally
.rx_unicast
);
8912 data
[9] = le64_to_cpu(tally
.rx_broadcast
);
8913 data
[10] = le32_to_cpu(tally
.rx_multicast
);
8914 data
[11] = le16_to_cpu(tally
.tx_aborted
);
8915 data
[12] = le16_to_cpu(tally
.tx_underrun
);
8918 static void rtl8152_get_strings(struct net_device
*dev
, u32 stringset
, u8
*data
)
8920 switch (stringset
) {
8922 memcpy(data
, rtl8152_gstrings
, sizeof(rtl8152_gstrings
));
8927 static int r8152_get_eee(struct r8152
*tp
, struct ethtool_keee
*eee
)
8929 __ETHTOOL_DECLARE_LINK_MODE_MASK(common
);
8932 val
= r8152_mmd_read(tp
, MDIO_MMD_PCS
, MDIO_PCS_EEE_ABLE
);
8933 mii_eee_cap1_mod_linkmode_t(eee
->supported
, val
);
8935 val
= r8152_mmd_read(tp
, MDIO_MMD_AN
, MDIO_AN_EEE_ADV
);
8936 mii_eee_cap1_mod_linkmode_t(eee
->advertised
, val
);
8938 val
= r8152_mmd_read(tp
, MDIO_MMD_AN
, MDIO_AN_EEE_LPABLE
);
8939 mii_eee_cap1_mod_linkmode_t(eee
->lp_advertised
, val
);
8941 eee
->eee_enabled
= tp
->eee_en
;
8943 linkmode_and(common
, eee
->advertised
, eee
->lp_advertised
);
8944 eee
->eee_active
= phy_check_valid(tp
->speed
, tp
->duplex
, common
);
8949 static int r8152_set_eee(struct r8152
*tp
, struct ethtool_keee
*eee
)
8951 u16 val
= linkmode_to_mii_eee_cap1_t(eee
->advertised
);
8953 tp
->eee_en
= eee
->eee_enabled
;
8956 rtl_eee_enable(tp
, tp
->eee_en
);
8961 static int r8153_get_eee(struct r8152
*tp
, struct ethtool_keee
*eee
)
8963 __ETHTOOL_DECLARE_LINK_MODE_MASK(common
);
8966 val
= ocp_reg_read(tp
, OCP_EEE_ABLE
);
8967 mii_eee_cap1_mod_linkmode_t(eee
->supported
, val
);
8969 val
= ocp_reg_read(tp
, OCP_EEE_ADV
);
8970 mii_eee_cap1_mod_linkmode_t(eee
->advertised
, val
);
8972 val
= ocp_reg_read(tp
, OCP_EEE_LPABLE
);
8973 mii_eee_cap1_mod_linkmode_t(eee
->lp_advertised
, val
);
8975 eee
->eee_enabled
= tp
->eee_en
;
8977 linkmode_and(common
, eee
->advertised
, eee
->lp_advertised
);
8978 eee
->eee_active
= phy_check_valid(tp
->speed
, tp
->duplex
, common
);
8984 rtl_ethtool_get_eee(struct net_device
*net
, struct ethtool_keee
*edata
)
8986 struct r8152
*tp
= netdev_priv(net
);
8989 if (!tp
->rtl_ops
.eee_get
) {
8994 ret
= usb_autopm_get_interface(tp
->intf
);
8998 mutex_lock(&tp
->control
);
9000 ret
= tp
->rtl_ops
.eee_get(tp
, edata
);
9002 mutex_unlock(&tp
->control
);
9004 usb_autopm_put_interface(tp
->intf
);
9011 rtl_ethtool_set_eee(struct net_device
*net
, struct ethtool_keee
*edata
)
9013 struct r8152
*tp
= netdev_priv(net
);
9016 if (!tp
->rtl_ops
.eee_set
) {
9021 ret
= usb_autopm_get_interface(tp
->intf
);
9025 mutex_lock(&tp
->control
);
9027 ret
= tp
->rtl_ops
.eee_set(tp
, edata
);
9029 ret
= mii_nway_restart(&tp
->mii
);
9031 mutex_unlock(&tp
->control
);
9033 usb_autopm_put_interface(tp
->intf
);
9039 static int rtl8152_nway_reset(struct net_device
*dev
)
9041 struct r8152
*tp
= netdev_priv(dev
);
9044 ret
= usb_autopm_get_interface(tp
->intf
);
9048 mutex_lock(&tp
->control
);
9050 ret
= mii_nway_restart(&tp
->mii
);
9052 mutex_unlock(&tp
->control
);
9054 usb_autopm_put_interface(tp
->intf
);
9060 static int rtl8152_get_coalesce(struct net_device
*netdev
,
9061 struct ethtool_coalesce
*coalesce
,
9062 struct kernel_ethtool_coalesce
*kernel_coal
,
9063 struct netlink_ext_ack
*extack
)
9065 struct r8152
*tp
= netdev_priv(netdev
);
9067 switch (tp
->version
) {
9076 coalesce
->rx_coalesce_usecs
= tp
->coalesce
;
9081 static int rtl8152_set_coalesce(struct net_device
*netdev
,
9082 struct ethtool_coalesce
*coalesce
,
9083 struct kernel_ethtool_coalesce
*kernel_coal
,
9084 struct netlink_ext_ack
*extack
)
9086 struct r8152
*tp
= netdev_priv(netdev
);
9089 switch (tp
->version
) {
9098 if (coalesce
->rx_coalesce_usecs
> COALESCE_SLOW
)
9101 ret
= usb_autopm_get_interface(tp
->intf
);
9105 mutex_lock(&tp
->control
);
9107 if (tp
->coalesce
!= coalesce
->rx_coalesce_usecs
) {
9108 tp
->coalesce
= coalesce
->rx_coalesce_usecs
;
9110 if (netif_running(netdev
) && netif_carrier_ok(netdev
)) {
9111 netif_stop_queue(netdev
);
9112 napi_disable(&tp
->napi
);
9113 tp
->rtl_ops
.disable(tp
);
9114 tp
->rtl_ops
.enable(tp
);
9116 clear_bit(RTL8152_SET_RX_MODE
, &tp
->flags
);
9117 _rtl8152_set_rx_mode(netdev
);
9118 napi_enable(&tp
->napi
);
9119 netif_wake_queue(netdev
);
9123 mutex_unlock(&tp
->control
);
9125 usb_autopm_put_interface(tp
->intf
);
9130 static int rtl8152_get_tunable(struct net_device
*netdev
,
9131 const struct ethtool_tunable
*tunable
, void *d
)
9133 struct r8152
*tp
= netdev_priv(netdev
);
9135 switch (tunable
->id
) {
9136 case ETHTOOL_RX_COPYBREAK
:
9137 *(u32
*)d
= tp
->rx_copybreak
;
9146 static int rtl8152_set_tunable(struct net_device
*netdev
,
9147 const struct ethtool_tunable
*tunable
,
9150 struct r8152
*tp
= netdev_priv(netdev
);
9153 switch (tunable
->id
) {
9154 case ETHTOOL_RX_COPYBREAK
:
9156 if (val
< ETH_ZLEN
) {
9157 netif_err(tp
, rx_err
, netdev
,
9158 "Invalid rx copy break value\n");
9162 if (tp
->rx_copybreak
!= val
) {
9163 if (netdev
->flags
& IFF_UP
) {
9164 mutex_lock(&tp
->control
);
9165 napi_disable(&tp
->napi
);
9166 tp
->rx_copybreak
= val
;
9167 napi_enable(&tp
->napi
);
9168 mutex_unlock(&tp
->control
);
9170 tp
->rx_copybreak
= val
;
9181 static void rtl8152_get_ringparam(struct net_device
*netdev
,
9182 struct ethtool_ringparam
*ring
,
9183 struct kernel_ethtool_ringparam
*kernel_ring
,
9184 struct netlink_ext_ack
*extack
)
9186 struct r8152
*tp
= netdev_priv(netdev
);
9188 ring
->rx_max_pending
= RTL8152_RX_MAX_PENDING
;
9189 ring
->rx_pending
= tp
->rx_pending
;
9192 static int rtl8152_set_ringparam(struct net_device
*netdev
,
9193 struct ethtool_ringparam
*ring
,
9194 struct kernel_ethtool_ringparam
*kernel_ring
,
9195 struct netlink_ext_ack
*extack
)
9197 struct r8152
*tp
= netdev_priv(netdev
);
9199 if (ring
->rx_pending
< (RTL8152_MAX_RX
* 2))
9202 if (tp
->rx_pending
!= ring
->rx_pending
) {
9203 if (netdev
->flags
& IFF_UP
) {
9204 mutex_lock(&tp
->control
);
9205 napi_disable(&tp
->napi
);
9206 tp
->rx_pending
= ring
->rx_pending
;
9207 napi_enable(&tp
->napi
);
9208 mutex_unlock(&tp
->control
);
9210 tp
->rx_pending
= ring
->rx_pending
;
9217 static void rtl8152_get_pauseparam(struct net_device
*netdev
, struct ethtool_pauseparam
*pause
)
9219 struct r8152
*tp
= netdev_priv(netdev
);
9220 u16 bmcr
, lcladv
, rmtadv
;
9223 if (usb_autopm_get_interface(tp
->intf
) < 0)
9226 mutex_lock(&tp
->control
);
9228 bmcr
= r8152_mdio_read(tp
, MII_BMCR
);
9229 lcladv
= r8152_mdio_read(tp
, MII_ADVERTISE
);
9230 rmtadv
= r8152_mdio_read(tp
, MII_LPA
);
9232 mutex_unlock(&tp
->control
);
9234 usb_autopm_put_interface(tp
->intf
);
9236 if (!(bmcr
& BMCR_ANENABLE
)) {
9238 pause
->rx_pause
= 0;
9239 pause
->tx_pause
= 0;
9245 cap
= mii_resolve_flowctrl_fdx(lcladv
, rmtadv
);
9247 if (cap
& FLOW_CTRL_RX
)
9248 pause
->rx_pause
= 1;
9250 if (cap
& FLOW_CTRL_TX
)
9251 pause
->tx_pause
= 1;
9254 static int rtl8152_set_pauseparam(struct net_device
*netdev
, struct ethtool_pauseparam
*pause
)
9256 struct r8152
*tp
= netdev_priv(netdev
);
9261 ret
= usb_autopm_get_interface(tp
->intf
);
9265 mutex_lock(&tp
->control
);
9267 if (pause
->autoneg
&& !(r8152_mdio_read(tp
, MII_BMCR
) & BMCR_ANENABLE
)) {
9272 if (pause
->rx_pause
)
9273 cap
|= FLOW_CTRL_RX
;
9275 if (pause
->tx_pause
)
9276 cap
|= FLOW_CTRL_TX
;
9278 old
= r8152_mdio_read(tp
, MII_ADVERTISE
);
9279 new1
= (old
& ~(ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
)) | mii_advertise_flowctrl(cap
);
9281 r8152_mdio_write(tp
, MII_ADVERTISE
, new1
);
9284 mutex_unlock(&tp
->control
);
9285 usb_autopm_put_interface(tp
->intf
);
9290 static const struct ethtool_ops ops
= {
9291 .supported_coalesce_params
= ETHTOOL_COALESCE_USECS
,
9292 .get_drvinfo
= rtl8152_get_drvinfo
,
9293 .get_link
= ethtool_op_get_link
,
9294 .nway_reset
= rtl8152_nway_reset
,
9295 .get_msglevel
= rtl8152_get_msglevel
,
9296 .set_msglevel
= rtl8152_set_msglevel
,
9297 .get_wol
= rtl8152_get_wol
,
9298 .set_wol
= rtl8152_set_wol
,
9299 .get_strings
= rtl8152_get_strings
,
9300 .get_sset_count
= rtl8152_get_sset_count
,
9301 .get_ethtool_stats
= rtl8152_get_ethtool_stats
,
9302 .get_coalesce
= rtl8152_get_coalesce
,
9303 .set_coalesce
= rtl8152_set_coalesce
,
9304 .get_eee
= rtl_ethtool_get_eee
,
9305 .set_eee
= rtl_ethtool_set_eee
,
9306 .get_link_ksettings
= rtl8152_get_link_ksettings
,
9307 .set_link_ksettings
= rtl8152_set_link_ksettings
,
9308 .get_tunable
= rtl8152_get_tunable
,
9309 .set_tunable
= rtl8152_set_tunable
,
9310 .get_ringparam
= rtl8152_get_ringparam
,
9311 .set_ringparam
= rtl8152_set_ringparam
,
9312 .get_pauseparam
= rtl8152_get_pauseparam
,
9313 .set_pauseparam
= rtl8152_set_pauseparam
,
9316 static int rtl8152_ioctl(struct net_device
*netdev
, struct ifreq
*rq
, int cmd
)
9318 struct r8152
*tp
= netdev_priv(netdev
);
9319 struct mii_ioctl_data
*data
= if_mii(rq
);
9322 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
9325 res
= usb_autopm_get_interface(tp
->intf
);
9331 data
->phy_id
= R8152_PHY_ID
; /* Internal PHY */
9335 mutex_lock(&tp
->control
);
9336 data
->val_out
= r8152_mdio_read(tp
, data
->reg_num
);
9337 mutex_unlock(&tp
->control
);
9341 if (!capable(CAP_NET_ADMIN
)) {
9345 mutex_lock(&tp
->control
);
9346 r8152_mdio_write(tp
, data
->reg_num
, data
->val_in
);
9347 mutex_unlock(&tp
->control
);
9354 usb_autopm_put_interface(tp
->intf
);
9360 static int rtl8152_change_mtu(struct net_device
*dev
, int new_mtu
)
9362 struct r8152
*tp
= netdev_priv(dev
);
9365 switch (tp
->version
) {
9369 WRITE_ONCE(dev
->mtu
, new_mtu
);
9375 ret
= usb_autopm_get_interface(tp
->intf
);
9379 mutex_lock(&tp
->control
);
9381 WRITE_ONCE(dev
->mtu
, new_mtu
);
9383 if (netif_running(dev
)) {
9384 if (tp
->rtl_ops
.change_mtu
)
9385 tp
->rtl_ops
.change_mtu(tp
);
9387 if (netif_carrier_ok(dev
)) {
9388 netif_stop_queue(dev
);
9389 napi_disable(&tp
->napi
);
9390 tasklet_disable(&tp
->tx_tl
);
9391 tp
->rtl_ops
.disable(tp
);
9392 tp
->rtl_ops
.enable(tp
);
9394 tasklet_enable(&tp
->tx_tl
);
9395 napi_enable(&tp
->napi
);
9396 rtl8152_set_rx_mode(dev
);
9397 netif_wake_queue(dev
);
9401 mutex_unlock(&tp
->control
);
9403 usb_autopm_put_interface(tp
->intf
);
9408 static const struct net_device_ops rtl8152_netdev_ops
= {
9409 .ndo_open
= rtl8152_open
,
9410 .ndo_stop
= rtl8152_close
,
9411 .ndo_eth_ioctl
= rtl8152_ioctl
,
9412 .ndo_start_xmit
= rtl8152_start_xmit
,
9413 .ndo_tx_timeout
= rtl8152_tx_timeout
,
9414 .ndo_set_features
= rtl8152_set_features
,
9415 .ndo_set_rx_mode
= rtl8152_set_rx_mode
,
9416 .ndo_set_mac_address
= rtl8152_set_mac_address
,
9417 .ndo_change_mtu
= rtl8152_change_mtu
,
9418 .ndo_validate_addr
= eth_validate_addr
,
9419 .ndo_features_check
= rtl8152_features_check
,
9422 static void rtl8152_unload(struct r8152
*tp
)
9424 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
9427 if (tp
->version
!= RTL_VER_01
)
9428 r8152_power_cut_en(tp
, true);
9431 static void rtl8153_unload(struct r8152
*tp
)
9433 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
9436 r8153_power_cut_en(tp
, false);
9439 static void rtl8153b_unload(struct r8152
*tp
)
9441 if (test_bit(RTL8152_INACCESSIBLE
, &tp
->flags
))
9444 r8153b_power_cut_en(tp
, false);
9447 static int rtl_ops_init(struct r8152
*tp
)
9449 struct rtl_ops
*ops
= &tp
->rtl_ops
;
9452 switch (tp
->version
) {
9456 ops
->init
= r8152b_init
;
9457 ops
->enable
= rtl8152_enable
;
9458 ops
->disable
= rtl8152_disable
;
9459 ops
->up
= rtl8152_up
;
9460 ops
->down
= rtl8152_down
;
9461 ops
->unload
= rtl8152_unload
;
9462 ops
->eee_get
= r8152_get_eee
;
9463 ops
->eee_set
= r8152_set_eee
;
9464 ops
->in_nway
= rtl8152_in_nway
;
9465 ops
->hw_phy_cfg
= r8152b_hw_phy_cfg
;
9466 ops
->autosuspend_en
= rtl_runtime_suspend_enable
;
9467 tp
->rx_buf_sz
= 16 * 1024;
9469 tp
->eee_adv
= MDIO_EEE_100TX
;
9476 ops
->init
= r8153_init
;
9477 ops
->enable
= rtl8153_enable
;
9478 ops
->disable
= rtl8153_disable
;
9479 ops
->up
= rtl8153_up
;
9480 ops
->down
= rtl8153_down
;
9481 ops
->unload
= rtl8153_unload
;
9482 ops
->eee_get
= r8153_get_eee
;
9483 ops
->eee_set
= r8152_set_eee
;
9484 ops
->in_nway
= rtl8153_in_nway
;
9485 ops
->hw_phy_cfg
= r8153_hw_phy_cfg
;
9486 ops
->autosuspend_en
= rtl8153_runtime_enable
;
9487 ops
->change_mtu
= rtl8153_change_mtu
;
9488 if (tp
->udev
->speed
< USB_SPEED_SUPER
)
9489 tp
->rx_buf_sz
= 16 * 1024;
9491 tp
->rx_buf_sz
= 32 * 1024;
9493 tp
->eee_adv
= MDIO_EEE_1000T
| MDIO_EEE_100TX
;
9498 ops
->init
= r8153b_init
;
9499 ops
->enable
= rtl8153_enable
;
9500 ops
->disable
= rtl8153_disable
;
9501 ops
->up
= rtl8153b_up
;
9502 ops
->down
= rtl8153b_down
;
9503 ops
->unload
= rtl8153b_unload
;
9504 ops
->eee_get
= r8153_get_eee
;
9505 ops
->eee_set
= r8152_set_eee
;
9506 ops
->in_nway
= rtl8153_in_nway
;
9507 ops
->hw_phy_cfg
= r8153b_hw_phy_cfg
;
9508 ops
->autosuspend_en
= rtl8153b_runtime_enable
;
9509 ops
->change_mtu
= rtl8153_change_mtu
;
9510 tp
->rx_buf_sz
= 32 * 1024;
9512 tp
->eee_adv
= MDIO_EEE_1000T
| MDIO_EEE_100TX
;
9517 tp
->eee_adv
= MDIO_EEE_1000T
| MDIO_EEE_100TX
;
9520 ops
->init
= r8156_init
;
9521 ops
->enable
= rtl8156_enable
;
9522 ops
->disable
= rtl8156_disable
;
9523 ops
->up
= rtl8156_up
;
9524 ops
->down
= rtl8156_down
;
9525 ops
->unload
= rtl8153_unload
;
9526 ops
->eee_get
= r8153_get_eee
;
9527 ops
->eee_set
= r8152_set_eee
;
9528 ops
->in_nway
= rtl8153_in_nway
;
9529 ops
->hw_phy_cfg
= r8156_hw_phy_cfg
;
9530 ops
->autosuspend_en
= rtl8156_runtime_enable
;
9531 ops
->change_mtu
= rtl8156_change_mtu
;
9532 tp
->rx_buf_sz
= 48 * 1024;
9533 tp
->support_2500full
= 1;
9538 tp
->support_2500full
= 1;
9542 tp
->eee_adv
= MDIO_EEE_1000T
| MDIO_EEE_100TX
;
9543 ops
->init
= r8156b_init
;
9544 ops
->enable
= rtl8156b_enable
;
9545 ops
->disable
= rtl8153_disable
;
9546 ops
->up
= rtl8156_up
;
9547 ops
->down
= rtl8156_down
;
9548 ops
->unload
= rtl8153_unload
;
9549 ops
->eee_get
= r8153_get_eee
;
9550 ops
->eee_set
= r8152_set_eee
;
9551 ops
->in_nway
= rtl8153_in_nway
;
9552 ops
->hw_phy_cfg
= r8156b_hw_phy_cfg
;
9553 ops
->autosuspend_en
= rtl8156_runtime_enable
;
9554 ops
->change_mtu
= rtl8156_change_mtu
;
9555 tp
->rx_buf_sz
= 48 * 1024;
9559 ops
->init
= r8153c_init
;
9560 ops
->enable
= rtl8153_enable
;
9561 ops
->disable
= rtl8153_disable
;
9562 ops
->up
= rtl8153c_up
;
9563 ops
->down
= rtl8153b_down
;
9564 ops
->unload
= rtl8153_unload
;
9565 ops
->eee_get
= r8153_get_eee
;
9566 ops
->eee_set
= r8152_set_eee
;
9567 ops
->in_nway
= rtl8153_in_nway
;
9568 ops
->hw_phy_cfg
= r8153c_hw_phy_cfg
;
9569 ops
->autosuspend_en
= rtl8153c_runtime_enable
;
9570 ops
->change_mtu
= rtl8153c_change_mtu
;
9571 tp
->rx_buf_sz
= 32 * 1024;
9573 tp
->eee_adv
= MDIO_EEE_1000T
| MDIO_EEE_100TX
;
9578 dev_err(&tp
->intf
->dev
, "Unknown Device\n");
9585 #define FIRMWARE_8153A_2 "rtl_nic/rtl8153a-2.fw"
9586 #define FIRMWARE_8153A_3 "rtl_nic/rtl8153a-3.fw"
9587 #define FIRMWARE_8153A_4 "rtl_nic/rtl8153a-4.fw"
9588 #define FIRMWARE_8153B_2 "rtl_nic/rtl8153b-2.fw"
9589 #define FIRMWARE_8153C_1 "rtl_nic/rtl8153c-1.fw"
9590 #define FIRMWARE_8156A_2 "rtl_nic/rtl8156a-2.fw"
9591 #define FIRMWARE_8156B_2 "rtl_nic/rtl8156b-2.fw"
9593 MODULE_FIRMWARE(FIRMWARE_8153A_2
);
9594 MODULE_FIRMWARE(FIRMWARE_8153A_3
);
9595 MODULE_FIRMWARE(FIRMWARE_8153A_4
);
9596 MODULE_FIRMWARE(FIRMWARE_8153B_2
);
9597 MODULE_FIRMWARE(FIRMWARE_8153C_1
);
9598 MODULE_FIRMWARE(FIRMWARE_8156A_2
);
9599 MODULE_FIRMWARE(FIRMWARE_8156B_2
);
9601 static int rtl_fw_init(struct r8152
*tp
)
9603 struct rtl_fw
*rtl_fw
= &tp
->rtl_fw
;
9605 switch (tp
->version
) {
9607 rtl_fw
->fw_name
= FIRMWARE_8153A_2
;
9608 rtl_fw
->pre_fw
= r8153_pre_firmware_1
;
9609 rtl_fw
->post_fw
= r8153_post_firmware_1
;
9612 rtl_fw
->fw_name
= FIRMWARE_8153A_3
;
9613 rtl_fw
->pre_fw
= r8153_pre_firmware_2
;
9614 rtl_fw
->post_fw
= r8153_post_firmware_2
;
9617 rtl_fw
->fw_name
= FIRMWARE_8153A_4
;
9618 rtl_fw
->post_fw
= r8153_post_firmware_3
;
9621 rtl_fw
->fw_name
= FIRMWARE_8153B_2
;
9622 rtl_fw
->pre_fw
= r8153b_pre_firmware_1
;
9623 rtl_fw
->post_fw
= r8153b_post_firmware_1
;
9626 rtl_fw
->fw_name
= FIRMWARE_8156A_2
;
9627 rtl_fw
->post_fw
= r8156a_post_firmware_1
;
9631 rtl_fw
->fw_name
= FIRMWARE_8156B_2
;
9634 rtl_fw
->fw_name
= FIRMWARE_8153C_1
;
9635 rtl_fw
->pre_fw
= r8153b_pre_firmware_1
;
9636 rtl_fw
->post_fw
= r8153c_post_firmware_1
;
9645 static u8
__rtl_get_hw_ver(struct usb_device
*udev
)
9653 tmp
= kmalloc(sizeof(*tmp
), GFP_KERNEL
);
9657 /* Retry up to 3 times in case there is a transitory error. We do this
9658 * since retrying a read of the version is always safe and this
9659 * function doesn't take advantage of r8152_control_msg().
9661 for (i
= 0; i
< 3; i
++) {
9662 ret
= usb_control_msg(udev
, usb_rcvctrlpipe(udev
, 0),
9663 RTL8152_REQ_GET_REGS
, RTL8152_REQT_READ
,
9664 PLA_TCR0
, MCU_TYPE_PLA
, tmp
, sizeof(*tmp
),
9665 USB_CTRL_GET_TIMEOUT
);
9667 ocp_data
= (__le32_to_cpu(*tmp
) >> 16) & VERSION_MASK
;
9672 if (i
!= 0 && ret
> 0)
9673 dev_warn(&udev
->dev
, "Needed %d retries to read version\n", i
);
9679 version
= RTL_VER_01
;
9682 version
= RTL_VER_02
;
9685 version
= RTL_VER_03
;
9688 version
= RTL_VER_04
;
9691 version
= RTL_VER_05
;
9694 version
= RTL_VER_06
;
9697 version
= RTL_VER_07
;
9700 version
= RTL_VER_08
;
9703 version
= RTL_VER_09
;
9706 version
= RTL_TEST_01
;
9709 version
= RTL_VER_10
;
9712 version
= RTL_VER_11
;
9715 version
= RTL_VER_12
;
9718 version
= RTL_VER_13
;
9721 version
= RTL_VER_14
;
9724 version
= RTL_VER_15
;
9727 version
= RTL_VER_UNKNOWN
;
9728 dev_info(&udev
->dev
, "Unknown version 0x%04x\n", ocp_data
);
9735 u8
rtl8152_get_version(struct usb_interface
*intf
)
9739 version
= __rtl_get_hw_ver(interface_to_usbdev(intf
));
9741 dev_dbg(&intf
->dev
, "Detected version 0x%04x\n", version
);
9745 EXPORT_SYMBOL_GPL(rtl8152_get_version
);
9747 static bool rtl8152_supports_lenovo_macpassthru(struct usb_device
*udev
)
9749 int parent_vendor_id
= le16_to_cpu(udev
->parent
->descriptor
.idVendor
);
9750 int product_id
= le16_to_cpu(udev
->descriptor
.idProduct
);
9751 int vendor_id
= le16_to_cpu(udev
->descriptor
.idVendor
);
9753 if (vendor_id
== VENDOR_ID_LENOVO
) {
9754 switch (product_id
) {
9755 case DEVICE_ID_LENOVO_USB_C_TRAVEL_HUB
:
9756 case DEVICE_ID_THINKPAD_ONELINK_PLUS_DOCK
:
9757 case DEVICE_ID_THINKPAD_THUNDERBOLT3_DOCK_GEN2
:
9758 case DEVICE_ID_THINKPAD_USB_C_DOCK_GEN2
:
9759 case DEVICE_ID_THINKPAD_USB_C_DOCK_GEN3
:
9760 case DEVICE_ID_THINKPAD_USB_C_DONGLE
:
9761 case DEVICE_ID_THINKPAD_HYBRID_USB_C_DOCK
:
9764 } else if (vendor_id
== VENDOR_ID_REALTEK
&& parent_vendor_id
== VENDOR_ID_LENOVO
) {
9765 switch (product_id
) {
9773 static int rtl8152_probe_once(struct usb_interface
*intf
,
9774 const struct usb_device_id
*id
, u8 version
)
9776 struct usb_device
*udev
= interface_to_usbdev(intf
);
9778 struct net_device
*netdev
;
9781 usb_reset_device(udev
);
9782 netdev
= alloc_etherdev(sizeof(struct r8152
));
9784 dev_err(&intf
->dev
, "Out of memory\n");
9788 SET_NETDEV_DEV(netdev
, &intf
->dev
);
9789 tp
= netdev_priv(netdev
);
9790 tp
->msg_enable
= 0x7FFF;
9793 tp
->netdev
= netdev
;
9795 tp
->version
= version
;
9797 tp
->pipe_ctrl_in
= usb_rcvctrlpipe(udev
, 0);
9798 tp
->pipe_ctrl_out
= usb_sndctrlpipe(udev
, 0);
9799 tp
->pipe_in
= usb_rcvbulkpipe(udev
, 1);
9800 tp
->pipe_out
= usb_sndbulkpipe(udev
, 2);
9801 tp
->pipe_intr
= usb_rcvintpipe(udev
, 3);
9807 tp
->mii
.supports_gmii
= 0;
9810 tp
->mii
.supports_gmii
= 1;
9814 ret
= rtl_ops_init(tp
);
9820 mutex_init(&tp
->control
);
9821 INIT_DELAYED_WORK(&tp
->schedule
, rtl_work_func_t
);
9822 INIT_DELAYED_WORK(&tp
->hw_phy_work
, rtl_hw_phy_work_func_t
);
9823 tasklet_setup(&tp
->tx_tl
, bottom_half
);
9824 tasklet_disable(&tp
->tx_tl
);
9826 netdev
->netdev_ops
= &rtl8152_netdev_ops
;
9827 netdev
->watchdog_timeo
= RTL8152_TX_TIMEOUT
;
9829 netdev
->features
|= NETIF_F_RXCSUM
| NETIF_F_IP_CSUM
| NETIF_F_SG
|
9830 NETIF_F_TSO
| NETIF_F_FRAGLIST
| NETIF_F_IPV6_CSUM
|
9831 NETIF_F_TSO6
| NETIF_F_HW_VLAN_CTAG_RX
|
9832 NETIF_F_HW_VLAN_CTAG_TX
;
9833 netdev
->hw_features
= NETIF_F_RXCSUM
| NETIF_F_IP_CSUM
| NETIF_F_SG
|
9834 NETIF_F_TSO
| NETIF_F_FRAGLIST
|
9835 NETIF_F_IPV6_CSUM
| NETIF_F_TSO6
|
9836 NETIF_F_HW_VLAN_CTAG_RX
| NETIF_F_HW_VLAN_CTAG_TX
;
9837 netdev
->vlan_features
= NETIF_F_SG
| NETIF_F_IP_CSUM
| NETIF_F_TSO
|
9838 NETIF_F_HIGHDMA
| NETIF_F_FRAGLIST
|
9839 NETIF_F_IPV6_CSUM
| NETIF_F_TSO6
;
9841 if (tp
->version
== RTL_VER_01
) {
9842 netdev
->features
&= ~NETIF_F_RXCSUM
;
9843 netdev
->hw_features
&= ~NETIF_F_RXCSUM
;
9846 tp
->lenovo_macpassthru
= rtl8152_supports_lenovo_macpassthru(udev
);
9848 if (le16_to_cpu(udev
->descriptor
.bcdDevice
) == 0x3011 && udev
->serial
&&
9849 (!strcmp(udev
->serial
, "000001000000") ||
9850 !strcmp(udev
->serial
, "000002000000"))) {
9851 dev_info(&udev
->dev
, "Dell TB16 Dock, disable RX aggregation");
9852 tp
->dell_tb_rx_agg_bug
= 1;
9855 netdev
->ethtool_ops
= &ops
;
9856 netif_set_tso_max_size(netdev
, RTL_LIMITED_TSO_SIZE
);
9858 /* MTU range: 68 - 1500 or 9194 */
9859 netdev
->min_mtu
= ETH_MIN_MTU
;
9860 switch (tp
->version
) {
9868 netdev
->max_mtu
= size_to_mtu(9 * 1024);
9872 netdev
->max_mtu
= size_to_mtu(15 * 1024);
9877 netdev
->max_mtu
= size_to_mtu(16 * 1024);
9883 netdev
->max_mtu
= ETH_DATA_LEN
;
9887 tp
->mii
.dev
= netdev
;
9888 tp
->mii
.mdio_read
= read_mii_word
;
9889 tp
->mii
.mdio_write
= write_mii_word
;
9890 tp
->mii
.phy_id_mask
= 0x3f;
9891 tp
->mii
.reg_num_mask
= 0x1f;
9892 tp
->mii
.phy_id
= R8152_PHY_ID
;
9894 tp
->autoneg
= AUTONEG_ENABLE
;
9895 tp
->speed
= SPEED_100
;
9896 tp
->advertising
= RTL_ADVERTISED_10_HALF
| RTL_ADVERTISED_10_FULL
|
9897 RTL_ADVERTISED_100_HALF
| RTL_ADVERTISED_100_FULL
;
9898 if (tp
->mii
.supports_gmii
) {
9899 if (tp
->support_2500full
&&
9900 tp
->udev
->speed
>= USB_SPEED_SUPER
) {
9901 tp
->speed
= SPEED_2500
;
9902 tp
->advertising
|= RTL_ADVERTISED_2500_FULL
;
9904 tp
->speed
= SPEED_1000
;
9906 tp
->advertising
|= RTL_ADVERTISED_1000_FULL
;
9908 tp
->duplex
= DUPLEX_FULL
;
9910 tp
->rx_copybreak
= RTL8152_RXFG_HEADSZ
;
9911 tp
->rx_pending
= 10 * RTL8152_MAX_RX
;
9913 intf
->needs_remote_wakeup
= 1;
9915 if (!rtl_can_wakeup(tp
))
9916 __rtl_set_wol(tp
, 0);
9918 tp
->saved_wolopts
= __rtl_get_wol(tp
);
9920 tp
->rtl_ops
.init(tp
);
9921 #if IS_BUILTIN(CONFIG_USB_RTL8152)
9922 /* Retry in case request_firmware() is not ready yet. */
9923 tp
->rtl_fw
.retry
= true;
9925 queue_delayed_work(system_long_wq
, &tp
->hw_phy_work
, 0);
9926 set_ethernet_addr(tp
, false);
9928 usb_set_intfdata(intf
, tp
);
9930 netif_napi_add(netdev
, &tp
->napi
, r8152_poll
);
9932 ret
= register_netdev(netdev
);
9934 dev_err(&intf
->dev
, "couldn't register the device\n");
9938 if (tp
->saved_wolopts
)
9939 device_set_wakeup_enable(&udev
->dev
, true);
9941 device_set_wakeup_enable(&udev
->dev
, false);
9943 /* If we saw a control transfer error while probing then we may
9944 * want to try probe() again. Consider this an error.
9946 if (test_bit(PROBE_SHOULD_RETRY
, &tp
->flags
))
9949 set_bit(PROBED_WITH_NO_ERRORS
, &tp
->flags
);
9950 netif_info(tp
, probe
, netdev
, "%s\n", DRIVER_VERSION
);
9955 unregister_netdev(netdev
);
9958 tasklet_kill(&tp
->tx_tl
);
9959 cancel_delayed_work_sync(&tp
->hw_phy_work
);
9960 if (tp
->rtl_ops
.unload
)
9961 tp
->rtl_ops
.unload(tp
);
9962 rtl8152_release_firmware(tp
);
9963 usb_set_intfdata(intf
, NULL
);
9965 if (test_bit(PROBE_SHOULD_RETRY
, &tp
->flags
))
9968 free_netdev(netdev
);
9972 #define RTL8152_PROBE_TRIES 3
9974 static int rtl8152_probe(struct usb_interface
*intf
,
9975 const struct usb_device_id
*id
)
9981 if (intf
->cur_altsetting
->desc
.bInterfaceClass
!= USB_CLASS_VENDOR_SPEC
)
9984 if (!rtl_check_vendor_ok(intf
))
9987 version
= rtl8152_get_version(intf
);
9988 if (version
== RTL_VER_UNKNOWN
)
9991 for (i
= 0; i
< RTL8152_PROBE_TRIES
; i
++) {
9992 ret
= rtl8152_probe_once(intf
, id
, version
);
9996 if (ret
== -EAGAIN
) {
9998 "r8152 failed probe after %d tries; giving up\n", i
);
10005 static void rtl8152_disconnect(struct usb_interface
*intf
)
10007 struct r8152
*tp
= usb_get_intfdata(intf
);
10009 usb_set_intfdata(intf
, NULL
);
10011 rtl_set_unplug(tp
);
10013 unregister_netdev(tp
->netdev
);
10014 tasklet_kill(&tp
->tx_tl
);
10015 cancel_delayed_work_sync(&tp
->hw_phy_work
);
10016 if (tp
->rtl_ops
.unload
)
10017 tp
->rtl_ops
.unload(tp
);
10018 rtl8152_release_firmware(tp
);
10019 free_netdev(tp
->netdev
);
10023 /* table of devices that work with this driver */
10024 static const struct usb_device_id rtl8152_table
[] = {
10026 { USB_DEVICE(VENDOR_ID_REALTEK
, 0x8050) },
10027 { USB_DEVICE(VENDOR_ID_REALTEK
, 0x8053) },
10028 { USB_DEVICE(VENDOR_ID_REALTEK
, 0x8152) },
10029 { USB_DEVICE(VENDOR_ID_REALTEK
, 0x8153) },
10030 { USB_DEVICE(VENDOR_ID_REALTEK
, 0x8155) },
10031 { USB_DEVICE(VENDOR_ID_REALTEK
, 0x8156) },
10034 { USB_DEVICE(VENDOR_ID_MICROSOFT
, 0x07ab) },
10035 { USB_DEVICE(VENDOR_ID_MICROSOFT
, 0x07c6) },
10036 { USB_DEVICE(VENDOR_ID_MICROSOFT
, 0x0927) },
10037 { USB_DEVICE(VENDOR_ID_MICROSOFT
, 0x0c5e) },
10038 { USB_DEVICE(VENDOR_ID_SAMSUNG
, 0xa101) },
10041 { USB_DEVICE(VENDOR_ID_LENOVO
, 0x304f) },
10042 { USB_DEVICE(VENDOR_ID_LENOVO
, 0x3054) },
10043 { USB_DEVICE(VENDOR_ID_LENOVO
, 0x3062) },
10044 { USB_DEVICE(VENDOR_ID_LENOVO
, 0x3069) },
10045 { USB_DEVICE(VENDOR_ID_LENOVO
, 0x3082) },
10046 { USB_DEVICE(VENDOR_ID_LENOVO
, 0x3098) },
10047 { USB_DEVICE(VENDOR_ID_LENOVO
, 0x7205) },
10048 { USB_DEVICE(VENDOR_ID_LENOVO
, 0x720c) },
10049 { USB_DEVICE(VENDOR_ID_LENOVO
, 0x7214) },
10050 { USB_DEVICE(VENDOR_ID_LENOVO
, 0x721e) },
10051 { USB_DEVICE(VENDOR_ID_LENOVO
, 0xa359) },
10052 { USB_DEVICE(VENDOR_ID_LENOVO
, 0xa387) },
10054 { USB_DEVICE(VENDOR_ID_LINKSYS
, 0x0041) },
10055 { USB_DEVICE(VENDOR_ID_NVIDIA
, 0x09ff) },
10056 { USB_DEVICE(VENDOR_ID_TPLINK
, 0x0601) },
10057 { USB_DEVICE(VENDOR_ID_TPLINK
, 0x0602) },
10058 { USB_DEVICE(VENDOR_ID_DLINK
, 0xb301) },
10059 { USB_DEVICE(VENDOR_ID_DELL
, 0xb097) },
10060 { USB_DEVICE(VENDOR_ID_ASUS
, 0x1976) },
10064 MODULE_DEVICE_TABLE(usb
, rtl8152_table
);
10066 static struct usb_driver rtl8152_driver
= {
10067 .name
= MODULENAME
,
10068 .id_table
= rtl8152_table
,
10069 .probe
= rtl8152_probe
,
10070 .disconnect
= rtl8152_disconnect
,
10071 .suspend
= rtl8152_suspend
,
10072 .resume
= rtl8152_resume
,
10073 .reset_resume
= rtl8152_reset_resume
,
10074 .pre_reset
= rtl8152_pre_reset
,
10075 .post_reset
= rtl8152_post_reset
,
10076 .supports_autosuspend
= 1,
10077 .disable_hub_initiated_lpm
= 1,
10080 static int rtl8152_cfgselector_choose_configuration(struct usb_device
*udev
)
10082 struct usb_host_config
*c
;
10083 int i
, num_configs
;
10085 /* Switch the device to vendor mode, if and only if the vendor mode
10086 * driver supports it.
10088 if (__rtl_get_hw_ver(udev
) == RTL_VER_UNKNOWN
)
10091 /* The vendor mode is not always config #1, so to find it out. */
10093 num_configs
= udev
->descriptor
.bNumConfigurations
;
10094 for (i
= 0; i
< num_configs
; (i
++, c
++)) {
10095 struct usb_interface_descriptor
*desc
= NULL
;
10097 if (!c
->desc
.bNumInterfaces
)
10099 desc
= &c
->intf_cache
[0]->altsetting
->desc
;
10100 if (desc
->bInterfaceClass
== USB_CLASS_VENDOR_SPEC
)
10104 if (i
== num_configs
)
10107 return c
->desc
.bConfigurationValue
;
10110 static struct usb_device_driver rtl8152_cfgselector_driver
= {
10111 .name
= MODULENAME
"-cfgselector",
10112 .choose_configuration
= rtl8152_cfgselector_choose_configuration
,
10113 .id_table
= rtl8152_table
,
10114 .generic_subclass
= 1,
10115 .supports_autosuspend
= 1,
10118 static int __init
rtl8152_driver_init(void)
10122 ret
= usb_register_device_driver(&rtl8152_cfgselector_driver
, THIS_MODULE
);
10125 return usb_register(&rtl8152_driver
);
10128 static void __exit
rtl8152_driver_exit(void)
10130 usb_deregister(&rtl8152_driver
);
10131 usb_deregister_device_driver(&rtl8152_cfgselector_driver
);
10134 module_init(rtl8152_driver_init
);
10135 module_exit(rtl8152_driver_exit
);
10137 MODULE_AUTHOR(DRIVER_AUTHOR
);
10138 MODULE_DESCRIPTION(DRIVER_DESC
);
10139 MODULE_LICENSE("GPL");
10140 MODULE_VERSION(DRIVER_VERSION
);