1 # source file to test assembly of mips32 instructions
9 # unprivileged CPU instructions
24 # privileged instructions
41 wait 0 # disassembles without code
44 # For a while break for the mips32 ISA interpreted a single argument
45 # as a 20-bit code, placing it in the opcode differently to
46 # traditional ISAs. This turned out to cause problems, so it has
47 # been removed. This test is to assure consistent interpretation.
49 break 0 # disassembles without code
51 break 0x48,0x345 # this still specifies a 20-bit code
53 # Instructions in previous ISAs or CPUs which are now slightly
56 sdbbp 0 # disassembles without code
59 # Force at least 8 (non-delay-slot) zero bytes, to make 'objdump' print ...