]> git.ipfire.org Git - thirdparty/gcc.git/blob - gcc/mode-switching.c
488f2a36489b034a277c722292dfcd2f71259f81
[thirdparty/gcc.git] / gcc / mode-switching.c
1 /* CPU mode switching
2 Copyright (C) 1998-2014 Free Software Foundation, Inc.
3
4 This file is part of GCC.
5
6 GCC is free software; you can redistribute it and/or modify it under
7 the terms of the GNU General Public License as published by the Free
8 Software Foundation; either version 3, or (at your option) any later
9 version.
10
11 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
12 WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GCC; see the file COPYING3. If not see
18 <http://www.gnu.org/licenses/>. */
19
20 #include "config.h"
21 #include "system.h"
22 #include "coretypes.h"
23 #include "tm.h"
24 #include "target.h"
25 #include "rtl.h"
26 #include "regs.h"
27 #include "hard-reg-set.h"
28 #include "flags.h"
29 #include "insn-config.h"
30 #include "recog.h"
31 #include "basic-block.h"
32 #include "tm_p.h"
33 #include "function.h"
34 #include "tree-pass.h"
35 #include "df.h"
36 #include "emit-rtl.h"
37
38 /* We want target macros for the mode switching code to be able to refer
39 to instruction attribute values. */
40 #include "insn-attr.h"
41
42 #ifdef OPTIMIZE_MODE_SWITCHING
43
44 /* The algorithm for setting the modes consists of scanning the insn list
45 and finding all the insns which require a specific mode. Each insn gets
46 a unique struct seginfo element. These structures are inserted into a list
47 for each basic block. For each entity, there is an array of bb_info over
48 the flow graph basic blocks (local var 'bb_info'), which contains a list
49 of all insns within that basic block, in the order they are encountered.
50
51 For each entity, any basic block WITHOUT any insns requiring a specific
52 mode are given a single entry without a mode (each basic block in the
53 flow graph must have at least one entry in the segment table).
54
55 The LCM algorithm is then run over the flow graph to determine where to
56 place the sets to the highest-priority mode with respect to the first
57 insn in any one block. Any adjustments required to the transparency
58 vectors are made, then the next iteration starts for the next-lower
59 priority mode, till for each entity all modes are exhausted.
60
61 More details can be found in the code of optimize_mode_switching. */
62 \f
63 /* This structure contains the information for each insn which requires
64 either single or double mode to be set.
65 MODE is the mode this insn must be executed in.
66 INSN_PTR is the insn to be executed (may be the note that marks the
67 beginning of a basic block).
68 BBNUM is the flow graph basic block this insn occurs in.
69 NEXT is the next insn in the same basic block. */
70 struct seginfo
71 {
72 int mode;
73 rtx insn_ptr;
74 int bbnum;
75 struct seginfo *next;
76 HARD_REG_SET regs_live;
77 };
78
79 struct bb_info
80 {
81 struct seginfo *seginfo;
82 int computing;
83 int mode_out;
84 int mode_in;
85 };
86
87 static struct seginfo * new_seginfo (int, rtx, int, HARD_REG_SET);
88 static void add_seginfo (struct bb_info *, struct seginfo *);
89 static void reg_dies (rtx, HARD_REG_SET *);
90 static void reg_becomes_live (rtx, const_rtx, void *);
91
92 /* Clear ode I from entity J in bitmap B. */
93 #define clear_mode_bit(b, j, i) \
94 bitmap_clear_bit (b, (j * max_num_modes) + i)
95
96 /* Test mode I from entity J in bitmap B. */
97 #define mode_bit_p(b, j, i) \
98 bitmap_bit_p (b, (j * max_num_modes) + i)
99
100 /* Set mode I from entity J in bitmal B. */
101 #define set_mode_bit(b, j, i) \
102 bitmap_set_bit (b, (j * max_num_modes) + i)
103
104 /* Emit modes segments from EDGE_LIST associated with entity E.
105 INFO gives mode availability for each mode. */
106
107 static bool
108 commit_mode_sets (struct edge_list *edge_list, int e, struct bb_info *info)
109 {
110 bool need_commit = false;
111
112 for (int ed = NUM_EDGES (edge_list) - 1; ed >= 0; ed--)
113 {
114 edge eg = INDEX_EDGE (edge_list, ed);
115 int mode;
116
117 if ((mode = (int)(intptr_t)(eg->aux)) != -1)
118 {
119 HARD_REG_SET live_at_edge;
120 basic_block src_bb = eg->src;
121 int cur_mode = info[src_bb->index].mode_out;
122 rtx mode_set;
123
124 REG_SET_TO_HARD_REG_SET (live_at_edge, df_get_live_out (src_bb));
125
126 rtl_profile_for_edge (eg);
127 start_sequence ();
128
129 targetm.mode_switching.emit (e, mode, cur_mode, live_at_edge);
130
131 mode_set = get_insns ();
132 end_sequence ();
133 default_rtl_profile ();
134
135 /* Do not bother to insert empty sequence. */
136 if (mode_set == NULL_RTX)
137 continue;
138
139 /* We should not get an abnormal edge here. */
140 gcc_assert (! (eg->flags & EDGE_ABNORMAL));
141
142 need_commit = true;
143 insert_insn_on_edge (mode_set, eg);
144 }
145 }
146
147 return need_commit;
148 }
149
150 /* Allocate a new BBINFO structure, initialized with the MODE, INSN,
151 and basic block BB parameters.
152 INSN may not be a NOTE_INSN_BASIC_BLOCK, unless it is an empty
153 basic block; that allows us later to insert instructions in a FIFO-like
154 manner. */
155
156 static struct seginfo *
157 new_seginfo (int mode, rtx insn, int bb, HARD_REG_SET regs_live)
158 {
159 struct seginfo *ptr;
160
161 gcc_assert (!NOTE_INSN_BASIC_BLOCK_P (insn)
162 || insn == BB_END (NOTE_BASIC_BLOCK (insn)));
163 ptr = XNEW (struct seginfo);
164 ptr->mode = mode;
165 ptr->insn_ptr = insn;
166 ptr->bbnum = bb;
167 ptr->next = NULL;
168 COPY_HARD_REG_SET (ptr->regs_live, regs_live);
169 return ptr;
170 }
171
172 /* Add a seginfo element to the end of a list.
173 HEAD is a pointer to the list beginning.
174 INFO is the structure to be linked in. */
175
176 static void
177 add_seginfo (struct bb_info *head, struct seginfo *info)
178 {
179 struct seginfo *ptr;
180
181 if (head->seginfo == NULL)
182 head->seginfo = info;
183 else
184 {
185 ptr = head->seginfo;
186 while (ptr->next != NULL)
187 ptr = ptr->next;
188 ptr->next = info;
189 }
190 }
191
192 /* Record in LIVE that register REG died. */
193
194 static void
195 reg_dies (rtx reg, HARD_REG_SET *live)
196 {
197 int regno;
198
199 if (!REG_P (reg))
200 return;
201
202 regno = REGNO (reg);
203 if (regno < FIRST_PSEUDO_REGISTER)
204 remove_from_hard_reg_set (live, GET_MODE (reg), regno);
205 }
206
207 /* Record in LIVE that register REG became live.
208 This is called via note_stores. */
209
210 static void
211 reg_becomes_live (rtx reg, const_rtx setter ATTRIBUTE_UNUSED, void *live)
212 {
213 int regno;
214
215 if (GET_CODE (reg) == SUBREG)
216 reg = SUBREG_REG (reg);
217
218 if (!REG_P (reg))
219 return;
220
221 regno = REGNO (reg);
222 if (regno < FIRST_PSEUDO_REGISTER)
223 add_to_hard_reg_set ((HARD_REG_SET *) live, GET_MODE (reg), regno);
224 }
225
226 /* Split the fallthrough edge to the exit block, so that we can note
227 that there NORMAL_MODE is required. Return the new block if it's
228 inserted before the exit block. Otherwise return null. */
229
230 static basic_block
231 create_pre_exit (int n_entities, int *entity_map, const int *num_modes)
232 {
233 edge eg;
234 edge_iterator ei;
235 basic_block pre_exit;
236
237 /* The only non-call predecessor at this stage is a block with a
238 fallthrough edge; there can be at most one, but there could be
239 none at all, e.g. when exit is called. */
240 pre_exit = 0;
241 FOR_EACH_EDGE (eg, ei, EXIT_BLOCK_PTR_FOR_FN (cfun)->preds)
242 if (eg->flags & EDGE_FALLTHRU)
243 {
244 basic_block src_bb = eg->src;
245 rtx last_insn, ret_reg;
246
247 gcc_assert (!pre_exit);
248 /* If this function returns a value at the end, we have to
249 insert the final mode switch before the return value copy
250 to its hard register. */
251 if (EDGE_COUNT (EXIT_BLOCK_PTR_FOR_FN (cfun)->preds) == 1
252 && NONJUMP_INSN_P ((last_insn = BB_END (src_bb)))
253 && GET_CODE (PATTERN (last_insn)) == USE
254 && GET_CODE ((ret_reg = XEXP (PATTERN (last_insn), 0))) == REG)
255 {
256 int ret_start = REGNO (ret_reg);
257 int nregs = hard_regno_nregs[ret_start][GET_MODE (ret_reg)];
258 int ret_end = ret_start + nregs;
259 bool short_block = false;
260 bool multi_reg_return = false;
261 bool forced_late_switch = false;
262 rtx before_return_copy;
263
264 do
265 {
266 rtx return_copy = PREV_INSN (last_insn);
267 rtx return_copy_pat, copy_reg;
268 int copy_start, copy_num;
269 int j;
270
271 if (NONDEBUG_INSN_P (return_copy))
272 {
273 /* When using SJLJ exceptions, the call to the
274 unregister function is inserted between the
275 clobber of the return value and the copy.
276 We do not want to split the block before this
277 or any other call; if we have not found the
278 copy yet, the copy must have been deleted. */
279 if (CALL_P (return_copy))
280 {
281 short_block = true;
282 break;
283 }
284 return_copy_pat = PATTERN (return_copy);
285 switch (GET_CODE (return_copy_pat))
286 {
287 case USE:
288 /* Skip USEs of multiple return registers.
289 __builtin_apply pattern is also handled here. */
290 if (GET_CODE (XEXP (return_copy_pat, 0)) == REG
291 && (targetm.calls.function_value_regno_p
292 (REGNO (XEXP (return_copy_pat, 0)))))
293 {
294 multi_reg_return = true;
295 last_insn = return_copy;
296 continue;
297 }
298 break;
299
300 case ASM_OPERANDS:
301 /* Skip barrier insns. */
302 if (!MEM_VOLATILE_P (return_copy_pat))
303 break;
304
305 /* Fall through. */
306
307 case ASM_INPUT:
308 case UNSPEC_VOLATILE:
309 last_insn = return_copy;
310 continue;
311
312 default:
313 break;
314 }
315
316 /* If the return register is not (in its entirety)
317 likely spilled, the return copy might be
318 partially or completely optimized away. */
319 return_copy_pat = single_set (return_copy);
320 if (!return_copy_pat)
321 {
322 return_copy_pat = PATTERN (return_copy);
323 if (GET_CODE (return_copy_pat) != CLOBBER)
324 break;
325 else if (!optimize)
326 {
327 /* This might be (clobber (reg [<result>]))
328 when not optimizing. Then check if
329 the previous insn is the clobber for
330 the return register. */
331 copy_reg = SET_DEST (return_copy_pat);
332 if (GET_CODE (copy_reg) == REG
333 && !HARD_REGISTER_NUM_P (REGNO (copy_reg)))
334 {
335 if (INSN_P (PREV_INSN (return_copy)))
336 {
337 return_copy = PREV_INSN (return_copy);
338 return_copy_pat = PATTERN (return_copy);
339 if (GET_CODE (return_copy_pat) != CLOBBER)
340 break;
341 }
342 }
343 }
344 }
345 copy_reg = SET_DEST (return_copy_pat);
346 if (GET_CODE (copy_reg) == REG)
347 copy_start = REGNO (copy_reg);
348 else if (GET_CODE (copy_reg) == SUBREG
349 && GET_CODE (SUBREG_REG (copy_reg)) == REG)
350 copy_start = REGNO (SUBREG_REG (copy_reg));
351 else
352 {
353 /* When control reaches end of non-void function,
354 there are no return copy insns at all. This
355 avoids an ice on that invalid function. */
356 if (ret_start + nregs == ret_end)
357 short_block = true;
358 break;
359 }
360 if (!targetm.calls.function_value_regno_p (copy_start))
361 copy_num = 0;
362 else
363 copy_num
364 = hard_regno_nregs[copy_start][GET_MODE (copy_reg)];
365
366 /* If the return register is not likely spilled, - as is
367 the case for floating point on SH4 - then it might
368 be set by an arithmetic operation that needs a
369 different mode than the exit block. */
370 for (j = n_entities - 1; j >= 0; j--)
371 {
372 int e = entity_map[j];
373 int mode =
374 targetm.mode_switching.needed (e, return_copy);
375
376 if (mode != num_modes[e]
377 && mode != targetm.mode_switching.exit (e))
378 break;
379 }
380 if (j >= 0)
381 {
382 /* __builtin_return emits a sequence of loads to all
383 return registers. One of them might require
384 another mode than MODE_EXIT, even if it is
385 unrelated to the return value, so we want to put
386 the final mode switch after it. */
387 if (multi_reg_return
388 && targetm.calls.function_value_regno_p
389 (copy_start))
390 forced_late_switch = true;
391
392 /* For the SH4, floating point loads depend on fpscr,
393 thus we might need to put the final mode switch
394 after the return value copy. That is still OK,
395 because a floating point return value does not
396 conflict with address reloads. */
397 if (copy_start >= ret_start
398 && copy_start + copy_num <= ret_end
399 && OBJECT_P (SET_SRC (return_copy_pat)))
400 forced_late_switch = true;
401 break;
402 }
403 if (copy_num == 0)
404 {
405 last_insn = return_copy;
406 continue;
407 }
408
409 if (copy_start >= ret_start
410 && copy_start + copy_num <= ret_end)
411 nregs -= copy_num;
412 else if (!multi_reg_return
413 || !targetm.calls.function_value_regno_p
414 (copy_start))
415 break;
416 last_insn = return_copy;
417 }
418 /* ??? Exception handling can lead to the return value
419 copy being already separated from the return value use,
420 as in unwind-dw2.c .
421 Similarly, conditionally returning without a value,
422 and conditionally using builtin_return can lead to an
423 isolated use. */
424 if (return_copy == BB_HEAD (src_bb))
425 {
426 short_block = true;
427 break;
428 }
429 last_insn = return_copy;
430 }
431 while (nregs);
432
433 /* If we didn't see a full return value copy, verify that there
434 is a plausible reason for this. If some, but not all of the
435 return register is likely spilled, we can expect that there
436 is a copy for the likely spilled part. */
437 gcc_assert (!nregs
438 || forced_late_switch
439 || short_block
440 || !(targetm.class_likely_spilled_p
441 (REGNO_REG_CLASS (ret_start)))
442 || (nregs
443 != hard_regno_nregs[ret_start][GET_MODE (ret_reg)])
444 /* For multi-hard-register floating point
445 values, sometimes the likely-spilled part
446 is ordinarily copied first, then the other
447 part is set with an arithmetic operation.
448 This doesn't actually cause reload
449 failures, so let it pass. */
450 || (GET_MODE_CLASS (GET_MODE (ret_reg)) != MODE_INT
451 && nregs != 1));
452
453 if (!NOTE_INSN_BASIC_BLOCK_P (last_insn))
454 {
455 before_return_copy
456 = emit_note_before (NOTE_INSN_DELETED, last_insn);
457 /* Instructions preceding LAST_INSN in the same block might
458 require a different mode than MODE_EXIT, so if we might
459 have such instructions, keep them in a separate block
460 from pre_exit. */
461 src_bb = split_block (src_bb,
462 PREV_INSN (before_return_copy))->dest;
463 }
464 else
465 before_return_copy = last_insn;
466 pre_exit = split_block (src_bb, before_return_copy)->src;
467 }
468 else
469 {
470 pre_exit = split_edge (eg);
471 }
472 }
473
474 return pre_exit;
475 }
476
477 /* Find all insns that need a particular mode setting, and insert the
478 necessary mode switches. Return true if we did work. */
479
480 static int
481 optimize_mode_switching (void)
482 {
483 int e;
484 basic_block bb;
485 bool need_commit = false;
486 static const int num_modes[] = NUM_MODES_FOR_MODE_SWITCHING;
487 #define N_ENTITIES ARRAY_SIZE (num_modes)
488 int entity_map[N_ENTITIES];
489 struct bb_info *bb_info[N_ENTITIES];
490 int i, j;
491 int n_entities = 0;
492 int max_num_modes = 0;
493 bool emitted ATTRIBUTE_UNUSED = false;
494 basic_block post_entry = 0;
495 basic_block pre_exit = 0;
496 struct edge_list *edge_list = 0;
497
498 /* These bitmaps are used for the LCM algorithm. */
499 sbitmap *kill, *del, *insert, *antic, *transp, *comp;
500 sbitmap *avin, *avout;
501
502 for (e = N_ENTITIES - 1; e >= 0; e--)
503 if (OPTIMIZE_MODE_SWITCHING (e))
504 {
505 int entry_exit_extra = 0;
506
507 /* Create the list of segments within each basic block.
508 If NORMAL_MODE is defined, allow for two extra
509 blocks split from the entry and exit block. */
510 if (targetm.mode_switching.entry && targetm.mode_switching.exit)
511 entry_exit_extra = 3;
512
513 bb_info[n_entities]
514 = XCNEWVEC (struct bb_info,
515 last_basic_block_for_fn (cfun) + entry_exit_extra);
516 entity_map[n_entities++] = e;
517 if (num_modes[e] > max_num_modes)
518 max_num_modes = num_modes[e];
519 }
520
521 if (! n_entities)
522 return 0;
523
524 /* Make sure if MODE_ENTRY is defined MODE_EXIT is defined. */
525 gcc_assert ((targetm.mode_switching.entry && targetm.mode_switching.exit)
526 || (!targetm.mode_switching.entry
527 && !targetm.mode_switching.exit));
528
529 if (targetm.mode_switching.entry && targetm.mode_switching.exit)
530 {
531 /* Split the edge from the entry block, so that we can note that
532 there NORMAL_MODE is supplied. */
533 post_entry = split_edge (single_succ_edge (ENTRY_BLOCK_PTR_FOR_FN (cfun)));
534 pre_exit = create_pre_exit (n_entities, entity_map, num_modes);
535 }
536
537 df_analyze ();
538
539 /* Create the bitmap vectors. */
540 antic = sbitmap_vector_alloc (last_basic_block_for_fn (cfun),
541 n_entities * max_num_modes);
542 transp = sbitmap_vector_alloc (last_basic_block_for_fn (cfun),
543 n_entities * max_num_modes);
544 comp = sbitmap_vector_alloc (last_basic_block_for_fn (cfun),
545 n_entities * max_num_modes);
546 avin = sbitmap_vector_alloc (last_basic_block_for_fn (cfun),
547 n_entities * max_num_modes);
548 avout = sbitmap_vector_alloc (last_basic_block_for_fn (cfun),
549 n_entities * max_num_modes);
550 kill = sbitmap_vector_alloc (last_basic_block_for_fn (cfun),
551 n_entities * max_num_modes);
552
553 bitmap_vector_ones (transp, last_basic_block_for_fn (cfun));
554 bitmap_vector_clear (antic, last_basic_block_for_fn (cfun));
555 bitmap_vector_clear (comp, last_basic_block_for_fn (cfun));
556
557 for (j = n_entities - 1; j >= 0; j--)
558 {
559 int e = entity_map[j];
560 int no_mode = num_modes[e];
561 struct bb_info *info = bb_info[j];
562 rtx insn;
563
564 /* Determine what the first use (if any) need for a mode of entity E is.
565 This will be the mode that is anticipatable for this block.
566 Also compute the initial transparency settings. */
567 FOR_EACH_BB_FN (bb, cfun)
568 {
569 struct seginfo *ptr;
570 int last_mode = no_mode;
571 bool any_set_required = false;
572 HARD_REG_SET live_now;
573
574 info[bb->index].mode_out = info[bb->index].mode_in = no_mode;
575
576 REG_SET_TO_HARD_REG_SET (live_now, df_get_live_in (bb));
577
578 /* Pretend the mode is clobbered across abnormal edges. */
579 {
580 edge_iterator ei;
581 edge eg;
582 FOR_EACH_EDGE (eg, ei, bb->preds)
583 if (eg->flags & EDGE_COMPLEX)
584 break;
585 if (eg)
586 {
587 rtx ins_pos = BB_HEAD (bb);
588 if (LABEL_P (ins_pos))
589 ins_pos = NEXT_INSN (ins_pos);
590 gcc_assert (NOTE_INSN_BASIC_BLOCK_P (ins_pos));
591 if (ins_pos != BB_END (bb))
592 ins_pos = NEXT_INSN (ins_pos);
593 ptr = new_seginfo (no_mode, ins_pos, bb->index, live_now);
594 add_seginfo (info + bb->index, ptr);
595 for (i = 0; i < no_mode; i++)
596 clear_mode_bit (transp[bb->index], j, i);
597 }
598 }
599
600 FOR_BB_INSNS (bb, insn)
601 {
602 if (INSN_P (insn))
603 {
604 int mode = targetm.mode_switching.needed (e, insn);
605 rtx link;
606
607 if (mode != no_mode && mode != last_mode)
608 {
609 any_set_required = true;
610 last_mode = mode;
611 ptr = new_seginfo (mode, insn, bb->index, live_now);
612 add_seginfo (info + bb->index, ptr);
613 for (i = 0; i < no_mode; i++)
614 clear_mode_bit (transp[bb->index], j, i);
615 }
616
617 if (targetm.mode_switching.after)
618 last_mode = targetm.mode_switching.after (e, last_mode,
619 insn);
620
621 /* Update LIVE_NOW. */
622 for (link = REG_NOTES (insn); link; link = XEXP (link, 1))
623 if (REG_NOTE_KIND (link) == REG_DEAD)
624 reg_dies (XEXP (link, 0), &live_now);
625
626 note_stores (PATTERN (insn), reg_becomes_live, &live_now);
627 for (link = REG_NOTES (insn); link; link = XEXP (link, 1))
628 if (REG_NOTE_KIND (link) == REG_UNUSED)
629 reg_dies (XEXP (link, 0), &live_now);
630 }
631 }
632
633 info[bb->index].computing = last_mode;
634 /* Check for blocks without ANY mode requirements.
635 N.B. because of MODE_AFTER, last_mode might still
636 be different from no_mode, in which case we need to
637 mark the block as nontransparent. */
638 if (!any_set_required)
639 {
640 ptr = new_seginfo (no_mode, BB_END (bb), bb->index, live_now);
641 add_seginfo (info + bb->index, ptr);
642 if (last_mode != no_mode)
643 for (i = 0; i < no_mode; i++)
644 clear_mode_bit (transp[bb->index], j, i);
645 }
646 }
647 if (targetm.mode_switching.entry && targetm.mode_switching.exit)
648 {
649 int mode = targetm.mode_switching.entry (e);
650
651 info[post_entry->index].mode_out =
652 info[post_entry->index].mode_in = no_mode;
653 if (pre_exit)
654 {
655 info[pre_exit->index].mode_out =
656 info[pre_exit->index].mode_in = no_mode;
657 }
658
659 if (mode != no_mode)
660 {
661 bb = post_entry;
662
663 /* By always making this nontransparent, we save
664 an extra check in make_preds_opaque. We also
665 need this to avoid confusing pre_edge_lcm when
666 antic is cleared but transp and comp are set. */
667 for (i = 0; i < no_mode; i++)
668 clear_mode_bit (transp[bb->index], j, i);
669
670 /* Insert a fake computing definition of MODE into entry
671 blocks which compute no mode. This represents the mode on
672 entry. */
673 info[bb->index].computing = mode;
674
675 if (pre_exit)
676 info[pre_exit->index].seginfo->mode =
677 targetm.mode_switching.exit (e);
678 }
679 }
680
681 /* Set the anticipatable and computing arrays. */
682 for (i = 0; i < no_mode; i++)
683 {
684 int m = targetm.mode_switching.priority (entity_map[j], i);
685
686 FOR_EACH_BB_FN (bb, cfun)
687 {
688 if (info[bb->index].seginfo->mode == m)
689 set_mode_bit (antic[bb->index], j, m);
690
691 if (info[bb->index].computing == m)
692 set_mode_bit (comp[bb->index], j, m);
693 }
694 }
695 }
696
697 /* Calculate the optimal locations for the
698 placement mode switches to modes with priority I. */
699
700 FOR_EACH_BB_FN (bb, cfun)
701 bitmap_not (kill[bb->index], transp[bb->index]);
702
703 edge_list = pre_edge_lcm_avs (n_entities * max_num_modes, transp, comp, antic,
704 kill, avin, avout, &insert, &del);
705
706 for (j = n_entities - 1; j >= 0; j--)
707 {
708 int no_mode = num_modes[entity_map[j]];
709
710 /* Insert all mode sets that have been inserted by lcm. */
711
712 for (int ed = NUM_EDGES (edge_list) - 1; ed >= 0; ed--)
713 {
714 edge eg = INDEX_EDGE (edge_list, ed);
715
716 eg->aux = (void *)(intptr_t)-1;
717
718 for (i = 0; i < no_mode; i++)
719 {
720 int m = targetm.mode_switching.priority (entity_map[j], i);
721 if (mode_bit_p (insert[ed], j, m))
722 {
723 eg->aux = (void *)(intptr_t)m;
724 break;
725 }
726 }
727 }
728
729 FOR_EACH_BB_FN (bb, cfun)
730 {
731 struct bb_info *info = bb_info[j];
732 int last_mode = no_mode;
733
734 /* intialize mode in availability for bb. */
735 for (i = 0; i < no_mode; i++)
736 if (mode_bit_p (avout[bb->index], j, i))
737 {
738 if (last_mode == no_mode)
739 last_mode = i;
740 if (last_mode != i)
741 {
742 last_mode = no_mode;
743 break;
744 }
745 }
746 info[bb->index].mode_out = last_mode;
747
748 /* intialize mode out availability for bb. */
749 last_mode = no_mode;
750 for (i = 0; i < no_mode; i++)
751 if (mode_bit_p (avin[bb->index], j, i))
752 {
753 if (last_mode == no_mode)
754 last_mode = i;
755 if (last_mode != i)
756 {
757 last_mode = no_mode;
758 break;
759 }
760 }
761 info[bb->index].mode_in = last_mode;
762
763 for (i = 0; i < no_mode; i++)
764 if (mode_bit_p (del[bb->index], j, i))
765 info[bb->index].seginfo->mode = no_mode;
766 }
767
768 /* Now output the remaining mode sets in all the segments. */
769
770 /* In case there was no mode inserted. the mode information on the edge
771 might not be complete.
772 Update mode info on edges and commit pending mode sets. */
773 need_commit |= commit_mode_sets (edge_list, entity_map[j], bb_info[j]);
774
775 /* Reset modes for next entity. */
776 clear_aux_for_edges ();
777
778 FOR_EACH_BB_FN (bb, cfun)
779 {
780 struct seginfo *ptr, *next;
781 int cur_mode = bb_info[j][bb->index].mode_in;
782
783 for (ptr = bb_info[j][bb->index].seginfo; ptr; ptr = next)
784 {
785 next = ptr->next;
786 if (ptr->mode != no_mode)
787 {
788 rtx mode_set;
789
790 rtl_profile_for_bb (bb);
791 start_sequence ();
792
793 targetm.mode_switching.emit (entity_map[j], ptr->mode,
794 cur_mode, ptr->regs_live);
795 mode_set = get_insns ();
796 end_sequence ();
797
798 /* modes kill each other inside a basic block. */
799 cur_mode = ptr->mode;
800
801 /* Insert MODE_SET only if it is nonempty. */
802 if (mode_set != NULL_RTX)
803 {
804 emitted = true;
805 if (NOTE_INSN_BASIC_BLOCK_P (ptr->insn_ptr))
806 /* We need to emit the insns in a FIFO-like manner,
807 i.e. the first to be emitted at our insertion
808 point ends up first in the instruction steam.
809 Because we made sure that NOTE_INSN_BASIC_BLOCK is
810 only used for initially empty basic blocks, we
811 can achieve this by appending at the end of
812 the block. */
813 emit_insn_after
814 (mode_set, BB_END (NOTE_BASIC_BLOCK (ptr->insn_ptr)));
815 else
816 emit_insn_before (mode_set, ptr->insn_ptr);
817 }
818
819 default_rtl_profile ();
820 }
821
822 free (ptr);
823 }
824 }
825
826 free (bb_info[j]);
827 }
828
829 free_edge_list (edge_list);
830
831 /* Finished. Free up all the things we've allocated. */
832 sbitmap_vector_free (del);
833 sbitmap_vector_free (insert);
834 sbitmap_vector_free (kill);
835 sbitmap_vector_free (antic);
836 sbitmap_vector_free (transp);
837 sbitmap_vector_free (comp);
838 sbitmap_vector_free (avin);
839 sbitmap_vector_free (avout);
840
841 if (need_commit)
842 commit_edge_insertions ();
843
844 if (targetm.mode_switching.entry && targetm.mode_switching.exit)
845 cleanup_cfg (CLEANUP_NO_INSN_DEL);
846 else if (!need_commit && !emitted)
847 return 0;
848
849 return 1;
850 }
851
852 #endif /* OPTIMIZE_MODE_SWITCHING */
853 \f
854 namespace {
855
856 const pass_data pass_data_mode_switching =
857 {
858 RTL_PASS, /* type */
859 "mode_sw", /* name */
860 OPTGROUP_NONE, /* optinfo_flags */
861 true, /* has_execute */
862 TV_MODE_SWITCH, /* tv_id */
863 0, /* properties_required */
864 0, /* properties_provided */
865 0, /* properties_destroyed */
866 0, /* todo_flags_start */
867 TODO_df_finish, /* todo_flags_finish */
868 };
869
870 class pass_mode_switching : public rtl_opt_pass
871 {
872 public:
873 pass_mode_switching (gcc::context *ctxt)
874 : rtl_opt_pass (pass_data_mode_switching, ctxt)
875 {}
876
877 /* opt_pass methods: */
878 /* The epiphany backend creates a second instance of this pass, so we need
879 a clone method. */
880 opt_pass * clone () { return new pass_mode_switching (m_ctxt); }
881 virtual bool gate (function *)
882 {
883 #ifdef OPTIMIZE_MODE_SWITCHING
884 return true;
885 #else
886 return false;
887 #endif
888 }
889
890 virtual unsigned int execute (function *)
891 {
892 #ifdef OPTIMIZE_MODE_SWITCHING
893 optimize_mode_switching ();
894 #endif /* OPTIMIZE_MODE_SWITCHING */
895 return 0;
896 }
897
898 }; // class pass_mode_switching
899
900 } // anon namespace
901
902 rtl_opt_pass *
903 make_pass_mode_switching (gcc::context *ctxt)
904 {
905 return new pass_mode_switching (ctxt);
906 }