]> git.ipfire.org Git - u-boot.git/blob - include/configs/IVMS8.h
Rename CONFIG_SYS_INIT_RAM_END into CONFIG_SYS_INIT_RAM_SIZE
[u-boot.git] / include / configs / IVMS8.h
1 /*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24 /*
25 * board/config.h - configuration options, board specific
26 */
27
28 #ifndef __CONFIG_H
29 #define __CONFIG_H
30
31 /*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36 #define CONFIG_MPC860 1 /* This is a MPC860 CPU */
37 #define CONFIG_IVMS8 1 /* ...on a IVMS8 board */
38
39 #define CONFIG_SYS_TEXT_BASE 0xFF000000
40
41 #if defined (CONFIG_IVMS8_16M)
42 # define CONFIG_IDENT_STRING " IVMS8"
43 #elif defined (CONFIG_IVMS8_32M)
44 # define CONFIG_IDENT_STRING " IVMS8_128"
45 #elif defined (CONFIG_IVMS8_64M)
46 # define CONFIG_IDENT_STRING " IVMS8_256"
47 #endif
48
49 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
50 #undef CONFIG_8xx_CONS_SMC2
51 #undef CONFIG_8xx_CONS_NONE
52 #define CONFIG_BAUDRATE 115200
53
54 #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
55
56 #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
57 #define CONFIG_8xx_GCLK_FREQ 50331648
58
59 #define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
60
61 #if 0
62 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
63 #else
64 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
65 #endif
66 #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
67
68 #define CONFIG_BOOTARGS "root=/dev/nfs rw " \
69 "nfsroot=10.0.0.2:/opt/eldk/ppc_8xx " \
70 "nfsaddrs=10.0.0.99:10.0.0.2"
71
72 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
73 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
74
75 #undef CONFIG_WATCHDOG /* watchdog disabled */
76
77 #define CONFIG_STATUS_LED 1 /* Status LED enabled */
78
79 /*
80 * Command line configuration.
81 */
82 #include <config_cmd_default.h>
83
84 #define CONFIG_CMD_IDE
85
86
87 #define CONFIG_MAC_PARTITION
88 #define CONFIG_DOS_PARTITION
89
90 /*
91 * BOOTP options
92 */
93 #define CONFIG_BOOTP_SUBNETMASK
94 #define CONFIG_BOOTP_HOSTNAME
95 #define CONFIG_BOOTP_BOOTPATH
96 #define CONFIG_BOOTP_BOOTFILESIZE
97
98
99 /*
100 * Miscellaneous configurable options
101 */
102 #define CONFIG_SYS_LONGHELP /* undef to save memory */
103 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
104 #if defined(CONFIG_CMD_KGDB)
105 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
106 #else
107 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
108 #endif
109 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
110 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
111 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
112
113 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
114 #define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
115
116 #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
117
118 #define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
119
120 #define CONFIG_SYS_PB_SDRAM_CLKE 0x00008000 /* PB 16 */
121 #define CONFIG_SYS_PB_ETH_POWERDOWN 0x00010000 /* PB 15 */
122 #define CONFIG_SYS_PB_IDE_MOTOR 0x00020000 /* PB 14 */
123
124 #define CONFIG_SYS_PC_ETH_RESET ((ushort)0x0010) /* PC 11 */
125 #define CONFIG_SYS_PC_IDE_RESET ((ushort)0x0020) /* PC 10 */
126
127 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
128
129 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
130
131 /*
132 * Low Level Configuration Settings
133 * (address mappings, register initial values, etc.)
134 * You should know what you are doing if you make changes here.
135 */
136 /*-----------------------------------------------------------------------
137 * Internal Memory Mapped Register
138 */
139 #define CONFIG_SYS_IMMR 0xFFF00000 /* was: 0xFF000000 */
140
141 /*-----------------------------------------------------------------------
142 * Definitions for initial stack pointer and data area (in DPRAM)
143 */
144 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
145 #if defined (CONFIG_IVMS8_16M)
146 # define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
147 #elif defined (CONFIG_IVMS8_32M)
148 # define CONFIG_SYS_INIT_RAM_SIZE 0x3000 /* Size of used area in DPRAM */
149 #elif defined (CONFIG_IVMS8_64M)
150 # define CONFIG_SYS_INIT_RAM_SIZE 0x3000 /* Size of used area in DPRAM */
151 #endif
152
153 #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
154 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
155 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
156
157 /*-----------------------------------------------------------------------
158 * Start addresses for the final memory configuration
159 * (Set up by the startup code)
160 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
161 */
162 #define CONFIG_SYS_SDRAM_BASE 0x00000000
163 #define CONFIG_SYS_FLASH_BASE 0xFF000000
164 #ifdef DEBUG
165 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
166 #else
167 #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
168 #endif
169 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
170 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
171
172 /*
173 * For booting Linux, the board info and command line data
174 * have to be in the first 8 MB of memory, since this is
175 * the maximum mapped by the Linux kernel during initialization.
176 */
177 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
178 /*-----------------------------------------------------------------------
179 * FLASH organization
180 */
181 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
182 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
183
184 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
185 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
186
187 #define CONFIG_ENV_IS_IN_FLASH 1
188 #define CONFIG_ENV_OFFSET 0x7A000 /* Offset of Environment Sector */
189 #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
190 /*-----------------------------------------------------------------------
191 * Cache Configuration
192 */
193 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
194 #if defined(CONFIG_CMD_KGDB)
195 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
196 #endif
197
198 /*-----------------------------------------------------------------------
199 * SYPCR - System Protection Control 11-9
200 * SYPCR can only be written once after reset!
201 *-----------------------------------------------------------------------
202 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
203 */
204 #if defined(CONFIG_WATCHDOG)
205 # if defined (CONFIG_IVMS8_16M)
206 # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
207 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
208 # elif defined (CONFIG_IVMS8_32M)
209 # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
210 SYPCR_SWE | SYPCR_SWP)
211 # elif defined (CONFIG_IVMS8_64M)
212 # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
213 SYPCR_SWE | SYPCR_SWP)
214 # endif
215 #else
216 # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
217 #endif
218
219 /*-----------------------------------------------------------------------
220 * SIUMCR - SIU Module Configuration 11-6
221 *-----------------------------------------------------------------------
222 * PCMCIA config., multi-function pin tri-state
223 */
224 /* EARB, DBGC and DBPC are initialised by the HCW */
225 /* => 0x000000C0 */
226 #define CONFIG_SYS_SIUMCR (SIUMCR_BSC | SIUMCR_GB5E)
227
228 /*-----------------------------------------------------------------------
229 * TBSCR - Time Base Status and Control 11-26
230 *-----------------------------------------------------------------------
231 * Clear Reference Interrupt Status, Timebase freezing enabled
232 */
233 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
234
235 /*-----------------------------------------------------------------------
236 * PISCR - Periodic Interrupt Status and Control 11-31
237 *-----------------------------------------------------------------------
238 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
239 */
240 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
241
242 /*-----------------------------------------------------------------------
243 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
244 *-----------------------------------------------------------------------
245 * Reset PLL lock status sticky bit, timer expired status bit and timer
246 * interrupt status bit, set PLL multiplication factor !
247 */
248 /* 0x00B0C0C0 */
249 #define CONFIG_SYS_PLPRCR \
250 ( (11 << PLPRCR_MF_SHIFT) | \
251 PLPRCR_SPLSS | PLPRCR_TEXPS | /*PLPRCR_TMIST|*/ \
252 /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
253 PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
254 )
255
256 /*-----------------------------------------------------------------------
257 * SCCR - System Clock and reset Control Register 15-27
258 *-----------------------------------------------------------------------
259 * Set clock output, timebase and RTC source and divider,
260 * power management and some other internal clocks
261 */
262 #define SCCR_MASK SCCR_EBDF11
263 /* 0x01800014 */
264 #define CONFIG_SYS_SCCR (SCCR_COM01 | /*SCCR_TBS|*/ \
265 SCCR_RTDIV | SCCR_RTSEL | \
266 /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
267 SCCR_EBDF00 | SCCR_DFSYNC00 | \
268 SCCR_DFBRG00 | SCCR_DFNL000 | \
269 SCCR_DFNH000 | SCCR_DFLCD101 | \
270 SCCR_DFALCD00)
271
272 /*-----------------------------------------------------------------------
273 * RTCSC - Real-Time Clock Status and Control Register 11-27
274 *-----------------------------------------------------------------------
275 */
276 /* 0x00C3 */
277 #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
278
279
280 /*-----------------------------------------------------------------------
281 * RCCR - RISC Controller Configuration Register 19-4
282 *-----------------------------------------------------------------------
283 */
284 /* TIMEP=2 */
285 #define CONFIG_SYS_RCCR 0x0200
286
287 /*-----------------------------------------------------------------------
288 * RMDS - RISC Microcode Development Support Control Register
289 *-----------------------------------------------------------------------
290 */
291 #define CONFIG_SYS_RMDS 0
292
293 /*-----------------------------------------------------------------------
294 *
295 * Interrupt Levels
296 *-----------------------------------------------------------------------
297 */
298 #define CONFIG_SYS_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
299
300 /*-----------------------------------------------------------------------
301 * PCMCIA stuff
302 *-----------------------------------------------------------------------
303 *
304 */
305 #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
306 #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
307 #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
308 #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
309 #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
310 #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
311 #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
312 #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
313
314 /*-----------------------------------------------------------------------
315 * IDE/ATA stuff
316 *-----------------------------------------------------------------------
317 */
318 #define CONFIG_IDE_8xx_DIRECT 1 /* PCMCIA interface required */
319 #define CONFIG_IDE_RESET 1 /* reset for ide supported */
320
321 #define CONFIG_SYS_IDE_MAXBUS 1 /* The IVMS8 has only 1 IDE bus */
322 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* ... and only 1 IDE device */
323
324 #define CONFIG_SYS_ATA_BASE_ADDR 0xFE100000
325 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
326 #undef CONFIG_SYS_ATA_IDE1_OFFSET /* only one IDE bus available */
327
328 #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
329 #define CONFIG_SYS_ATA_REG_OFFSET 0x0080 /* Offset for normal register accesses */
330 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 /* Offset for alternate registers */
331
332 /*-----------------------------------------------------------------------
333 *
334 *-----------------------------------------------------------------------
335 *
336 */
337 #define CONFIG_SYS_DER 0
338
339 /*
340 * Init Memory Controller:
341 *
342 * BR0 and OR0 (FLASH)
343 */
344
345 #define FLASH_BASE0_PRELIM 0xFF000000 /* FLASH bank #0 */
346
347 /* used to re-map FLASH both when starting from SRAM or FLASH:
348 * restrict access enough to keep SRAM working (if any)
349 * but not too much to meddle with FLASH accesses
350 */
351 /* EPROMs are 512kb */
352 #define CONFIG_SYS_REMAP_OR_AM 0xFFF80000 /* OR addr mask */
353 #define CONFIG_SYS_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
354
355 /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
356 #define CONFIG_SYS_OR_TIMING_FLASH (/* OR_CSNT_SAM | */ OR_ACS_DIV4 | OR_BI | \
357 OR_SCY_5_CLK | OR_EHTR)
358
359 #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
360 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
361 /* 16 bit, bank valid */
362 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
363
364 /*
365 * BR1/OR1 - ELIC SACCO bank @ 0xFE000000
366 *
367 * AM=0xFFFF8 ATM=0 CSNT/SAM=1 ACS/G5LA/G5LS=3 BIH=1 SCY=2 SETA=0 TRLX=1 EHTR=1
368 */
369 #define ELIC_SACCO_BASE 0xFE000000
370 #define ELIC_SACCO_OR_AM 0xFFFF8000
371 #define ELIC_SACCO_TIMING 0x00000F26
372
373 #define CONFIG_SYS_OR1 (ELIC_SACCO_OR_AM | ELIC_SACCO_TIMING)
374 #define CONFIG_SYS_BR1 ((ELIC_SACCO_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
375
376 /*
377 * BR2/OR2 - ELIC EPIC bank @ 0xFE008000
378 *
379 * AM=0xFFFF8 ATM=0 CSNT/SAM=1 ACS/G5LA/G5LS=3 BIH=1 SCY=2 SETA=0 TRLX=1 EHTR=1
380 */
381 #define ELIC_EPIC_BASE 0xFE008000
382 #define ELIC_EPIC_OR_AM 0xFFFF8000
383 #define ELIC_EPIC_TIMING 0x00000F26
384
385 #define CONFIG_SYS_OR2 (ELIC_EPIC_OR_AM | ELIC_EPIC_TIMING)
386 #define CONFIG_SYS_BR2 ((ELIC_EPIC_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
387
388 /*
389 * BR3/OR3: SDRAM
390 *
391 * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
392 */
393 #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
394 #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
395 #define SDRAM_TIMING 0x00000A00 /* SDRAM-Timing */
396
397 #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
398
399 #define CONFIG_SYS_OR3_PRELIM (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
400 #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_V )
401
402 /*
403 * BR4/OR4: not used
404 */
405
406 /*
407 * BR5/OR5: SHARC ADSP-2165L
408 *
409 * AM=0xFFC00 ATM=0 CSNT/SAM=0 ACS/G5LA/G5LS=3 BIH=1 SCY=0 SETA=0 TRLX=0 EHTR=0
410 */
411 #define SHARC_BASE 0xFE400000
412 #define SHARC_OR_AM 0xFFC00000
413 #define SHARC_TIMING 0x00000700
414
415 #define CONFIG_SYS_OR5 (SHARC_OR_AM | SHARC_TIMING )
416 #define CONFIG_SYS_BR5 ((SHARC_BASE & BR_BA_MSK) | BR_PS_32 | BR_MS_UPMA | BR_V )
417
418 /*
419 * Memory Periodic Timer Prescaler
420 */
421
422 /* periodic timer for refresh */
423 #define CONFIG_SYS_MBMR_PTB 204
424
425 /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
426 #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
427 #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
428
429 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
430 #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
431 #if defined (CONFIG_IVMS8_16M)
432 #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
433 #elif defined (CONFIG_IVMS8_32M)
434 #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
435 #elif defined (CONFIG_IVMS8_64M)
436 #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV8 /* setting for 1 bank */
437 #endif
438
439
440 /*
441 * MBMR settings for SDRAM
442 */
443
444 #if defined (CONFIG_IVMS8_16M)
445 /* 8 column SDRAM */
446 # define CONFIG_SYS_MBMR_8COL ((CONFIG_SYS_MBMR_PTB << MBMR_PTB_SHIFT) | \
447 MBMR_AMB_TYPE_0 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A11 | \
448 MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
449 #elif defined (CONFIG_IVMS8_32M)
450 /* 128 MBit SDRAM */
451 #define CONFIG_SYS_MBMR_8COL ((CONFIG_SYS_MBMR_PTB << MBMR_PTB_SHIFT) | \
452 MBMR_AMB_TYPE_1 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A10 | \
453 MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
454 #elif defined (CONFIG_IVMS8_64M)
455 /* 128 MBit SDRAM */
456 #define CONFIG_SYS_MBMR_8COL ((CONFIG_SYS_MBMR_PTB << MBMR_PTB_SHIFT) | \
457 MBMR_AMB_TYPE_1 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A10 | \
458 MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
459
460 #endif
461 #endif /* __CONFIG_H */