]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/M5329EVB.h
i2c, soft-i2c: switch to new multibus/multiadapter support
[people/ms/u-boot.git] / include / configs / M5329EVB.h
1 /*
2 * Configuation settings for the Freescale MCF5329 FireEngine board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26 /*
27 * board/config.h - configuration options, board specific
28 */
29
30 #ifndef _M5329EVB_H
31 #define _M5329EVB_H
32
33 /*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37 #define CONFIG_MCF532x /* define processor family */
38 #define CONFIG_M5329 /* define processor type */
39
40 #define CONFIG_MCFUART
41 #define CONFIG_SYS_UART_PORT (0)
42 #define CONFIG_BAUDRATE 115200
43
44 #undef CONFIG_WATCHDOG
45 #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
46
47 /* Command line configuration */
48 #include <config_cmd_default.h>
49
50 #define CONFIG_CMD_CACHE
51 #define CONFIG_CMD_DATE
52 #define CONFIG_CMD_ELF
53 #define CONFIG_CMD_FLASH
54 #define CONFIG_CMD_I2C
55 #define CONFIG_CMD_MEMORY
56 #define CONFIG_CMD_MISC
57 #define CONFIG_CMD_MII
58 #define CONFIG_CMD_NET
59 #define CONFIG_CMD_PING
60 #define CONFIG_CMD_REGINFO
61
62 #ifdef CONFIG_NANDFLASH_SIZE
63 # define CONFIG_CMD_NAND
64 #endif
65
66 #define CONFIG_SYS_UNIFY_CACHE
67
68 #define CONFIG_MCFFEC
69 #ifdef CONFIG_MCFFEC
70 # define CONFIG_MII 1
71 # define CONFIG_MII_INIT 1
72 # define CONFIG_SYS_DISCOVER_PHY
73 # define CONFIG_SYS_RX_ETH_BUFFER 8
74 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
75
76 # define CONFIG_SYS_FEC0_PINMUX 0
77 # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
78 # define MCFFEC_TOUT_LOOP 50000
79 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
80 # ifndef CONFIG_SYS_DISCOVER_PHY
81 # define FECDUPLEX FULL
82 # define FECSPEED _100BASET
83 # else
84 # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
85 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
86 # endif
87 # endif /* CONFIG_SYS_DISCOVER_PHY */
88 #endif
89
90 #define CONFIG_MCFRTC
91 #undef RTC_DEBUG
92
93 /* Timer */
94 #define CONFIG_MCFTMR
95 #undef CONFIG_MCFPIT
96
97 /* I2C */
98 #define CONFIG_FSL_I2C
99 #define CONFIG_HARD_I2C /* I2C with hw support */
100 #define CONFIG_SYS_I2C_SPEED 80000
101 #define CONFIG_SYS_I2C_SLAVE 0x7F
102 #define CONFIG_SYS_I2C_OFFSET 0x58000
103 #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
104
105 #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
106 #define CONFIG_UDP_CHECKSUM
107
108 #ifdef CONFIG_MCFFEC
109 # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
110 # define CONFIG_IPADDR 192.162.1.2
111 # define CONFIG_NETMASK 255.255.255.0
112 # define CONFIG_SERVERIP 192.162.1.1
113 # define CONFIG_GATEWAYIP 192.162.1.1
114 # define CONFIG_OVERWRITE_ETHADDR_ONCE
115 #endif /* FEC_ENET */
116
117 #define CONFIG_HOSTNAME M5329EVB
118 #define CONFIG_EXTRA_ENV_SETTINGS \
119 "netdev=eth0\0" \
120 "loadaddr=40010000\0" \
121 "u-boot=u-boot.bin\0" \
122 "load=tftp ${loadaddr) ${u-boot}\0" \
123 "upd=run load; run prog\0" \
124 "prog=prot off 0 3ffff;" \
125 "era 0 3ffff;" \
126 "cp.b ${loadaddr} 0 ${filesize};" \
127 "save\0" \
128 ""
129
130 #define CONFIG_PRAM 512 /* 512 KB */
131 #define CONFIG_SYS_PROMPT "-> "
132 #define CONFIG_SYS_LONGHELP /* undef to save memory */
133
134 #ifdef CONFIG_CMD_KGDB
135 # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
136 #else
137 # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
138 #endif
139
140 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
141 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
142 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
143 #define CONFIG_SYS_LOAD_ADDR 0x40010000
144
145 #define CONFIG_SYS_HZ 1000
146 #define CONFIG_SYS_CLK 80000000
147 #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
148
149 #define CONFIG_SYS_MBAR 0xFC000000
150
151 #define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
152
153 /*
154 * Low Level Configuration Settings
155 * (address mappings, register initial values, etc.)
156 * You should know what you are doing if you make changes here.
157 */
158 /*-----------------------------------------------------------------------
159 * Definitions for initial stack pointer and data area (in DPRAM)
160 */
161 #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
162 #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
163 #define CONFIG_SYS_INIT_RAM_CTRL 0x221
164 #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
165 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
166
167 /*-----------------------------------------------------------------------
168 * Start addresses for the final memory configuration
169 * (Set up by the startup code)
170 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
171 */
172 #define CONFIG_SYS_SDRAM_BASE 0x40000000
173 #define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
174 #define CONFIG_SYS_SDRAM_CFG1 0x53722730
175 #define CONFIG_SYS_SDRAM_CFG2 0x56670000
176 #define CONFIG_SYS_SDRAM_CTRL 0xE1092000
177 #define CONFIG_SYS_SDRAM_EMOD 0x40010000
178 #define CONFIG_SYS_SDRAM_MODE 0x018D0000
179
180 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
181 #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
182
183 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
184 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
185
186 #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
187 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
188
189 /*
190 * For booting Linux, the board info and command line data
191 * have to be in the first 8 MB of memory, since this is
192 * the maximum mapped by the Linux kernel during initialization ??
193 */
194 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
195 #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
196
197 /*-----------------------------------------------------------------------
198 * FLASH organization
199 */
200 #define CONFIG_SYS_FLASH_CFI
201 #ifdef CONFIG_SYS_FLASH_CFI
202 # define CONFIG_FLASH_CFI_DRIVER 1
203 # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
204 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
205 # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
206 # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
207 # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
208 #endif
209
210 #ifdef CONFIG_NANDFLASH_SIZE
211 # define CONFIG_SYS_MAX_NAND_DEVICE 1
212 # define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
213 # define CONFIG_SYS_NAND_SIZE 1
214 # define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
215 # define NAND_ALLOW_ERASE_ALL 1
216 # define CONFIG_JFFS2_NAND 1
217 # define CONFIG_JFFS2_DEV "nand0"
218 # define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
219 # define CONFIG_JFFS2_PART_OFFSET 0x00000000
220 #endif
221
222 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
223
224 /* Configuration for environment
225 * Environment is embedded in u-boot in the second sector of the flash
226 */
227 #define CONFIG_ENV_OFFSET 0x4000
228 #define CONFIG_ENV_SECT_SIZE 0x2000
229 #define CONFIG_ENV_IS_IN_FLASH 1
230
231 /*-----------------------------------------------------------------------
232 * Cache Configuration
233 */
234 #define CONFIG_SYS_CACHELINE_SIZE 16
235
236 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
237 CONFIG_SYS_INIT_RAM_SIZE - 8)
238 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
239 CONFIG_SYS_INIT_RAM_SIZE - 4)
240 #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
241 #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
242 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
243 CF_ACR_EN | CF_ACR_SM_ALL)
244 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
245 CF_CACR_DCM_P)
246
247 /*-----------------------------------------------------------------------
248 * Chipselect bank definitions
249 */
250 /*
251 * CS0 - NOR Flash 1, 2, 4, or 8MB
252 * CS1 - CompactFlash and registers
253 * CS2 - NAND Flash 16, 32, or 64MB
254 * CS3 - Available
255 * CS4 - Available
256 * CS5 - Available
257 */
258 #define CONFIG_SYS_CS0_BASE 0
259 #define CONFIG_SYS_CS0_MASK 0x007f0001
260 #define CONFIG_SYS_CS0_CTRL 0x00001fa0
261
262 #define CONFIG_SYS_CS1_BASE 0x10000000
263 #define CONFIG_SYS_CS1_MASK 0x001f0001
264 #define CONFIG_SYS_CS1_CTRL 0x002A3780
265
266 #ifdef CONFIG_NANDFLASH_SIZE
267 #define CONFIG_SYS_CS2_BASE 0x20000000
268 #define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
269 #define CONFIG_SYS_CS2_CTRL 0x00001f60
270 #endif
271
272 #endif /* _M5329EVB_H */