]> git.ipfire.org Git - thirdparty/u-boot.git/blob - include/configs/M54451EVB.h
net: Remove all references to CONFIG_ETHADDR and friends
[thirdparty/u-boot.git] / include / configs / M54451EVB.h
1 /*
2 * Configuation settings for the Freescale MCF54451 EVB board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10 /*
11 * board/config.h - configuration options, board specific
12 */
13
14 #ifndef _M54451EVB_H
15 #define _M54451EVB_H
16
17 /*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21 #define CONFIG_M54451EVB /* M54451EVB board */
22
23 #define CONFIG_DISPLAY_BOARDINFO
24
25 #define CONFIG_MCFUART
26 #define CONFIG_SYS_UART_PORT (0)
27 #define CONFIG_BAUDRATE 115200
28
29 #undef CONFIG_WATCHDOG
30
31 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
32
33 /*
34 * BOOTP options
35 */
36 #define CONFIG_BOOTP_BOOTFILESIZE
37 #define CONFIG_BOOTP_BOOTPATH
38 #define CONFIG_BOOTP_GATEWAY
39 #define CONFIG_BOOTP_HOSTNAME
40
41 /* Command line configuration */
42 #include <config_cmd_default.h>
43
44 #define CONFIG_CMD_BOOTD
45 #define CONFIG_CMD_CACHE
46 #define CONFIG_CMD_DATE
47 #define CONFIG_CMD_DHCP
48 #define CONFIG_CMD_ELF
49 #define CONFIG_CMD_FLASH
50 #define CONFIG_CMD_I2C
51 #undef CONFIG_CMD_JFFS2
52 #define CONFIG_CMD_MEMORY
53 #define CONFIG_CMD_MISC
54 #define CONFIG_CMD_MII
55 #define CONFIG_CMD_NET
56 #define CONFIG_CMD_NFS
57 #define CONFIG_CMD_PING
58 #define CONFIG_CMD_REGINFO
59 #define CONFIG_CMD_SPI
60 #define CONFIG_CMD_SF
61
62 #undef CONFIG_CMD_LOADB
63 #undef CONFIG_CMD_LOADS
64
65 /* Network configuration */
66 #define CONFIG_MCFFEC
67 #ifdef CONFIG_MCFFEC
68 # define CONFIG_MII 1
69 # define CONFIG_MII_INIT 1
70 # define CONFIG_SYS_DISCOVER_PHY
71 # define CONFIG_SYS_RX_ETH_BUFFER 8
72 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
73
74 # define CONFIG_SYS_FEC0_PINMUX 0
75 # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
76 # define MCFFEC_TOUT_LOOP 50000
77
78 # define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
79 # define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:2M(kernel)ro,-(jffs2)"
80 # define CONFIG_ETHPRIME "FEC0"
81 # define CONFIG_IPADDR 192.162.1.2
82 # define CONFIG_NETMASK 255.255.255.0
83 # define CONFIG_SERVERIP 192.162.1.1
84 # define CONFIG_GATEWAYIP 192.162.1.1
85
86 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
87 # ifndef CONFIG_SYS_DISCOVER_PHY
88 # define FECDUPLEX FULL
89 # define FECSPEED _100BASET
90 # else
91 # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
92 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
93 # endif
94 # endif /* CONFIG_SYS_DISCOVER_PHY */
95 #endif
96
97 #define CONFIG_HOSTNAME M54451EVB
98 #ifdef CONFIG_SYS_STMICRO_BOOT
99 /* ST Micro serial flash */
100 #define CONFIG_SYS_LOAD_ADDR2 0x40010007
101 #define CONFIG_EXTRA_ENV_SETTINGS \
102 "netdev=eth0\0" \
103 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
104 "loadaddr=0x40010000\0" \
105 "sbfhdr=sbfhdr.bin\0" \
106 "uboot=u-boot.bin\0" \
107 "load=tftp ${loadaddr} ${sbfhdr};" \
108 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
109 "upd=run load; run prog\0" \
110 "prog=sf probe 0:1 1000000 3;" \
111 "sf erase 0 30000;" \
112 "sf write ${loadaddr} 0 30000;" \
113 "save\0" \
114 ""
115 #else
116 #define CONFIG_SYS_UBOOT_END 0x3FFFF
117 #define CONFIG_EXTRA_ENV_SETTINGS \
118 "netdev=eth0\0" \
119 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
120 "loadaddr=40010000\0" \
121 "u-boot=u-boot.bin\0" \
122 "load=tftp ${loadaddr) ${u-boot}\0" \
123 "upd=run load; run prog\0" \
124 "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \
125 "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \
126 "cp.b ${loadaddr} 0 ${filesize};" \
127 "save\0" \
128 ""
129 #endif
130
131 /* Realtime clock */
132 #define CONFIG_MCFRTC
133 #undef RTC_DEBUG
134 #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
135
136 /* Timer */
137 #define CONFIG_MCFTMR
138 #undef CONFIG_MCFPIT
139
140 /* I2c */
141 #define CONFIG_SYS_I2C
142 #define CONFIG_SYS_I2C_FSL
143 #define CONFIG_SYS_FSL_I2C_SPEED 80000
144 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
145 #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
146 #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
147
148 /* DSPI and Serial Flash */
149 #define CONFIG_CF_SPI
150 #define CONFIG_CF_DSPI
151 #define CONFIG_SERIAL_FLASH
152 #define CONFIG_HARD_SPI
153 #define CONFIG_SYS_SBFHDR_SIZE 0x7
154 #ifdef CONFIG_CMD_SPI
155 # define CONFIG_SPI_FLASH
156 # define CONFIG_SPI_FLASH_STMICRO
157
158 # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
159 DSPI_CTAR_PCSSCK_1CLK | \
160 DSPI_CTAR_PASC(0) | \
161 DSPI_CTAR_PDT(0) | \
162 DSPI_CTAR_CSSCK(0) | \
163 DSPI_CTAR_ASC(0) | \
164 DSPI_CTAR_DT(1))
165 # define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
166 # define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
167 #endif
168
169 /* Input, PCI, Flexbus, and VCO */
170 #define CONFIG_EXTRA_CLOCK
171
172 #define CONFIG_PRAM 2048 /* 2048 KB */
173
174 #define CONFIG_SYS_PROMPT "-> "
175 #define CONFIG_SYS_LONGHELP /* undef to save memory */
176
177 #if defined(CONFIG_CMD_KGDB)
178 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
179 #else
180 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
181 #endif
182 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
183 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
184 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
185
186 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
187
188 #define CONFIG_SYS_MBAR 0xFC000000
189
190 /*
191 * Low Level Configuration Settings
192 * (address mappings, register initial values, etc.)
193 * You should know what you are doing if you make changes here.
194 */
195
196 /*-----------------------------------------------------------------------
197 * Definitions for initial stack pointer and data area (in DPRAM)
198 */
199 #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
200 #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
201 #define CONFIG_SYS_INIT_RAM_CTRL 0x221
202 #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
203 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
204 #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
205
206 /*-----------------------------------------------------------------------
207 * Start addresses for the final memory configuration
208 * (Set up by the startup code)
209 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
210 */
211 #define CONFIG_SYS_SDRAM_BASE 0x40000000
212 #define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
213 #define CONFIG_SYS_SDRAM_CFG1 0x33633F30
214 #define CONFIG_SYS_SDRAM_CFG2 0x57670000
215 #define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
216 #define CONFIG_SYS_SDRAM_EMOD 0x80810000
217 #define CONFIG_SYS_SDRAM_MODE 0x008D0000
218 #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
219
220 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
221 #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
222
223 #ifdef CONFIG_CF_SBF
224 # define CONFIG_SERIAL_BOOT
225 # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
226 #else
227 # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
228 #endif
229 #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
230 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
231
232 /* Reserve 256 kB for malloc() */
233 #define CONFIG_SYS_MALLOC_LEN (256 << 10)
234 /*
235 * For booting Linux, the board info and command line data
236 * have to be in the first 8 MB of memory, since this is
237 * the maximum mapped by the Linux kernel during initialization ??
238 */
239 /* Initial Memory map for Linux */
240 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
241
242 /* Configuration for environment
243 * Environment is not embedded in u-boot. First time runing may have env
244 * crc error warning if there is no correct environment on the flash.
245 */
246 #if defined(CONFIG_SYS_STMICRO_BOOT)
247 # define CONFIG_ENV_IS_IN_SPI_FLASH 1
248 # define CONFIG_ENV_SPI_CS 1
249 # define CONFIG_ENV_OFFSET 0x20000
250 # define CONFIG_ENV_SIZE 0x2000
251 # define CONFIG_ENV_SECT_SIZE 0x10000
252 #else
253 # define CONFIG_ENV_IS_IN_FLASH 1
254 # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
255 # define CONFIG_ENV_SIZE 0x2000
256 # define CONFIG_ENV_SECT_SIZE 0x20000
257 #endif
258 #undef CONFIG_ENV_OVERWRITE
259
260 /* FLASH organization */
261 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
262
263 #define CONFIG_SYS_FLASH_CFI
264 #ifdef CONFIG_SYS_FLASH_CFI
265
266 # define CONFIG_FLASH_CFI_DRIVER 1
267 # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
268 # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
269 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
270 # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
271 # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
272 # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
273 # define CONFIG_SYS_FLASH_CHECKSUM
274 # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
275
276 #endif
277
278 /*
279 * This is setting for JFFS2 support in u-boot.
280 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
281 */
282 #ifdef CONFIG_CMD_JFFS2
283 # define CONFIG_JFFS2_DEV "nor0"
284 # define CONFIG_JFFS2_PART_SIZE 0x01000000
285 # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
286 #endif
287
288 /* Cache Configuration */
289 #define CONFIG_SYS_CACHELINE_SIZE 16
290
291 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
292 CONFIG_SYS_INIT_RAM_SIZE - 8)
293 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
294 CONFIG_SYS_INIT_RAM_SIZE - 4)
295 #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
296 #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
297 #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
298 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
299 CF_ACR_EN | CF_ACR_SM_ALL)
300 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
301 CF_CACR_ICINVA | CF_CACR_EUSP)
302 #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
303 CF_CACR_DEC | CF_CACR_DDCM_P | \
304 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
305
306 /*-----------------------------------------------------------------------
307 * Memory bank definitions
308 */
309 /*
310 * CS0 - NOR Flash 16MB
311 * CS1 - Available
312 * CS2 - Available
313 * CS3 - Available
314 * CS4 - Available
315 * CS5 - Available
316 */
317
318 /* Flash */
319 #define CONFIG_SYS_CS0_BASE 0x00000000
320 #define CONFIG_SYS_CS0_MASK 0x00FF0001
321 #define CONFIG_SYS_CS0_CTRL 0x00004D80
322
323 #define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
324
325 #endif /* _M54451EVB_H */