]> git.ipfire.org Git - thirdparty/u-boot.git/blob - include/configs/MPC8313ERDB_NAND.h
68298533430c8b51f3ba49b68b530fd472ac912f
[thirdparty/u-boot.git] / include / configs / MPC8313ERDB_NAND.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
4 */
5 /*
6 * mpc8313epb board configuration file
7 */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13 * High Level Configuration Options
14 */
15 #define CONFIG_E300 1
16
17 #define CONFIG_SPL_INIT_MINIMAL
18 #define CONFIG_SPL_FLUSH_IMAGE
19 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
20 #define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
21
22 #ifdef CONFIG_SPL_BUILD
23 #define CONFIG_NS16550_MIN_FUNCTIONS
24 #endif
25
26 #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
27 #define CONFIG_SPL_MAX_SIZE (4 * 1024)
28 #define CONFIG_SPL_PAD_TO 0x4000
29
30 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
31 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
32 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
33 #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
34 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
35 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
36
37 #ifdef CONFIG_SPL_BUILD
38 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
39 #endif
40
41 #ifndef CONFIG_SYS_MONITOR_BASE
42 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
43 #endif
44
45 #define CONFIG_PCI_INDIRECT_BRIDGE
46
47 /*
48 * On-board devices
49 *
50 * TSEC1 is VSC switch
51 * TSEC2 is SoC TSEC
52 */
53 #define CONFIG_VSC7385_ENET
54 #define CONFIG_TSEC2
55
56 #if !defined(CONFIG_SPL_BUILD)
57 #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
58 #endif
59
60 /* Early revs of this board will lock up hard when attempting
61 * to access the PMC registers, unless a JTAG debugger is
62 * connected, or some resistor modifications are made.
63 */
64 #define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
65
66 /*
67 * Device configurations
68 */
69
70 /* Vitesse 7385 */
71
72 #ifdef CONFIG_VSC7385_ENET
73
74 #define CONFIG_TSEC1
75
76 /* The flash address and size of the VSC7385 firmware image */
77 #define CONFIG_VSC7385_IMAGE 0xFE7FE000
78 #define CONFIG_VSC7385_IMAGE_SIZE 8192
79
80 #endif
81
82 /*
83 * DDR Setup
84 */
85 #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/
86
87 /*
88 * Manually set up DDR parameters, as this board does not
89 * seem to have the SPD connected to I2C.
90 */
91 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
92 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
93 | CSCONFIG_ODT_RD_NEVER \
94 | CSCONFIG_ODT_WR_ONLY_CURRENT \
95 | CSCONFIG_ROW_BIT_13 \
96 | CSCONFIG_COL_BIT_10)
97 /* 0x80010102 */
98
99 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
100 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
101 | (0 << TIMING_CFG0_WRT_SHIFT) \
102 | (0 << TIMING_CFG0_RRT_SHIFT) \
103 | (0 << TIMING_CFG0_WWT_SHIFT) \
104 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
105 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
106 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
107 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
108 /* 0x00220802 */
109 #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
110 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
111 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
112 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
113 | (10 << TIMING_CFG1_REFREC_SHIFT) \
114 | (3 << TIMING_CFG1_WRREC_SHIFT) \
115 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
116 | (2 << TIMING_CFG1_WRTORD_SHIFT))
117 /* 0x3835a322 */
118 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
119 | (5 << TIMING_CFG2_CPO_SHIFT) \
120 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
121 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
122 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
123 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
124 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
125 /* 0x129048c6 */ /* P9-45,may need tuning */
126 #define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
127 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
128 /* 0x05100500 */
129 #if defined(CONFIG_DDR_2T_TIMING)
130 #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
131 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
132 | SDRAM_CFG_DBW_32 \
133 | SDRAM_CFG_2T_EN)
134 /* 0x43088000 */
135 #else
136 #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
137 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
138 | SDRAM_CFG_DBW_32)
139 /* 0x43080000 */
140 #endif
141 #define CONFIG_SYS_SDRAM_CFG2 0x00401000
142 /* set burst length to 8 for 32-bit data path */
143 #define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
144 | (0x0632 << SDRAM_MODE_SD_SHIFT))
145 /* 0x44480632 */
146 #define CONFIG_SYS_DDR_MODE_2 0x8000C000
147
148 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
149 /*0x02000000*/
150 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
151 | DDRCDR_PZ_NOMZ \
152 | DDRCDR_NZ_NOMZ \
153 | DDRCDR_M_ODR)
154
155 /*
156 * FLASH on the Local Bus
157 */
158 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
159 #define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
160 #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
161
162 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
163 #define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
164
165 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
166 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
167
168 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
169 !defined(CONFIG_SPL_BUILD)
170 #define CONFIG_SYS_RAMBOOT
171 #endif
172
173 #define CONFIG_SYS_INIT_RAM_LOCK 1
174 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
175 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
176
177 #define CONFIG_SYS_GBL_DATA_OFFSET \
178 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
179 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
180
181 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
182 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
183 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
184
185 /* drivers/mtd/nand/raw/nand.c */
186 #if defined(CONFIG_SPL_BUILD)
187 #define CONFIG_SYS_NAND_BASE 0xFFF00000
188 #else
189 #define CONFIG_SYS_NAND_BASE 0xE2800000
190 #endif
191
192 #define CONFIG_MTD_PARTITION
193
194 #define CONFIG_SYS_MAX_NAND_DEVICE 1
195 #define CONFIG_NAND_FSL_ELBC 1
196 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
197 #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
198
199 /* Still needed for spl_minimal.c */
200 #define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR0_PRELIM
201 #define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR0_PRELIM
202
203 /* local bus write LED / read status buffer (BCSR) mapping */
204 #define CONFIG_SYS_BCSR_ADDR 0xFA000000
205 #define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
206 /* map at 0xFA000000 on LCS3 */
207
208 /* Vitesse 7385 */
209
210 #ifdef CONFIG_VSC7385_ENET
211
212 /* VSC7385 Base address on LCS2 */
213 #define CONFIG_SYS_VSC7385_BASE 0xF0000000
214 #define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
215
216
217 #endif
218
219 #define CONFIG_MPC83XX_GPIO 1
220
221 /*
222 * Serial Port
223 */
224 #define CONFIG_SYS_NS16550_SERIAL
225 #define CONFIG_SYS_NS16550_REG_SIZE 1
226
227 #define CONFIG_SYS_BAUDRATE_TABLE \
228 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
229
230 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
231 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
232
233 /* I2C */
234 #define CONFIG_SYS_I2C
235 #define CONFIG_SYS_I2C_FSL
236 #define CONFIG_SYS_FSL_I2C_SPEED 400000
237 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
238 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
239 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
240 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
241 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
242 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
243
244 /*
245 * General PCI
246 * Addresses are mapped 1-1.
247 */
248 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
249 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
250 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
251 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
252 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
253 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
254 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
255 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
256 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
257
258 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
259
260 /*
261 * TSEC
262 */
263
264 #define CONFIG_GMII /* MII PHY management */
265
266 #ifdef CONFIG_TSEC1
267 #define CONFIG_HAS_ETH0
268 #define CONFIG_TSEC1_NAME "TSEC0"
269 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
270 #define TSEC1_PHY_ADDR 0x1c
271 #define TSEC1_FLAGS TSEC_GIGABIT
272 #define TSEC1_PHYIDX 0
273 #endif
274
275 #ifdef CONFIG_TSEC2
276 #define CONFIG_HAS_ETH1
277 #define CONFIG_TSEC2_NAME "TSEC1"
278 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
279 #define TSEC2_PHY_ADDR 4
280 #define TSEC2_FLAGS TSEC_GIGABIT
281 #define TSEC2_PHYIDX 0
282 #endif
283
284 /* Options are: TSEC[0-1] */
285 #define CONFIG_ETHPRIME "TSEC1"
286
287 /*
288 * Configure on-board RTC
289 */
290 #define CONFIG_RTC_DS1337
291 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
292
293 /*
294 * Environment
295 */
296 #define CONFIG_ENV_RANGE (CONFIG_SYS_NAND_BLOCK_SIZE * 4)
297
298 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
299 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
300
301 /*
302 * BOOTP options
303 */
304 #define CONFIG_BOOTP_BOOTFILESIZE
305
306 /*
307 * Command line configuration.
308 */
309
310 /*
311 * Miscellaneous configurable options
312 */
313 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
314 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
315
316 /* Boot Argument Buffer Size */
317 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
318
319 /*
320 * For booting Linux, the board info and command line data
321 * have to be in the first 256 MB of memory, since this is
322 * the maximum mapped by the Linux kernel during initialization.
323 */
324 /* Initial Memory map for Linux*/
325 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
326 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
327
328 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
329
330 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
331
332 /* System IO Config */
333 #define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
334 /* Enable Internal USB Phy and GPIO on LCD Connector */
335 #define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
336
337 /*
338 * Environment Configuration
339 */
340 #define CONFIG_ENV_OVERWRITE
341
342 #define CONFIG_NETDEV "eth1"
343
344 #define CONFIG_HOSTNAME "mpc8313erdb"
345 #define CONFIG_ROOTPATH "/nfs/root/path"
346 #define CONFIG_BOOTFILE "uImage"
347 /* U-Boot image on TFTP server */
348 #define CONFIG_UBOOTPATH "u-boot.bin"
349 #define CONFIG_FDTFILE "mpc8313erdb.dtb"
350
351 /* default location for tftp and bootm */
352 #define CONFIG_LOADADDR 800000
353
354 #define CONFIG_EXTRA_ENV_SETTINGS \
355 "netdev=" CONFIG_NETDEV "\0" \
356 "ethprime=TSEC1\0" \
357 "uboot=" CONFIG_UBOOTPATH "\0" \
358 "tftpflash=tftpboot $loadaddr $uboot; " \
359 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
360 " +$filesize; " \
361 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
362 " +$filesize; " \
363 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
364 " $filesize; " \
365 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
366 " +$filesize; " \
367 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
368 " $filesize\0" \
369 "fdtaddr=780000\0" \
370 "fdtfile=" CONFIG_FDTFILE "\0" \
371 "console=ttyS0\0" \
372 "setbootargs=setenv bootargs " \
373 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
374 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
375 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
376 "$netdev:off " \
377 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
378
379 #define CONFIG_NFSBOOTCOMMAND \
380 "setenv rootdev /dev/nfs;" \
381 "run setbootargs;" \
382 "run setipargs;" \
383 "tftp $loadaddr $bootfile;" \
384 "tftp $fdtaddr $fdtfile;" \
385 "bootm $loadaddr - $fdtaddr"
386
387 #define CONFIG_RAMBOOTCOMMAND \
388 "setenv rootdev /dev/ram;" \
389 "run setbootargs;" \
390 "tftp $ramdiskaddr $ramdiskfile;" \
391 "tftp $loadaddr $bootfile;" \
392 "tftp $fdtaddr $fdtfile;" \
393 "bootm $loadaddr $ramdiskaddr $fdtaddr"
394
395 #endif /* __CONFIG_H */