]> git.ipfire.org Git - thirdparty/u-boot.git/blob - include/configs/MPC8544DS.h
Merge branch 'master' of git://git.denx.de/u-boot
[thirdparty/u-boot.git] / include / configs / MPC8544DS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc.
4 */
5
6 /*
7 * mpc8544ds board configuration file
8 *
9 */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #define CONFIG_PCI1 1 /* PCI controller 1 */
14 #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
15 #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
16 #define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
17 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
18 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
19 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
20
21 #define CONFIG_ENV_OVERWRITE
22 #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
23
24 #ifndef __ASSEMBLY__
25 extern unsigned long get_board_sys_clk(unsigned long dummy);
26 #endif
27 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
28
29 /*
30 * These can be toggled for performance analysis, otherwise use default.
31 */
32 #define CONFIG_L2_CACHE /* toggle L2 cache */
33 #define CONFIG_BTB /* toggle branch predition */
34
35 /*
36 * Only possible on E500 Version 2 or newer cores.
37 */
38 #define CONFIG_ENABLE_36BIT_PHYS 1
39
40 #define CONFIG_SYS_CCSRBAR 0xe0000000
41 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
42
43 /* DDR Setup */
44 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
45 #define CONFIG_DDR_SPD
46
47 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
48 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
49
50 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
51 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
52 #define CONFIG_VERY_BIG_RAM
53
54 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
55 #define CONFIG_CHIP_SELECTS_PER_CTRL 2
56
57 /* I2C addresses of SPD EEPROMs */
58 #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
59
60 /* Make sure required options are set */
61 #ifndef CONFIG_SPD_EEPROM
62 #error ("CONFIG_SPD_EEPROM is required")
63 #endif
64
65 #undef CONFIG_CLOCKS_IN_MHZ
66
67 /*
68 * Memory map
69 *
70 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
71 *
72 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
73 *
74 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
75 *
76 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
77 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
78 *
79 * Localbus cacheable
80 *
81 * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
82 * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
83 *
84 * Localbus non-cacheable
85 *
86 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
87 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
88 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
89 *
90 */
91
92 /*
93 * Local Bus Definitions
94 */
95 #define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */
96
97 #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
98
99 #define CONFIG_SYS_BR0_PRELIM 0xff801001
100 #define CONFIG_SYS_BR1_PRELIM 0xfe801001
101
102 #define CONFIG_SYS_OR0_PRELIM 0xff806e65
103 #define CONFIG_SYS_OR1_PRELIM 0xff806e65
104
105 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
106
107 #define CONFIG_SYS_FLASH_QUIET_TEST
108 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
109 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
110 #undef CONFIG_SYS_FLASH_CHECKSUM
111 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
112 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
113 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
114
115 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
116
117 #define CONFIG_SYS_FLASH_EMPTY_INFO
118
119 #define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000
120
121 #define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
122 #define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
123
124 #define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
125 #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
126
127 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
128 #define PIXIS_BASE 0xf8100000 /* PIXIS registers */
129 #define PIXIS_ID 0x0 /* Board ID at offset 0 */
130 #define PIXIS_VER 0x1 /* Board version at offset 1 */
131 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
132 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
133 #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
134 * register */
135 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
136 #define PIXIS_VCTL 0x10 /* VELA Control Register */
137 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
138 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
139 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
140 #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
141 #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
142 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
143 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
144 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
145 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
146 #define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */
147 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
148 #define PIXIS_VSPEED2_TSEC1SER 0x2
149 #define PIXIS_VSPEED2_TSEC3SER 0x1
150 #define PIXIS_VCFGEN1_TSEC1SER 0x20
151 #define PIXIS_VCFGEN1_TSEC3SER 0x40
152 #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
153 #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
154
155 #define CONFIG_SYS_INIT_RAM_LOCK 1
156 #define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */
157 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
158
159 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
160 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
161
162 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
163 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
164
165 /* Serial Port - controlled on board with jumper J8
166 * open - index 2
167 * shorted - index 1
168 */
169 #define CONFIG_SYS_NS16550_SERIAL
170 #define CONFIG_SYS_NS16550_REG_SIZE 1
171 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
172
173 #define CONFIG_SYS_BAUDRATE_TABLE \
174 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
175
176 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
177 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
178
179 /* I2C */
180 #define CONFIG_SYS_I2C
181 #define CONFIG_SYS_I2C_FSL
182 #define CONFIG_SYS_FSL_I2C_SPEED 400000
183 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
184 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
185 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
186 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
187
188 /*
189 * General PCI
190 * Memory space is mapped 1-1, but I/O space must start from 0.
191 */
192 #define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */
193 #define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
194 #define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */
195 #define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
196
197 #define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000
198 #define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000
199 #define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000
200 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
201 #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
202 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
203 #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
204 #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
205
206 /* controller 2, Slot 1, tgtid 1, Base address 9000 */
207 #define CONFIG_SYS_PCIE2_NAME "Slot 1"
208 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000
209 #define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000
210 #define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000
211 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
212 #define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000
213 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
214 #define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000
215 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
216
217 /* controller 1, Slot 2,tgtid 2, Base address a000 */
218 #define CONFIG_SYS_PCIE1_NAME "Slot 2"
219 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
220 #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
221 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
222 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
223 #define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000
224 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
225 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000
226 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
227
228 /* controller 3, direct to uli, tgtid 3, Base address b000 */
229 #define CONFIG_SYS_PCIE3_NAME "ULI"
230 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
231 #define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000
232 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000
233 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */
234 #define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */
235 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
236 #define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
237 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */
238 #define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000
239 #define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000
240 #define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000
241 #define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
242
243 #if defined(CONFIG_PCI)
244
245 /*PCIE video card used*/
246 #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
247
248 /*PCI video card used*/
249 /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
250
251 /* video */
252
253 #if defined(CONFIG_VIDEO)
254 #define CONFIG_BIOSEMU
255 #define CONFIG_ATI_RADEON_FB
256 #define CONFIG_VIDEO_LOGO
257 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
258 #endif
259
260 #undef CONFIG_EEPRO100
261 #undef CONFIG_TULIP
262
263 #ifndef CONFIG_PCI_PNP
264 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
265 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
266 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
267 #endif
268
269 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
270
271 #ifdef CONFIG_SCSI_AHCI
272 #define CONFIG_SATA_ULI5288
273 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
274 #define CONFIG_SYS_SCSI_MAX_LUN 1
275 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
276 #endif /* CONFIG_SCSI_AHCI */
277
278 #endif /* CONFIG_PCI */
279
280 #if defined(CONFIG_TSEC_ENET)
281
282 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
283 #define CONFIG_TSEC1 1
284 #define CONFIG_TSEC1_NAME "eTSEC1"
285 #define CONFIG_TSEC3 1
286 #define CONFIG_TSEC3_NAME "eTSEC3"
287
288 #define CONFIG_PIXIS_SGMII_CMD
289 #define CONFIG_FSL_SGMII_RISER 1
290 #define SGMII_RISER_PHY_OFFSET 0x1c
291
292 #define TSEC1_PHY_ADDR 0
293 #define TSEC3_PHY_ADDR 1
294
295 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
296 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
297
298 #define TSEC1_PHYIDX 0
299 #define TSEC3_PHYIDX 0
300
301 #define CONFIG_ETHPRIME "eTSEC1"
302 #endif /* CONFIG_TSEC_ENET */
303
304 /*
305 * Environment
306 */
307
308 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
309 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
310
311 /*
312 * BOOTP options
313 */
314 #define CONFIG_BOOTP_BOOTFILESIZE
315
316 /*
317 * USB
318 */
319
320 #ifdef CONFIG_USB_EHCI_HCD
321 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
322 #define CONFIG_PCI_EHCI_DEVICE 0
323 #endif
324
325 #undef CONFIG_WATCHDOG /* watchdog disabled */
326
327 /*
328 * Miscellaneous configurable options
329 */
330 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
331
332 /*
333 * For booting Linux, the board info and command line data
334 * have to be in the first 64 MB of memory, since this is
335 * the maximum mapped by the Linux kernel during initialization.
336 */
337 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
338 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
339
340 #if defined(CONFIG_CMD_KGDB)
341 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
342 #endif
343
344 /*
345 * Environment Configuration
346 */
347
348 /* The mac addresses for all ethernet interface */
349 #if defined(CONFIG_TSEC_ENET)
350 #define CONFIG_HAS_ETH0
351 #define CONFIG_HAS_ETH1
352 #endif
353
354 #define CONFIG_IPADDR 192.168.1.251
355
356 #define CONFIG_HOSTNAME "8544ds_unknown"
357 #define CONFIG_ROOTPATH "/nfs/mpc85xx"
358 #define CONFIG_BOOTFILE "8544ds/uImage.uboot"
359 #define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
360
361 #define CONFIG_SERVERIP 192.168.1.1
362 #define CONFIG_GATEWAYIP 192.168.1.1
363 #define CONFIG_NETMASK 255.255.0.0
364
365 #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
366
367 #define CONFIG_EXTRA_ENV_SETTINGS \
368 "netdev=eth0\0" \
369 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
370 "tftpflash=tftpboot $loadaddr $uboot; " \
371 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
372 " +$filesize; " \
373 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
374 " +$filesize; " \
375 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
376 " $filesize; " \
377 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
378 " +$filesize; " \
379 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
380 " $filesize\0" \
381 "consoledev=ttyS0\0" \
382 "ramdiskaddr=2000000\0" \
383 "ramdiskfile=8544ds/ramdisk.uboot\0" \
384 "fdtaddr=1e00000\0" \
385 "fdtfile=8544ds/mpc8544ds.dtb\0" \
386 "bdev=sda3\0"
387
388 #define CONFIG_NFSBOOTCOMMAND \
389 "setenv bootargs root=/dev/nfs rw " \
390 "nfsroot=$serverip:$rootpath " \
391 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
392 "console=$consoledev,$baudrate $othbootargs;" \
393 "tftp $loadaddr $bootfile;" \
394 "tftp $fdtaddr $fdtfile;" \
395 "bootm $loadaddr - $fdtaddr"
396
397 #define CONFIG_RAMBOOTCOMMAND \
398 "setenv bootargs root=/dev/ram rw " \
399 "console=$consoledev,$baudrate $othbootargs;" \
400 "tftp $ramdiskaddr $ramdiskfile;" \
401 "tftp $loadaddr $bootfile;" \
402 "tftp $fdtaddr $fdtfile;" \
403 "bootm $loadaddr $ramdiskaddr $fdtaddr"
404
405 #define CONFIG_BOOTCOMMAND \
406 "setenv bootargs root=/dev/$bdev rw " \
407 "console=$consoledev,$baudrate $othbootargs;" \
408 "tftp $loadaddr $bootfile;" \
409 "tftp $fdtaddr $fdtfile;" \
410 "bootm $loadaddr - $fdtaddr"
411
412 #endif /* __CONFIG_H */