]> git.ipfire.org Git - thirdparty/u-boot.git/blob - include/configs/P1022DS.h
configs: Remove unneeded CONFIG_SYS_LDSCRIPT instances
[thirdparty/u-boot.git] / include / configs / P1022DS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3 * Copyright 2010-2012 Freescale Semiconductor, Inc.
4 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
5 * Timur Tabi <timur@freescale.com>
6 */
7
8 #ifndef __CONFIG_H
9 #define __CONFIG_H
10
11 #include "../board/freescale/common/ics307_clk.h"
12
13 #ifdef CONFIG_SDCARD
14 #define CONFIG_SPL_FLUSH_IMAGE
15 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
16 #define CONFIG_SPL_PAD_TO 0x20000
17 #define CONFIG_SPL_MAX_SIZE (128 * 1024)
18 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
19 #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
20 #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
21 #define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
22 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
23 #ifdef CONFIG_SPL_BUILD
24 #define CONFIG_SPL_COMMON_INIT_DDR
25 #endif
26 #endif
27
28 #ifdef CONFIG_SPIFLASH
29 #define CONFIG_SPL_SPI_FLASH_MINIMAL
30 #define CONFIG_SPL_FLUSH_IMAGE
31 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
32 #define CONFIG_SPL_PAD_TO 0x20000
33 #define CONFIG_SPL_MAX_SIZE (128 * 1024)
34 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
35 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
36 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
37 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
38 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
39 #ifdef CONFIG_SPL_BUILD
40 #define CONFIG_SPL_COMMON_INIT_DDR
41 #endif
42 #endif
43
44 #define CONFIG_NAND_FSL_ELBC
45 #define CONFIG_SYS_NAND_MAX_ECCPOS 56
46 #define CONFIG_SYS_NAND_MAX_OOBFREE 5
47
48 #ifdef CONFIG_NAND
49 #ifdef CONFIG_TPL_BUILD
50 #define CONFIG_SPL_FLUSH_IMAGE
51 #define CONFIG_SPL_NAND_INIT
52 #define CONFIG_SPL_COMMON_INIT_DDR
53 #define CONFIG_SPL_MAX_SIZE (128 << 10)
54 #define CONFIG_TPL_TEXT_BASE 0xf8f81000
55 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
56 #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
57 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
58 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
59 #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
60 #elif defined(CONFIG_SPL_BUILD)
61 #define CONFIG_SPL_INIT_MINIMAL
62 #define CONFIG_SPL_FLUSH_IMAGE
63 #define CONFIG_SPL_MAX_SIZE 4096
64 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
65 #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
66 #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
67 #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
68 #endif
69 #define CONFIG_SPL_PAD_TO 0x20000
70 #define CONFIG_TPL_PAD_TO 0x20000
71 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
72 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
73 #endif
74
75 /* High Level Configuration Options */
76
77 #ifndef CONFIG_RESET_VECTOR_ADDRESS
78 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
79 #endif
80
81 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
82 #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
83 #define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
84 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
85 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
86 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
87
88 #define CONFIG_ENABLE_36BIT_PHYS
89
90 #ifdef CONFIG_PHYS_64BIT
91 #define CONFIG_ADDR_MAP
92 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
93 #endif
94
95 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
96 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
97 #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
98
99 /*
100 * These can be toggled for performance analysis, otherwise use default.
101 */
102 #define CONFIG_L2_CACHE
103 #define CONFIG_BTB
104
105 #define CONFIG_SYS_MEMTEST_START 0x00000000
106 #define CONFIG_SYS_MEMTEST_END 0x7fffffff
107
108 #define CONFIG_SYS_CCSRBAR 0xffe00000
109 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
110
111 /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
112 SPL code*/
113 #ifdef CONFIG_SPL_BUILD
114 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
115 #endif
116
117 /* DDR Setup */
118 #define CONFIG_DDR_SPD
119 #define CONFIG_VERY_BIG_RAM
120
121 #ifdef CONFIG_DDR_ECC
122 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
123 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
124 #endif
125
126 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
127 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
128
129 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
130 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
131
132 /* I2C addresses of SPD EEPROMs */
133 #define CONFIG_SYS_SPD_BUS_NUM 1
134 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
135
136 /* These are used when DDR doesn't use SPD. */
137 #define CONFIG_SYS_SDRAM_SIZE 2048
138 #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
139 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
140 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
141 #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
142 #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
143 #define CONFIG_SYS_DDR_TIMING_3 0x00010000
144 #define CONFIG_SYS_DDR_TIMING_0 0x40110104
145 #define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
146 #define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
147 #define CONFIG_SYS_DDR_MODE_1 0x00441221
148 #define CONFIG_SYS_DDR_MODE_2 0x00000000
149 #define CONFIG_SYS_DDR_INTERVAL 0x0a280100
150 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
151 #define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
152 #define CONFIG_SYS_DDR_CONTROL 0xc7000008
153 #define CONFIG_SYS_DDR_CONTROL_2 0x24401041
154 #define CONFIG_SYS_DDR_TIMING_4 0x00220001
155 #define CONFIG_SYS_DDR_TIMING_5 0x02401400
156 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
157 #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
158
159 /*
160 * Memory map
161 *
162 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
163 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
164 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
165 *
166 * Localbus cacheable (TBD)
167 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
168 *
169 * Localbus non-cacheable
170 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
171 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
172 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
173 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
174 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
175 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
176 */
177
178 /*
179 * Local Bus Definitions
180 */
181 #define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
182 #ifdef CONFIG_PHYS_64BIT
183 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
184 #else
185 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
186 #endif
187
188 #define CONFIG_FLASH_BR_PRELIM \
189 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
190 #define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
191
192 #ifdef CONFIG_NAND
193 #define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
194 #define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
195 #else
196 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
197 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
198 #endif
199
200 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
201 #define CONFIG_SYS_FLASH_QUIET_TEST
202 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
203
204 #define CONFIG_SYS_MAX_FLASH_BANKS 1
205 #define CONFIG_SYS_MAX_FLASH_SECT 1024
206
207 #ifndef CONFIG_SYS_MONITOR_BASE
208 #ifdef CONFIG_TPL_BUILD
209 #define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
210 #elif defined(CONFIG_SPL_BUILD)
211 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
212 #else
213 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
214 #endif
215 #endif
216
217 #define CONFIG_SYS_FLASH_EMPTY_INFO
218
219 /* Nand Flash */
220 #if defined(CONFIG_NAND_FSL_ELBC)
221 #define CONFIG_SYS_NAND_BASE 0xff800000
222 #ifdef CONFIG_PHYS_64BIT
223 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
224 #else
225 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
226 #endif
227
228 #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
229 #define CONFIG_SYS_MAX_NAND_DEVICE 1
230 #define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
231 #define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
232
233 /* NAND flash config */
234 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
235 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
236 | BR_PS_8 /* Port Size = 8 bit */ \
237 | BR_MS_FCM /* MSEL = FCM */ \
238 | BR_V) /* valid */
239 #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
240 | OR_FCM_PGS /* Large Page*/ \
241 | OR_FCM_CSCT \
242 | OR_FCM_CST \
243 | OR_FCM_CHT \
244 | OR_FCM_SCY_1 \
245 | OR_FCM_TRLX \
246 | OR_FCM_EHTR)
247 #ifdef CONFIG_NAND
248 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
249 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
250 #else
251 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
252 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
253 #endif
254
255 #endif /* CONFIG_NAND_FSL_ELBC */
256
257 #define CONFIG_HWCONFIG
258
259 #define CONFIG_FSL_NGPIXIS
260 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
261 #ifdef CONFIG_PHYS_64BIT
262 #define PIXIS_BASE_PHYS 0xfffdf0000ull
263 #else
264 #define PIXIS_BASE_PHYS PIXIS_BASE
265 #endif
266
267 #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
268 #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
269
270 #define PIXIS_LBMAP_SWITCH 7
271 #define PIXIS_LBMAP_MASK 0xF0
272 #define PIXIS_LBMAP_ALTBANK 0x20
273 #define PIXIS_SPD 0x07
274 #define PIXIS_SPD_SYSCLK_MASK 0x07
275 #define PIXIS_ELBC_SPI_MASK 0xc0
276 #define PIXIS_SPI 0x80
277
278 #define CONFIG_SYS_INIT_RAM_LOCK
279 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
280 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
281
282 #define CONFIG_SYS_GBL_DATA_OFFSET \
283 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
284 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
285
286 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
287 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
288
289 /*
290 * Config the L2 Cache as L2 SRAM
291 */
292 #if defined(CONFIG_SPL_BUILD)
293 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
294 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
295 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
296 #define CONFIG_SYS_L2_SIZE (256 << 10)
297 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
298 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
299 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
300 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
301 #define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
302 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
303 #elif defined(CONFIG_NAND)
304 #ifdef CONFIG_TPL_BUILD
305 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
306 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
307 #define CONFIG_SYS_L2_SIZE (256 << 10)
308 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
309 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
310 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
311 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
312 #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
313 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
314 #else
315 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
316 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
317 #define CONFIG_SYS_L2_SIZE (256 << 10)
318 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
319 #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
320 #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
321 #endif
322 #endif
323 #endif
324
325 /*
326 * Serial Port
327 */
328 #define CONFIG_SYS_NS16550_SERIAL
329 #define CONFIG_SYS_NS16550_REG_SIZE 1
330 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
331 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
332 #define CONFIG_NS16550_MIN_FUNCTIONS
333 #endif
334
335 #define CONFIG_SYS_BAUDRATE_TABLE \
336 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
337
338 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
339 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
340
341 /* Video */
342
343 #ifdef CONFIG_FSL_DIU_FB
344 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
345 #define CONFIG_VIDEO_LOGO
346 #define CONFIG_VIDEO_BMP_LOGO
347 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
348 /*
349 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
350 * disable empty flash sector detection, which is I/O-intensive.
351 */
352 #undef CONFIG_SYS_FLASH_EMPTY_INFO
353 #endif
354
355 #ifdef CONFIG_ATI
356 #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
357 #define CONFIG_BIOSEMU
358 #define CONFIG_ATI_RADEON_FB
359 #define CONFIG_VIDEO_LOGO
360 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
361 #endif
362
363 /* I2C */
364 #define CONFIG_SYS_I2C
365 #define CONFIG_SYS_I2C_FSL
366 #define CONFIG_SYS_FSL_I2C_SPEED 400000
367 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
368 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
369 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
370 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
371 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
372 #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
373
374 /*
375 * I2C2 EEPROM
376 */
377 #define CONFIG_ID_EEPROM
378 #define CONFIG_SYS_I2C_EEPROM_NXID
379 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
380 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
381 #define CONFIG_SYS_EEPROM_BUS_NUM 1
382
383 /*
384 * General PCI
385 * Memory space is mapped 1-1, but I/O space must start from 0.
386 */
387
388 /* controller 1, Slot 2, tgtid 1, Base address a000 */
389 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
390 #ifdef CONFIG_PHYS_64BIT
391 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
392 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
393 #else
394 #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
395 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
396 #endif
397 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
398 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
399 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
400 #ifdef CONFIG_PHYS_64BIT
401 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
402 #else
403 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
404 #endif
405 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
406
407 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
408 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
409 #ifdef CONFIG_PHYS_64BIT
410 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
411 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
412 #else
413 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
414 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
415 #endif
416 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
417 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
418 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
419 #ifdef CONFIG_PHYS_64BIT
420 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
421 #else
422 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
423 #endif
424 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
425
426 /* controller 3, Slot 1, tgtid 3, Base address b000 */
427 #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
428 #ifdef CONFIG_PHYS_64BIT
429 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
430 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
431 #else
432 #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
433 #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
434 #endif
435 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
436 #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
437 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
438 #ifdef CONFIG_PHYS_64BIT
439 #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
440 #else
441 #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
442 #endif
443 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
444
445 #ifdef CONFIG_PCI
446 #define CONFIG_PCI_INDIRECT_BRIDGE
447 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
448 #endif
449
450 /* SATA */
451 #define CONFIG_FSL_SATA_V2
452
453 #define CONFIG_SYS_SATA_MAX_DEVICE 2
454 #define CONFIG_SATA1
455 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
456 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
457 #define CONFIG_SATA2
458 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
459 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
460
461 #ifdef CONFIG_FSL_SATA
462 #define CONFIG_LBA48
463 #endif
464
465 #ifdef CONFIG_MMC
466 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
467 #endif
468
469 #ifdef CONFIG_TSEC_ENET
470
471 #define CONFIG_TSECV2
472
473 #define CONFIG_TSEC1 1
474 #define CONFIG_TSEC1_NAME "eTSEC1"
475 #define CONFIG_TSEC2 1
476 #define CONFIG_TSEC2_NAME "eTSEC2"
477
478 #define TSEC1_PHY_ADDR 1
479 #define TSEC2_PHY_ADDR 2
480
481 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
482 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
483
484 #define TSEC1_PHYIDX 0
485 #define TSEC2_PHYIDX 0
486
487 #define CONFIG_ETHPRIME "eTSEC1"
488 #endif
489
490 /*
491 * Dynamic MTD Partition support with mtdparts
492 */
493
494 /*
495 * Environment
496 */
497 #ifdef CONFIG_SPIFLASH
498 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
499 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
500 #define CONFIG_ENV_SECT_SIZE 0x10000
501 #elif defined(CONFIG_SDCARD)
502 #define CONFIG_FSL_FIXED_MMC_LOCATION
503 #define CONFIG_ENV_SIZE 0x2000
504 #define CONFIG_SYS_MMC_ENV_DEV 0
505 #elif defined(CONFIG_NAND)
506 #ifdef CONFIG_TPL_BUILD
507 #define CONFIG_ENV_SIZE 0x2000
508 #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
509 #else
510 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
511 #endif
512 #define CONFIG_ENV_OFFSET (1024 * 1024)
513 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
514 #elif defined(CONFIG_SYS_RAMBOOT)
515 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
516 #define CONFIG_ENV_SIZE 0x2000
517 #else
518 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
519 #define CONFIG_ENV_SIZE 0x2000
520 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
521 #endif
522
523 #define CONFIG_LOADS_ECHO
524 #define CONFIG_SYS_LOADS_BAUD_CHANGE
525
526 /*
527 * USB
528 */
529 #define CONFIG_HAS_FSL_DR_USB
530 #ifdef CONFIG_HAS_FSL_DR_USB
531 #ifdef CONFIG_USB_EHCI_HCD
532 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
533 #define CONFIG_USB_EHCI_FSL
534 #endif
535 #endif
536
537 /*
538 * Miscellaneous configurable options
539 */
540 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
541
542 /*
543 * For booting Linux, the board info and command line data
544 * have to be in the first 64 MB of memory, since this is
545 * the maximum mapped by the Linux kernel during initialization.
546 */
547 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
548 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
549
550 #ifdef CONFIG_CMD_KGDB
551 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
552 #endif
553
554 /*
555 * Environment Configuration
556 */
557
558 #define CONFIG_HOSTNAME "p1022ds"
559 #define CONFIG_ROOTPATH "/opt/nfsroot"
560 #define CONFIG_BOOTFILE "uImage"
561 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
562
563 #define CONFIG_LOADADDR 1000000
564
565 #define CONFIG_EXTRA_ENV_SETTINGS \
566 "netdev=eth0\0" \
567 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
568 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
569 "tftpflash=tftpboot $loadaddr $uboot && " \
570 "protect off $ubootaddr +$filesize && " \
571 "erase $ubootaddr +$filesize && " \
572 "cp.b $loadaddr $ubootaddr $filesize && " \
573 "protect on $ubootaddr +$filesize && " \
574 "cmp.b $loadaddr $ubootaddr $filesize\0" \
575 "consoledev=ttyS0\0" \
576 "ramdiskaddr=2000000\0" \
577 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
578 "fdtaddr=1e00000\0" \
579 "fdtfile=p1022ds.dtb\0" \
580 "bdev=sda3\0" \
581 "hwconfig=esdhc;audclk:12\0"
582
583 #define CONFIG_HDBOOT \
584 "setenv bootargs root=/dev/$bdev rw " \
585 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
586 "tftp $loadaddr $bootfile;" \
587 "tftp $fdtaddr $fdtfile;" \
588 "bootm $loadaddr - $fdtaddr"
589
590 #define CONFIG_NFSBOOTCOMMAND \
591 "setenv bootargs root=/dev/nfs rw " \
592 "nfsroot=$serverip:$rootpath " \
593 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
594 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
595 "tftp $loadaddr $bootfile;" \
596 "tftp $fdtaddr $fdtfile;" \
597 "bootm $loadaddr - $fdtaddr"
598
599 #define CONFIG_RAMBOOTCOMMAND \
600 "setenv bootargs root=/dev/ram rw " \
601 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
602 "tftp $ramdiskaddr $ramdiskfile;" \
603 "tftp $loadaddr $bootfile;" \
604 "tftp $fdtaddr $fdtfile;" \
605 "bootm $loadaddr $ramdiskaddr $fdtaddr"
606
607 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
608
609 #endif