]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/P2020DS.h
85xx: Add pci e1000 Ethernet support for P2020 board
[people/ms/u-boot.git] / include / configs / P2020DS.h
1 /*
2 * Copyright 2007-2009 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23 /*
24 * p2020ds board configuration file
25 *
26 */
27 #ifndef __CONFIG_H
28 #define __CONFIG_H
29
30 /* High Level Configuration Options */
31 #define CONFIG_BOOKE 1 /* BOOKE */
32 #define CONFIG_E500 1 /* BOOKE e500 family */
33 #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
34 #define CONFIG_P2020 1
35 #define CONFIG_P2020DS 1
36 #define CONFIG_MP 1 /* support multiple processors */
37 #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
38
39 #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
40 #define CONFIG_PCI 1 /* Enable PCI/PCIE */
41 #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
42 #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
43 #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
44 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
45 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
46 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
47
48 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
49 #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
50
51 #define CONFIG_TSEC_ENET /* tsec ethernet support */
52 #define CONFIG_ENV_OVERWRITE
53
54 /*
55 * When initializing flash, if we cannot find the manufacturer ID,
56 * assume this is the AMD flash associated with the CDS board.
57 * This allows booting from a promjet.
58 */
59 #define CONFIG_ASSUME_AMD_FLASH
60
61 #ifndef __ASSEMBLY__
62 extern unsigned long calculate_board_sys_clk(unsigned long dummy);
63 extern unsigned long calculate_board_ddr_clk(unsigned long dummy);
64 /* extern unsigned long get_board_sys_clk(unsigned long dummy); */
65 /* extern unsigned long get_board_ddr_clk(unsigned long dummy); */
66 #endif
67 #define CONFIG_SYS_CLK_FREQ calculate_board_sys_clk(0) /* sysclk for MPC85xx */
68 #define CONFIG_DDR_CLK_FREQ calculate_board_ddr_clk(0) /* ddrclk for MPC85xx */
69 #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
70 #define CONFIG_GET_CLK_FROM_ICS307 /* decode sysclk and ddrclk freq
71 from ICS307 instead of switches */
72
73 /*
74 * These can be toggled for performance analysis, otherwise use default.
75 */
76 #define CONFIG_L2_CACHE /* toggle L2 cache */
77 #define CONFIG_BTB /* toggle branch predition */
78
79 #define CONFIG_ENABLE_36BIT_PHYS 1
80
81 #ifdef CONFIG_PHYS_64BIT
82 #define CONFIG_ADDR_MAP 1
83 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
84 #endif
85
86 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
87 #define CONFIG_SYS_MEMTEST_END 0x7fffffff
88 #define CONFIG_PANIC_HANG /* do not reset board on panic */
89
90 /*
91 * Base addresses -- Note these are effective addresses where the
92 * actual resources get mapped (not physical addresses)
93 */
94 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
95 #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
96 #ifdef CONFIG_PHYS_64BIT
97 #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
98 #else
99 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
100 #endif
101 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
102
103 #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
104 #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
105 #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
106
107 /* DDR Setup */
108 #define CONFIG_SYS_DDR_TLB_START 9
109 #define CONFIG_VERY_BIG_RAM
110 #define CONFIG_FSL_DDR3 1
111 #undef CONFIG_FSL_DDR_INTERACTIVE
112
113 // #define CONFIG_DDR_ECC /* ECC will be enabled based on perf_mode environment variable */
114 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
115 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
116
117 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
118 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
119
120 #define CONFIG_NUM_DDR_CONTROLLERS 1
121 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
122 #define CONFIG_CHIP_SELECTS_PER_CTRL 2
123
124 /* I2C addresses of SPD EEPROMs */
125 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD EEPROM located on I2C bus 0 */
126 #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
127
128 /* These are used when DDR doesn't use SPD. */
129 //#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
130 #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1GB */
131
132 /* Default settings for "stable" mode */
133 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
134 #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
135 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
136 #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
137 #define CONFIG_SYS_DDR_TIMING_3 0x00020000
138 #define CONFIG_SYS_DDR_TIMING_0 0x00330804
139 #define CONFIG_SYS_DDR_TIMING_1 0x6f6b4846
140 #define CONFIG_SYS_DDR_TIMING_2 0x0fa890d4
141 #define CONFIG_SYS_DDR_MODE_1 0x00421422
142 #define CONFIG_SYS_DDR_MODE_2 0x00000000
143 #define CONFIG_SYS_DDR_MODE_CTRL 0x00000000
144 #define CONFIG_SYS_DDR_INTERVAL 0x61800100
145 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
146 #define CONFIG_SYS_DDR_CLK_CTRL 0x02000000
147 #define CONFIG_SYS_DDR_TIMING_4 0x00220001
148 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
149 #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
150 #define CONFIG_SYS_DDR_WRLVL_CNTL 0x8655A608
151 #define CONFIG_SYS_DDR_CONTROL 0xE7000000 /* Type = DDR3: ECC enabled, No Interleaving */
152 #define CONFIG_SYS_DDR_CONTROL2 0x24400011
153 #define CONFIG_SYS_DDR_CDR1 0x00040000
154 #define CONFIG_SYS_DDR_CDR2 0x00000000
155
156 #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
157 #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
158 #define CONFIG_SYS_DDR_SBE 0x00010000
159
160 /* Settings that differ for "performance" mode */
161 #define CONFIG_SYS_DDR_CS0_BNDS_PERF 0x0000007F /* Interleaving Enabled */
162 #define CONFIG_SYS_DDR_CS1_BNDS_PERF 0x00000000 /* Interleaving Enabled */
163 #define CONFIG_SYS_DDR_CS1_CONFIG_PERF 0x80014202
164 #define CONFIG_SYS_DDR_TIMING_1_PERF 0x5d5b4543
165 #define CONFIG_SYS_DDR_TIMING_2_PERF 0x0fa890ce
166 #define CONFIG_SYS_DDR_CONTROL_PERF 0xC7004000 /* Type = DDR3: ECC disabled, cs0-cs1 interleaving */
167
168 /*
169 * The following set of values were tested for DDR2
170 * with a DDR3 to DDR2 interposer
171 *
172 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
173 #define CONFIG_SYS_DDR_TIMING_0 0x00260802
174 #define CONFIG_SYS_DDR_TIMING_1 0x3935d322
175 #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
176 #define CONFIG_SYS_DDR_MODE_1 0x00480432
177 #define CONFIG_SYS_DDR_MODE_2 0x00000000
178 #define CONFIG_SYS_DDR_INTERVAL 0x06180100
179 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
180 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
181 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
182 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
183 #define CONFIG_SYS_DDR_CONTROL 0xC3008000
184 #define CONFIG_SYS_DDR_CONTROL2 0x04400010
185 *
186 */
187
188 #undef CONFIG_CLOCKS_IN_MHZ
189
190 /*
191 * Memory map
192 *
193 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
194 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
195 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
196 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
197 *
198 * Localbus cacheable (TBD)
199 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
200 *
201 * Localbus non-cacheable
202 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
203 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
204 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
205 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
206 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
207 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
208 */
209
210 /*
211 * Local Bus Definitions
212 */
213 #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
214 #ifdef CONFIG_PHYS_64BIT
215 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
216 #else
217 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
218 #endif
219
220 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
221 #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
222
223 #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
224 #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
225
226 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
227 #define CONFIG_SYS_FLASH_QUIET_TEST
228 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
229
230 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
231 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
232 #undef CONFIG_SYS_FLASH_CHECKSUM
233 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
234 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
235
236 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
237
238 #define CONFIG_FLASH_CFI_DRIVER
239 #define CONFIG_SYS_FLASH_CFI
240 #define CONFIG_SYS_FLASH_EMPTY_INFO
241 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
242
243 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
244
245 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
246 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
247 #ifdef CONFIG_PHYS_64BIT
248 #define PIXIS_BASE_PHYS 0xfffdf0000ull
249 #else
250 #define PIXIS_BASE_PHYS PIXIS_BASE
251 #endif
252
253 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
254 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
255
256 #define PIXIS_ID 0x0 /* Board ID at offset 0 */
257 #define PIXIS_VER 0x1 /* Board version at offset 1 */
258 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
259 #define PIXIS_CSR 0x3 /* PIXIS General control/status register */
260 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
261 #define PIXIS_PWR 0x5 /* PIXIS Power status register */
262 #define PIXIS_AUX 0x6 /* Auxiliary 1 register */
263 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
264 #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
265 #define PIXIS_VCTL 0x10 /* VELA Control Register */
266 #define PIXIS_VSTAT 0x11 /* VELA Status Register */
267 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
268 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
269 #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
270 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
271 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
272 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
273 #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
274 #define PIXIS_VSYSCLK0 0x19 /* VELA SYSCLK0 Register */
275 #define PIXIS_VSYSCLK1 0x1A /* VELA SYSCLK1 Register */
276 #define PIXIS_VSYSCLK2 0x1B /* VELA SYSCLK2 Register */
277 #define PIXIS_VDDRCLK0 0x1C /* VELA DDRCLK0 Register */
278 #define PIXIS_VDDRCLK1 0x1D /* VELA DDRCLK1 Register */
279 #define PIXIS_VDDRCLK2 0x1E /* VELA DDRCLK2 Register */
280
281 #define PIXIS_VWATCH 0x24 /* Watchdog Register */
282 #define PIXIS_LED 0x25 /* LED Register */
283
284 /* old pixis referenced names */
285 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
286 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
287 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
288 #define PIXIS_VSPEED2_TSEC1SER 0x8
289 #define PIXIS_VSPEED2_TSEC2SER 0x4
290 #define PIXIS_VSPEED2_TSEC3SER 0x2
291 #define PIXIS_VSPEED2_TSEC4SER 0x1
292 #define PIXIS_VCFGEN1_TSEC1SER 0x20
293 #define PIXIS_VCFGEN1_TSEC2SER 0x20
294 #define PIXIS_VCFGEN1_TSEC3SER 0x20
295 #define PIXIS_VCFGEN1_TSEC4SER 0x20
296 #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
297 | PIXIS_VSPEED2_TSEC2SER \
298 | PIXIS_VSPEED2_TSEC3SER \
299 | PIXIS_VSPEED2_TSEC4SER)
300 #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
301 | PIXIS_VCFGEN1_TSEC2SER \
302 | PIXIS_VCFGEN1_TSEC3SER \
303 | PIXIS_VCFGEN1_TSEC4SER)
304
305 #define CONFIG_SYS_INIT_RAM_LOCK 1
306 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
307 #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
308
309 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
310 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
311 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
312
313 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
314 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
315
316 #define CONFIG_SYS_NAND_BASE 0xffa00000
317 #ifdef CONFIG_PHYS_64BIT
318 #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
319 #else
320 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
321 #endif
322 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
323 CONFIG_SYS_NAND_BASE + 0x40000, \
324 CONFIG_SYS_NAND_BASE + 0x80000,\
325 CONFIG_SYS_NAND_BASE + 0xC0000}
326 #define CONFIG_SYS_MAX_NAND_DEVICE 4
327 #define CONFIG_MTD_NAND_VERIFY_WRITE
328 #define CONFIG_CMD_NAND 1
329 #define CONFIG_NAND_FSL_ELBC 1
330 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
331
332 /* NAND flash config */
333 #define CONFIG_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
334 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
335 | BR_PS_8 /* Port Size = 8bit */ \
336 | BR_MS_FCM /* MSEL = FCM */ \
337 | BR_V) /* valid */
338 #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
339 | OR_FCM_PGS /* Large Page*/ \
340 | OR_FCM_CSCT \
341 | OR_FCM_CST \
342 | OR_FCM_CHT \
343 | OR_FCM_SCY_1 \
344 | OR_FCM_TRLX \
345 | OR_FCM_EHTR)
346
347 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
348 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
349 #define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
350 #define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
351
352 #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
353 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
354 | BR_PS_8 /* Port Size = 8bit */ \
355 | BR_MS_FCM /* MSEL = FCM */ \
356 | BR_V) /* valid */
357 #define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
358 #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
359 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
360 | BR_PS_8 /* Port Size = 8bit */ \
361 | BR_MS_FCM /* MSEL = FCM */ \
362 | BR_V) /* valid */
363 #define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
364
365 #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
366 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
367 | BR_PS_8 /* Port Size = 8bit */ \
368 | BR_MS_FCM /* MSEL = FCM */ \
369 | BR_V) /* valid */
370 #define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
371
372 /* Serial Port - controlled on board with jumper J8
373 * open - index 2
374 * shorted - index 1
375 */
376 #define CONFIG_CONS_INDEX 1
377 #undef CONFIG_SERIAL_SOFTWARE_FIFO
378 #define CONFIG_SYS_NS16550
379 #define CONFIG_SYS_NS16550_SERIAL
380 #define CONFIG_SYS_NS16550_REG_SIZE 1
381 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
382
383 #define CONFIG_SYS_BAUDRATE_TABLE \
384 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
385
386 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
387 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
388
389 /* Use the HUSH parser */
390 #define CONFIG_SYS_HUSH_PARSER
391 #ifdef CONFIG_SYS_HUSH_PARSER
392 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
393 #endif
394
395 /*
396 * Pass open firmware flat tree
397 */
398 #define CONFIG_OF_LIBFDT 1
399 #define CONFIG_OF_BOARD_SETUP 1
400 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
401
402 #define CONFIG_SYS_64BIT_VSPRINTF 1
403 #define CONFIG_SYS_64BIT_STRTOUL 1
404
405 /* new uImage format support */
406 #define CONFIG_FIT 1
407 #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
408
409 /* I2C */
410 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
411 #define CONFIG_HARD_I2C /* I2C with hardware support */
412 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
413 #define CONFIG_I2C_MULTI_BUS
414 #define CONFIG_I2C_CMD_TREE
415 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
416 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
417 #define CONFIG_SYS_I2C_SLAVE 0x7F
418 #define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */
419 #define CONFIG_SYS_I2C_OFFSET 0x3000
420 #define CONFIG_SYS_I2C2_OFFSET 0x3100
421
422 /*
423 * I2C2 EEPROM
424 */
425 #define CONFIG_ID_EEPROM
426 #ifdef CONFIG_ID_EEPROM
427 #define CONFIG_SYS_I2C_EEPROM_NXID
428 #endif
429 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
430 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
431 #define CONFIG_SYS_EEPROM_BUS_NUM 0
432
433 /*
434 * General PCI
435 * Memory space is mapped 1-1, but I/O space must start from 0.
436 */
437
438 /* controller 3, Slot 1, tgtid 3, Base address b000 */
439 #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
440 #ifdef CONFIG_PHYS_64BIT
441 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
442 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
443 #else
444 #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
445 #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
446 #endif
447 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
448 #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
449 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
450 #ifdef CONFIG_PHYS_64BIT
451 #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
452 #else
453 #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
454 #endif
455 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
456
457 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
458 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
459 #ifdef CONFIG_PHYS_64BIT
460 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
461 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
462 #else
463 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
464 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
465 #endif
466 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
467 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
468 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
469 #ifdef CONFIG_PHYS_64BIT
470 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
471 #else
472 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
473 #endif
474 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
475
476 /* controller 1, Slot 2, tgtid 1, Base address a000 */
477 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
478 #ifdef CONFIG_PHYS_64BIT
479 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
480 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
481 #else
482 #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
483 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
484 #endif
485 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
486 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
487 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
488 #ifdef CONFIG_PHYS_64BIT
489 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
490 #else
491 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
492 #endif
493 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
494
495 #if defined(CONFIG_PCI)
496
497 /*PCIE video card used*/
498 #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
499
500 /* video */
501 #define CONFIG_VIDEO
502
503 #if defined(CONFIG_VIDEO)
504 #define CONFIG_BIOSEMU
505 #define CONFIG_CFB_CONSOLE
506 #define CONFIG_VIDEO_SW_CURSOR
507 #define CONFIG_VGA_AS_SINGLE_DEVICE
508 #define CONFIG_ATI_RADEON_FB
509 #define CONFIG_VIDEO_LOGO
510 /*#define CONFIG_CONSOLE_CURSOR*/
511 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
512 #endif
513
514 #define CONFIG_NET_MULTI
515 #define CONFIG_PCI_PNP /* do pci plug-and-play */
516
517 #undef CONFIG_EEPRO100
518 #undef CONFIG_TULIP
519 #define CONFIG_RTL8139
520
521 #ifdef CONFIG_RTL8139
522 /* This macro is used by RTL8139 but not defined in PPC architecture */
523 #define KSEG1ADDR(x) (x)
524 #define _IO_BASE 0x00000000
525 #endif
526
527 #ifndef CONFIG_PCI_PNP
528 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
529 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
530 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
531 #endif
532
533 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
534 #define CONFIG_DOS_PARTITION
535 #define CONFIG_SCSI_AHCI
536
537 #ifdef CONFIG_SCSI_AHCI
538 #define CONFIG_SATA_ULI5288
539 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
540 #define CONFIG_SYS_SCSI_MAX_LUN 1
541 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
542 #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
543 #endif /* SCSI */
544
545 #endif /* CONFIG_PCI */
546
547
548 #if defined(CONFIG_TSEC_ENET)
549
550 #ifndef CONFIG_NET_MULTI
551 #define CONFIG_NET_MULTI 1
552 #endif
553
554 #define CONFIG_MII 1 /* MII PHY management */
555 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
556 #define CONFIG_TSEC1 1
557 #define CONFIG_TSEC1_NAME "eTSEC1"
558 #define CONFIG_TSEC2 1
559 #define CONFIG_TSEC2_NAME "eTSEC2"
560 #define CONFIG_TSEC3 1
561 #define CONFIG_TSEC3_NAME "eTSEC3"
562
563 #define CONFIG_PIXIS_SGMII_CMD
564 #define CONFIG_FSL_SGMII_RISER 1
565 #define SGMII_RISER_PHY_OFFSET 0x1b
566
567 #ifdef CONFIG_FSL_SGMII_RISER
568 #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
569 #endif
570
571 #define TSEC1_PHY_ADDR 0
572 #define TSEC2_PHY_ADDR 1
573 #define TSEC3_PHY_ADDR 2
574
575 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
576 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
577 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
578
579 #define TSEC1_PHYIDX 0
580 #define TSEC2_PHYIDX 0
581 #define TSEC3_PHYIDX 0
582
583 #define CONFIG_ETHPRIME "eTSEC1"
584
585 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
586 #endif /* CONFIG_TSEC_ENET */
587
588 /*
589 * Environment
590 */
591 #define CONFIG_ENV_IS_IN_FLASH 1
592 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
593 #define CONFIG_ENV_ADDR 0xfff80000
594 #else
595 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
596 #endif
597 #define CONFIG_ENV_SIZE 0x2000
598 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
599
600 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
601 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
602
603 /*
604 * Command line configuration.
605 */
606 #include <config_cmd_default.h>
607
608 #define CONFIG_CMD_IRQ
609 #define CONFIG_CMD_PING
610 #define CONFIG_CMD_I2C
611 #define CONFIG_CMD_MII
612 #define CONFIG_CMD_ELF
613 #define CONFIG_CMD_IRQ
614 #define CONFIG_CMD_SETEXPR
615
616 #if defined(CONFIG_PCI)
617 #define CONFIG_CMD_PCI
618 #define CONFIG_CMD_BEDBUG
619 #define CONFIG_CMD_NET
620 #define CONFIG_CMD_SCSI
621 #define CONFIG_CMD_EXT2
622 #endif
623
624 #undef CONFIG_WATCHDOG /* watchdog disabled */
625
626 /*
627 * Miscellaneous configurable options
628 */
629 #define CONFIG_SYS_LONGHELP /* undef to save memory */
630 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
631 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
632 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
633 #if defined(CONFIG_CMD_KGDB)
634 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
635 #else
636 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
637 #endif
638 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
639 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
640 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
641 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
642
643 /*
644 * For booting Linux, the board info and command line data
645 * have to be in the first 8 MB of memory, since this is
646 * the maximum mapped by the Linux kernel during initialization.
647 */
648 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
649
650 /*
651 * Internal Definitions
652 *
653 * Boot Flags
654 */
655 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
656 #define BOOTFLAG_WARM 0x02 /* Software reboot */
657
658 #if defined(CONFIG_CMD_KGDB)
659 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
660 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
661 #endif
662
663 /*
664 * Environment Configuration
665 */
666
667 /* The mac addresses for all ethernet interface */
668 #if defined(CONFIG_TSEC_ENET)
669 #define CONFIG_HAS_ETH0
670 #define CONFIG_ETHADDR 00:E0:0C:02:00:FD
671 #define CONFIG_HAS_ETH1
672 #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
673 #define CONFIG_HAS_ETH2
674 #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
675 #define CONFIG_HAS_ETH3
676 #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
677 #endif
678
679 #define CONFIG_IPADDR 192.168.1.254
680
681 #define CONFIG_HOSTNAME unknown
682 #define CONFIG_ROOTPATH /opt/nfsroot
683 #define CONFIG_BOOTFILE uImage
684 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
685
686 #define CONFIG_SERVERIP 192.168.1.1
687 #define CONFIG_GATEWAYIP 192.168.1.1
688 #define CONFIG_NETMASK 255.255.255.0
689
690 /* default location for tftp and bootm */
691 #define CONFIG_LOADADDR 1000000
692
693 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
694 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
695
696 #define CONFIG_BAUDRATE 115200
697
698 #define CONFIG_EXTRA_ENV_SETTINGS \
699 "perf_mode=stable\0" \
700 "memctl_intlv_ctl=2\0" \
701 "netdev=eth0\0" \
702 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
703 "tftpflash=tftpboot $loadaddr $uboot; " \
704 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
705 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
706 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
707 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
708 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
709 "consoledev=ttyS0\0" \
710 "ramdiskaddr=2000000\0" \
711 "ramdiskfile=p2020ds/ramdisk.uboot\0" \
712 "fdtaddr=c00000\0" \
713 "fdtfile=p2020ds/p2020ds.dtb\0" \
714 "bdev=sda3\0"
715
716 #define CONFIG_HDBOOT \
717 "setenv bootargs root=/dev/$bdev rw " \
718 "console=$consoledev,$baudrate $othbootargs;" \
719 "tftp $loadaddr $bootfile;" \
720 "tftp $fdtaddr $fdtfile;" \
721 "bootm $loadaddr - $fdtaddr"
722
723 #define CONFIG_NFSBOOTCOMMAND \
724 "setenv bootargs root=/dev/nfs rw " \
725 "nfsroot=$serverip:$rootpath " \
726 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
727 "console=$consoledev,$baudrate $othbootargs;" \
728 "tftp $loadaddr $bootfile;" \
729 "tftp $fdtaddr $fdtfile;" \
730 "bootm $loadaddr - $fdtaddr"
731
732 #define CONFIG_RAMBOOTCOMMAND \
733 "setenv bootargs root=/dev/ram rw " \
734 "console=$consoledev,$baudrate $othbootargs;" \
735 "tftp $ramdiskaddr $ramdiskfile;" \
736 "tftp $loadaddr $bootfile;" \
737 "tftp $fdtaddr $fdtfile;" \
738 "bootm $loadaddr $ramdiskaddr $fdtaddr"
739
740 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
741
742 #endif /* __CONFIG_H */