]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/PIP405.h
include/configs: Whitespace fixup
[people/ms/u-boot.git] / include / configs / PIP405.h
1 /*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8 /*
9 * board/config.h - configuration options, board specific
10 */
11
12 #ifndef __CONFIG_H
13 #define __CONFIG_H
14
15 /***********************************************************
16 * High Level Configuration Options
17 * (easy to change)
18 ***********************************************************/
19 #define CONFIG_405GP 1 /* This is a PPC405 CPU */
20 #define CONFIG_PIP405 1 /* ...on a PIP405 board */
21
22 #define CONFIG_SYS_TEXT_BASE 0xFFF80000
23
24 /***********************************************************
25 * Clock
26 ***********************************************************/
27 #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
28
29 /*
30 * BOOTP options
31 */
32 #define CONFIG_BOOTP_BOOTFILESIZE
33 #define CONFIG_BOOTP_BOOTPATH
34 #define CONFIG_BOOTP_GATEWAY
35 #define CONFIG_BOOTP_HOSTNAME
36
37 /*
38 * Command line configuration.
39 */
40 #define CONFIG_CMD_IDE
41 #define CONFIG_CMD_PCI
42 #define CONFIG_CMD_CACHE
43 #define CONFIG_CMD_IRQ
44 #define CONFIG_CMD_EEPROM
45 #define CONFIG_CMD_REGINFO
46 #define CONFIG_CMD_FDC
47 #define CONFIG_CMD_SCSI
48 #define CONFIG_CMD_FAT
49 #define CONFIG_CMD_DATE
50 #define CONFIG_CMD_MII
51 #define CONFIG_CMD_SDRAM
52 #define CONFIG_CMD_SAVES
53 #define CONFIG_CMD_BSP
54
55 /**************************************************************
56 * I2C Stuff:
57 * the PIP405 is equiped with an Atmel 24C128/256 EEPROM at address
58 * 0x53.
59 * Caution: on the same bus is the SPD (Serial Presens Detect
60 * EEPROM of the SDRAM
61 * The Atmel EEPROM uses 16Bit addressing.
62 ***************************************************************/
63 #define CONFIG_SYS_I2C
64 #define CONFIG_SYS_I2C_PPC4XX
65 #define CONFIG_SYS_I2C_PPC4XX_CH0
66 #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
67 #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
68
69 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
70 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
71 #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
72 #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
73 #define CONFIG_ENV_SIZE 0x800 /* 2 kBytes may be used for env vars */
74
75 #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
76 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
77 /* 64 byte page write mode using*/
78 /* last 6 bits of the address */
79 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
80
81 /***************************************************************
82 * Definitions for Serial Presence Detect EEPROM address
83 * (to get SDRAM settings)
84 ***************************************************************/
85 #define SPD_EEPROM_ADDRESS 0x50
86
87 #define CONFIG_BOARD_EARLY_INIT_F
88 #define CONFIG_BOARD_EARLY_INIT_R
89
90 /**************************************************************
91 * Environment definitions
92 **************************************************************/
93 #define CONFIG_BAUDRATE 9600 /* STD Baudrate */
94
95 #define CONFIG_BOOTDELAY 5
96 /* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
97 /* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
98 #define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
99
100 #define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
101 #define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
102
103 #define CONFIG_IPADDR 10.0.0.100
104 #define CONFIG_SERVERIP 10.0.0.1
105 #define CONFIG_PREBOOT
106 /***************************************************************
107 * defines if the console is stored in the environment
108 ***************************************************************/
109 #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
110 /***************************************************************
111 * defines if an overwrite_console function exists
112 *************************************************************/
113 #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
114 #define CONFIG_SYS_CONSOLE_INFO_QUIET
115 /***************************************************************
116 * defines if the overwrite_console should be stored in the
117 * environment
118 **************************************************************/
119 #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
120
121 /**************************************************************
122 * loads config
123 *************************************************************/
124 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
125 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
126
127 #define CONFIG_MISC_INIT_R
128 /***********************************************************
129 * Miscellaneous configurable options
130 **********************************************************/
131 #define CONFIG_SYS_LONGHELP /* undef to save memory */
132 #if defined(CONFIG_CMD_KGDB)
133 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
134 #else
135 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
136 #endif
137 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
138 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
139 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
140
141 #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
142 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
143
144 #define CONFIG_CONS_INDEX 1 /* Use UART0 */
145 #define CONFIG_SYS_NS16550_SERIAL
146 #define CONFIG_SYS_NS16550_REG_SIZE 1
147 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
148
149 #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
150 #define CONFIG_SYS_BASE_BAUD 691200
151
152 /* The following table includes the supported baudrates */
153 #define CONFIG_SYS_BAUDRATE_TABLE \
154 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
155 57600, 115200, 230400, 460800, 921600 }
156
157 #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
158 #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
159
160 /*-----------------------------------------------------------------------
161 * PCI stuff
162 *-----------------------------------------------------------------------
163 */
164 #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
165 #define PCI_HOST_FORCE 1 /* configure as pci host */
166 #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
167
168 #define CONFIG_PCI /* include pci support */
169 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
170 #define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
171 #define CONFIG_PCI_PNP /* pci plug-and-play */
172 /* resource configuration */
173 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
174 #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
175 #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
176 #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
177 #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
178 #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
179 #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
180 #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
181
182 /*-----------------------------------------------------------------------
183 * Start addresses for the final memory configuration
184 * (Set up by the startup code)
185 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
186 */
187 #define CONFIG_SYS_SDRAM_BASE 0x00000000
188 #define CONFIG_SYS_FLASH_BASE 0xFFF80000
189 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
190 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
191 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
192
193 /*
194 * For booting Linux, the board info and command line data
195 * have to be in the first 8 MB of memory, since this is
196 * the maximum mapped by the Linux kernel during initialization.
197 */
198 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
199 /*-----------------------------------------------------------------------
200 * FLASH organization
201 */
202 #define CONFIG_SYS_UPDATE_FLASH_SIZE
203 #define CONFIG_SYS_FLASH_PROTECTION
204 #define CONFIG_SYS_FLASH_EMPTY_INFO
205
206 #define CONFIG_SYS_FLASH_CFI
207 #define CONFIG_FLASH_CFI_DRIVER
208
209 #define CONFIG_FLASH_SHOW_PROGRESS 45
210
211 #define CONFIG_SYS_MAX_FLASH_BANKS 1
212 #define CONFIG_SYS_MAX_FLASH_SECT 256
213
214 /*
215 * Init Memory Controller:
216 */
217 #define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
218 #define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
219 /* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
220 #define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
221
222 #define CONFIG_BOARD_EARLY_INIT_F
223
224 /* Configuration Port location */
225 #define CONFIG_PORT_ADDR 0xF4000000
226 #define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
227
228 /*-----------------------------------------------------------------------
229 * Definitions for initial stack pointer and data area (in On Chip SRAM)
230 */
231 #define CONFIG_SYS_TEMP_STACK_OCM 1
232 #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
233 #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
234 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
235 #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
236 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
237 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
238
239 /***********************************************************************
240 * External peripheral base address
241 ***********************************************************************/
242 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
243
244 /***********************************************************************
245 * Last Stage Init
246 ***********************************************************************/
247 #define CONFIG_LAST_STAGE_INIT
248 /************************************************************
249 * Ethernet Stuff
250 ***********************************************************/
251 #define CONFIG_PPC4xx_EMAC
252 #define CONFIG_MII 1 /* MII PHY management */
253 #define CONFIG_PHY_ADDR 1 /* PHY address */
254 /************************************************************
255 * RTC
256 ***********************************************************/
257 #define CONFIG_RTC_MC146818
258 #undef CONFIG_WATCHDOG /* watchdog disabled */
259
260 /************************************************************
261 * IDE/ATA stuff
262 ************************************************************/
263 #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
264 #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
265
266 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
267 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
268 #define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
269 #define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
270 #define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
271 #define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
272
273 #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
274 #undef CONFIG_IDE_LED /* no led for ide supported */
275 #define CONFIG_IDE_RESET /* reset for ide supported... */
276 #define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
277 #define CONFIG_SUPPORT_VFAT
278
279 /************************************************************
280 * ATAPI support (experimental)
281 ************************************************************/
282 #define CONFIG_ATAPI /* enable ATAPI Support */
283
284 /************************************************************
285 * SCSI support (experimental) only SYM53C8xx supported
286 ************************************************************/
287 #define CONFIG_SCSI_SYM53C8XX
288 #define CONFIG_SYS_SCSI_MAX_LUN 8 /* number of supported LUNs */
289 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 7 /* maximum SCSI ID (0..6) */
290 #define CONFIG_SYS_SCSI_MAX_DEVICE CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN /* maximum Target devices */
291 #define CONFIG_SYS_SCSI_SPIN_UP_TIME 2
292
293 /************************************************************
294 * Disk-On-Chip configuration
295 ************************************************************/
296 #define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
297 #define CONFIG_SYS_DOC_SHORT_TIMEOUT
298 #define CONFIG_SYS_DOC_SUPPORT_2000
299 #define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
300
301 /************************************************************
302 * DISK Partition support
303 ************************************************************/
304 #define CONFIG_DOS_PARTITION
305 #define CONFIG_MAC_PARTITION
306 #define CONFIG_ISO_PARTITION /* Experimental */
307
308 /************************************************************
309 * Video support
310 ************************************************************/
311 #define CONFIG_VIDEO /*To enable video controller support */
312 #define CONFIG_VIDEO_CT69000
313 #define CONFIG_CFB_CONSOLE
314 #define CONFIG_VIDEO_LOGO
315 #define CONFIG_CONSOLE_EXTRA_INFO
316 #define CONFIG_VGA_AS_SINGLE_DEVICE
317 #define CONFIG_VIDEO_SW_CURSOR
318 #define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
319
320 /************************************************************
321 * USB support
322 ************************************************************/
323 #define CONFIG_USB_UHCI
324 #define CONFIG_USB_KEYBOARD
325 #define CONFIG_USB_STORAGE
326
327 /* Enable needed helper functions */
328 #define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
329
330 /************************************************************
331 * Debug support
332 ************************************************************/
333 #if defined(CONFIG_CMD_KGDB)
334 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
335 #endif
336
337 /************************************************************
338 * support BZIP2 compression
339 ************************************************************/
340 #define CONFIG_BZIP2 1
341
342 /************************************************************
343 * Ident
344 ************************************************************/
345 #define VERSION_TAG "released"
346 #define CONFIG_ISO_STRING "MEV-10066-001"
347 #define CONFIG_IDENT_STRING "\n(c) 2002 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
348
349 #endif /* __CONFIG_H */